

# SANYO Semiconductors DATA SHEET



## **Bi-CMOS IC** LV8112V — For Polygon Mirror Motor **3-phase Brushless Motor Driver**

### **Overview**

The LV8112V is a 3-phase brushless motor driver for polygon mirror motor driving of LBP. A circuit needed to drive of polygon mirror motor can be composed of a single-chip. Also, the output transistor is made DMOS by using BiDC process, and by adopting the synchronous rectification method, the lower power consumption (Heat generation) is achieved.

### Features

- 3-phase bipolar drive
- Direct PWM drive + synchronous rectification
- IO max1 = 2.5A
- IO max1 = 3.0A (t  $\le 0.1ms$ )
- Output current control circuit
- PLL speed control circuit
- Phase lock detection output (with mask function) Forward / Reverse switching circuit
- Compatible with Hall FG
- Provides a 5V regulator output

- Full complement of on-chip protection circuits, including lock protection, current limiter, under-voltage protection, and thermal shutdown protection circuits
- · Circuit to switch slowing down method while stopped (Free run or Short-circuit brake)
- Constraint protection detection signal switching circuit (FG or LD)
- Hall bias pin (Bias current cut in a stopped state)
- SDCC (Speed Detection Current Control) function

### **Specifications**

**Maximum Ratings** at  $Ta = 25^{\circ}C$ 

| Parameter                   | Symbol              | Conditions                      | Ratings     | Unit |
|-----------------------------|---------------------|---------------------------------|-------------|------|
| Supply voltage              | V <sub>CC</sub> max | V <sub>CC</sub> pin             | 37          | V    |
|                             | VG max              | VG pin                          | 42          | V    |
| Output current              | IO max1             | *1                              | 2.5         | А    |
|                             | I <sub>O</sub> max2 | t ≤ 0.1ms *1                    | 3.0         | А    |
| Allowable Power dissipation | Pd max              | Mounted on a specified board *2 | 1.7         | W    |
| Operation temperature       | Topr                |                                 | -25 to +80  | °C   |
| Storage temperature         | Tstg                |                                 | -55 to +150 | °C   |
| Junction temperature        | Tj max              |                                 | 150         | °C   |

\*1. Tj max = 150°C must not be exceeded.

\*2. Specified board: 114.3mm × 76.1mm × 1.6mm, glass epoxy board.

- Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment (home appliances, AV equipment, communication device, office equipment, industrial equipment etc.). The products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. If you should intend to use our products for applications outside the standard applications of our customer who is considering such use and/or outside the scope of our intended standard applications, please consult with us prior to the intended use. If there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use.
- Specifications of any and all SANYO Semiconductor Co., Ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

### Allowable Operating Ranges at $Ta = 25^{\circ}C$

| Parameter                          | Symbol           | Conditions | Ratings  | Unit |
|------------------------------------|------------------|------------|----------|------|
| Supply voltage range               | V <sub>CC</sub>  |            | 10 to 35 | V    |
| 5V constant voltage output current | I <sub>REG</sub> |            | 0 to -30 | mA   |
| LD pin applied voltage             | $V_{LD}$         |            | 0 to 5   | V    |
| LD pin output current              | I <sub>LD</sub>  |            | 0 to 15  | mA   |
| FG pin applied voltage             | V <sub>FG</sub>  |            | 0 to 5   | V    |
| FG pin output current              | I <sub>FG</sub>  |            | 0 to 15  | mA   |
| HB pin applied voltage             | V <sub>HB</sub>  |            | 0 to 5   | V    |
| HB pin output current              | I <sub>HB</sub>  |            | 0 to -30 | mA   |

### **Electrical Characteristics** at $Ta = 25^{\circ}C$ , $V_{CC} = 24V$

| Parameter                            | Symbol                       | Conditions                                             |      | Ratings              | r        | Unit  |
|--------------------------------------|------------------------------|--------------------------------------------------------|------|----------------------|----------|-------|
|                                      | Cymbol                       |                                                        | min  | typ                  | max      | Onic  |
| Current drain                        | I <sub>CC</sub> 1            |                                                        |      | 5.5                  | 6.5      | mA    |
|                                      | I <sub>CC</sub> 2            | In a stop state                                        |      | 1.0                  | 1.5      | mA    |
| 5V Constant Voltage Output           |                              |                                                        |      |                      |          | -     |
| Output voltage                       | VREG                         |                                                        | 4.65 | 5.0                  | 5.35     | V     |
| Line regulation                      | $\Delta VREG1$               | V <sub>CC</sub> = 10 to 35V                            |      | 20                   | 100      | mV    |
| Load regulation                      | $\Delta VREG2$               | I <sub>O</sub> = -5 to -20mA                           |      | 25                   | 60       | mV    |
| Temperature coefficient              | $\Delta VREG3$               | Design target value *                                  |      | 0                    |          | mV/°0 |
| Output Block                         |                              |                                                        |      |                      |          |       |
| Output ON resistance                 | R <sub>ON</sub>              | $I_{O}$ = 1A , Sum of the lower and upper side outputs |      | 1.5                  | 1.9      | Ω     |
| Output leakage current               | l <sub>O</sub> leak          | Design target value *                                  |      |                      | 10       | μA    |
| Lower side Diode forward voltage     | V <sub>D</sub> 1             | I <sub>D</sub> = -1A                                   |      | 1.0                  | 1.35     | V     |
| Upper side Diode forward voltage     | V <sub>D</sub> 2             | I <sub>D</sub> = 1A                                    |      | 1.0                  | 1.35     | V     |
| Charge Pump Output (VG pin)          | ·                            |                                                        |      |                      |          |       |
| Output voltage                       | VG <sub>OUT</sub>            |                                                        |      | V <sub>CC</sub> +4.9 |          | V     |
| CP1 pin                              |                              |                                                        |      |                      | •        |       |
| Output ON resistance (High level)    | V <sub>OH</sub> (CP1)        | I <sub>CP1</sub> = -2mA                                |      | 500                  | 700      | Ω     |
| Output ON resistance (Low level)     | V <sub>OL</sub> (CP1)        | I <sub>CP1</sub> = 2mA                                 |      | 300                  | 400      | Ω     |
| Hall Amplifier Block                 |                              |                                                        |      |                      |          |       |
| Input bias current                   | I <sub>HB</sub> (HA)         |                                                        | -2   | -0.5                 |          | μA    |
| Common mode input voltage range      | VICM                         |                                                        | 0.5  |                      | VREG-2.0 | V     |
| Hall input sensitivity               |                              |                                                        | 80   |                      |          | mVp-  |
| Hysteresis                           | ∆V <sub>IN</sub> (HA)        |                                                        | 15   | 24                   | 42       | mV    |
| Input voltage $L \rightarrow H$      | V <sub>SLH</sub>             |                                                        |      | 12                   |          | mV    |
| Input voltage $H \rightarrow L$      | V <sub>SHL</sub>             |                                                        |      | -12                  |          | mV    |
| Hall Bias (HB pin) P-channel Output  |                              |                                                        |      |                      | •        |       |
| Output voltage ON resistance         | V <sub>OL</sub> (HB)         | I <sub>HB</sub> = -20mA                                |      | 20                   | 30       | Ω     |
| Output leakage current               | IL(HB)                       | V <sub>O</sub> = 0V                                    |      |                      | 10       | μA    |
| FG Amplifier Schmitt Block (IN1)     |                              |                                                        |      |                      | •        |       |
| Input amplifier gain                 | G <sub>FG</sub>              | Design target value *                                  |      | 5                    |          | times |
| Input hysteresis (H $\rightarrow$ L) | V <sub>SHL</sub> (FGS)       | Input referred, Design target value *                  |      | 0                    |          | mV    |
| Input hysteresis (L $\rightarrow$ H) | V <sub>SLH</sub> (FGS)       | Input referred, Design target value *                  |      | 10                   |          | mV    |
| hysteresis                           | V <sub>FGL</sub>             | Input referred, Design target value *                  |      | 10                   |          | mV    |
| FGFIL pin                            | -                            |                                                        |      |                      |          |       |
| High level output voltage            | V <sub>OH</sub> (FGFIL)      |                                                        | 2.7  | 3.0                  | 3.3      | V     |
| Low level output voltage             | V <sub>OL</sub> (FGFIL)      |                                                        | 0.75 | 0.85                 | 0.95     | V     |
| External capacitor charge current    | I <sub>CHG</sub> 1           | V <sub>CHG</sub> 1 = 1.5V                              | -5   | -4                   | -3       | μA    |
| External capacitor discharge current | I <sub>CHG<sup>2</sup></sub> | V <sub>CHG</sub> 2 = 1.5V                              | 3    | 4                    | 5        | μA    |
| Amplitude                            | V(FGFIL)                     | 0.10                                                   | 1.95 | 2.15                 | 2.35     | Vp-p  |

\* Design target value, Do not measurement.

| Parameter                              | Symbol                  | Conditions                                 |                                               | Ratings |         | Unit  |
|----------------------------------------|-------------------------|--------------------------------------------|-----------------------------------------------|---------|---------|-------|
| Faranielei                             | Symbol                  | Conditions                                 | min                                           | typ     | max     | Onit  |
| FG Output                              |                         |                                            | 1 1                                           |         |         |       |
| Output ON resistance                   | V <sub>OL</sub> (FG)    | I <sub>FG</sub> = 7mA                      |                                               | 20      | 30      | Ω     |
| Output leakage current                 | IL(FG)                  | $V_{O} = 5V$                               |                                               |         | 10      | μA    |
| PWM Oscillator                         |                         |                                            | 1                                             |         |         |       |
| High level output voltage              | V <sub>OH</sub> (PWM)   |                                            | 2.95                                          | 3.2     | 3.45    | V     |
| Low level output voltage               | V <sub>OL</sub> (PWM)   |                                            | 1.3                                           | 1.5     | 1.7     | V     |
| External capacitor charge current      | I <sub>CHG</sub> (PWM)  | $V_{PWM} = 2V$                             | -90                                           | -70     | -50     | μA    |
| Oscillation frequency                  | f(PWM)                  | C = 150pF                                  | 180                                           | 225     | 270     | kHz   |
| Amplitude                              | V(PWM)                  |                                            | 1.5                                           | 1.7     | 1.9     | Vp-p  |
| Recommended operation frequency range  | fopr                    |                                            | 15                                            |         | 300     | kHz   |
| CSD Oscillation Circuit                |                         |                                            |                                               |         |         |       |
| High level output voltage              | V <sub>OH</sub> (CSD)   |                                            | 2.7                                           | 3.0     | 3.3     | V     |
| Low level output voltage               | V <sub>OL</sub> (CSD)   |                                            | 0.8                                           | 1.0     | 1.2     | V     |
| Amplitude                              | V(CSD)                  |                                            | 1.75                                          | 2.0     | 2.25    | Vp-p  |
| External capacitor charge current      | I <sub>CHG</sub> 1(CSD) | V <sub>CHG</sub> 1 = 2.0V                  | -14                                           | -10     | -6      | μA    |
| External Capacitor Discharge Current   | I <sub>CHG</sub> 2(CSD) |                                            | 8                                             | 11      | 14      | μA    |
| Oscillation frequency                  | f(CSD)                  | C = 0.068µF, Design target value *         | 30                                            | 40      | 50      | Hz    |
| Phase comparing output                 |                         | · · · · · · ·                              | <u>ı                                     </u> | I       |         |       |
| Output ON resistance (high level)      | V <sub>PDH</sub>        | I <sub>OH</sub> = -100μA                   |                                               | 500     | 700     | Ω     |
| Output ON resistance (low level)       | VPDL                    | I <sub>OL</sub> = 100μA                    |                                               | 500     | 700     | Ω     |
| Phase Lock Detection Output            |                         |                                            | 1                                             |         |         |       |
| Output ON resistance                   | V <sub>OL</sub> (LD)    | I <sub>LD</sub> = 10mA                     |                                               | 20      | 30      | Ω     |
| Output leakage current                 | I <sub>I</sub> (LD)     | $V_0 = 5V$                                 |                                               |         | 10      | μA    |
| Error Amplifier Block                  | <b>L</b> ` /            | 0                                          | 1                                             |         |         |       |
| Input offset voltage                   | V <sub>IO</sub> (ER)    | Design target value *                      | -10                                           |         | +10     | mV    |
| Input bias current                     | I <sub>B</sub> (ER)     | 5 5                                        | -1                                            |         | +1      | μA    |
| High level output voltage              | V <sub>OH</sub> (ER)    | I <sub>OH</sub> = -100μA                   | EI+0.7                                        | EI+0.85 | El+1.0  | V     |
| Low level output voltage               | V <sub>OL</sub> (ER)    | $I_{OL} = 100 \mu A$                       | EI-1.75                                       | El-1.6  | El-1.45 | V     |
| DC bias level                          | V <sub>B</sub> (ER)     |                                            | -5%                                           | VREG/2  | 5%      | V     |
| Current Control Circuit                | D. /                    |                                            |                                               |         |         |       |
| Drive gain                             | GDF                     | While phase locked                         | 0.5                                           | 0.55    | 0.6     | times |
| Current Limiter Circuit (pins RF and F |                         |                                            |                                               |         |         |       |
| Limiter voltage                        | V <sub>RF</sub>         |                                            | 0.465                                         | 0.515   | 0.565   | V     |
| Under-voltage Protection               | · NI                    |                                            |                                               |         |         |       |
| Operation voltage                      | VSD                     |                                            | 8.3                                           | 8.7     | 9.1     | V     |
| Hyteresis                              | ∆VSD                    |                                            | 0.2                                           | 0.35    | 0.5     | V     |
| CLD Circuit                            | 2.05                    |                                            | 0.2                                           | 0.000   | 0.0     | •     |
| External capacitor charge current      | ICLD                    | V <sub>CLD</sub> = 0V                      | -4.5                                          | -3.0    | -1.5    | μA    |
| Operation voltage                      | V <sub>H</sub> (CLD)    |                                            | 3.25                                          | 3.5     | 3.75    | V     |
| Thermal Shutdown Operation             | . [1/2-2)               |                                            | 0.20                                          | 0.0     | 0.70    | v     |
| Thermal shutdown operation             | TSD                     | Design target value (Junction temperature) | 150                                           | 175     |         | °C.   |
| temperature                            |                         |                                            |                                               |         |         | 0.    |
| Hysteresis                             | ∆TSD                    | Design target value (Junction temperature) |                                               | 30      |         | °C    |
| CLK pin                                | I                       |                                            | ·I                                            |         |         |       |
| External input frequency               | f <sub>l</sub> (CLK)    |                                            | 0.1                                           |         | 10      | kHz   |
| High level input voltage               | V <sub>IH</sub> (CLK)   |                                            | 2.0                                           |         | VREG    | V     |
| Low level input voltage                | V <sub>IL</sub> (CLK)   |                                            | 0                                             |         | 1.0     | V     |
| Input open voltage                     | V <sub>IO</sub> (CLK)   |                                            | VREG-0.5                                      |         | VREG    | V     |
| Hysteresis                             | V <sub>IS</sub> (CLK)   |                                            | 0.2                                           | 0.3     | 0.4     | V     |
|                                        | I <sub>IH</sub> (CLK)   | V <sub>CLK</sub> = VREG                    | -10                                           | 0       | +10     | μA    |
| High level input current               |                         |                                            | -10                                           | 0       | +10     | μι    |

\* Design target value, Do not measurement.

| Deservator               | Question                |                           |          | Ratings |      | 1 1 14 |  |
|--------------------------|-------------------------|---------------------------|----------|---------|------|--------|--|
| Parameter                | Symbol                  | Conditions                | min      | typ     | max  | Unit   |  |
| CSDSEL pin               |                         |                           |          |         |      |        |  |
| High level input voltage | V <sub>IH</sub> (CSD)   |                           | 2.0      |         | VREG | V      |  |
| Low level input voltage  | V <sub>IL</sub> (CSD)   |                           | 0        |         | 1.0  | V      |  |
| Input open voltage       | V <sub>IO</sub> (CSD)   |                           | VREG-0.5 |         | VREG | V      |  |
| High level input current | I <sub>IH</sub> (CSD)   | V <sub>CSD</sub> = VREG   | -10      | 0       | +10  | μA     |  |
| Low level input current  | I <sub>IL</sub> (CSD)   | $V_{CSD} = 0V$            | -110     | -85     | -60  | μA     |  |
| S/S pin                  |                         |                           |          |         |      |        |  |
| High level input voltage | V <sub>IH</sub> (SS)    |                           | 2.0      |         | VREG | V      |  |
| Low level input voltage  | V <sub>IL</sub> (SS)    |                           | 0        |         | 1.0  | V      |  |
| Input open voltage       | V <sub>IO</sub> (SS)    |                           | VREG-0.5 |         | VREG | V      |  |
| Hysteresis               | V <sub>IS</sub> (SS)    |                           | 0.2      | 0.3     | 0.4  | V      |  |
| High level input current | I <sub>IH</sub> (SS)    | V <sub>S/S</sub> = VREG   | -10      | 0       | +10  | μA     |  |
| Low level input current  | I <sub>IL</sub> (SS)    | V <sub>S/S</sub> =0V      | -110     | -85     | -60  | μA     |  |
| BRSEL pin                |                         |                           |          |         |      |        |  |
| High level input voltage | V <sub>IH</sub> (BRSEL) |                           | 2.0      |         | VREG | V      |  |
| Low level input voltge   | V <sub>IL</sub> (BRSEL) |                           | 0        |         | 1.0  | V      |  |
| Input open voltage       | V <sub>IO</sub> (BRSEL) |                           | VREG-0.5 |         | VREG | V      |  |
| High level input current | I <sub>IH</sub> (BRSEL) | V <sub>BRSEL</sub> = VREG | -10      | 0       | +10  | μA     |  |
| Low level input current  | I <sub>IL</sub> (BRSEL) | V <sub>BRSEL</sub> = 0V   | -110     | -85     | -60  | μA     |  |
| F/R pin                  |                         |                           |          |         |      |        |  |
| High level input voltage | V <sub>IH</sub> (FR)    |                           | 2.0      |         | VREG | V      |  |
| Low level input voltage  | V <sub>IL</sub> (FR)    |                           | 0        |         | 1.0  | V      |  |
| Input open voltage       | V <sub>IO</sub> (FR)    |                           | VREG-0.5 |         | VREG | V      |  |
| High level input current | I <sub>IH</sub> (FR)    | V <sub>F/R</sub> = VREG   | -10      | 0       | +10  | μΑ     |  |
| Low level input current  | I <sub>IL</sub> (FR)    | V <sub>F/R</sub> = 0V     | -110     | -85     | -60  | μA     |  |

### **Package Dimensions**

unit : mm (typ) 3333





### **Pin Assignment**







| Pin F   | unctio   | า                                                                                                                                            |                                                                                                  |
|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| Pin No. | Pin name | Function                                                                                                                                     | Equivalent circuit                                                                               |
| 1       | CLK      | Clock input pin (10kHz maximum)                                                                                                              | VREG<br>555kΩ<br>10kΩ<br>10kΩ<br>10kΩ<br>10kΩ<br>10kΩ<br>10kΩ<br>10kΩ                            |
| 2       | LD       | Phase lock detection output pin.<br>Goes ON during PLL-phase lock.<br>Open drain output.                                                     |                                                                                                  |
| 3       | S/S      | Start/Stop input pin.<br>START with a low-level input.<br>STOP with a high-level input or open input                                         | VREG<br>3<br>5kΩ<br>10kΩ<br>10kΩ<br>10kΩ<br>10kΩ<br>10kΩ<br>10kΩ<br>10kΩ<br>10kΩ<br>10kΩ<br>10kΩ |
| 4       | VREG     | 5V regulator output pin.<br>(the control circuit power supply)<br>Connect a capacitor between this pin and GND for<br>stabilization.         |                                                                                                  |
| 5       | BRSEL    | Brake selection pin.<br>By low level, short-circuit braking when the S/S pin is in a<br>stopped state.<br>(Brake for the inspection process) |                                                                                                  |
| 6       | CSDSEL   | Motor constraint protection detection signal selection pin.<br>Select FG with low,<br>and LD with high or in an open state.                  |                                                                                                  |

| Continu | ued from pro | eceding page.                                                                                                                                                                                                                                                                                                 |                                                                                    |
|---------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| Pin No. | Pin name     | Function                                                                                                                                                                                                                                                                                                      | Equivalent circuit                                                                 |
| 7       | F/R          | Pin to select Forward / Reverse.<br>(Pin to select SDCC function)                                                                                                                                                                                                                                             |                                                                                    |
| 8       | CLD          | Pin to set phase lock signal mask time.<br>Connect a capacitor between this pin and GND.<br>If there is no need for masking, this pin must be left open.                                                                                                                                                      | VREG<br>50002<br>8<br>52k0<br>777<br>777<br>777<br>777<br>777                      |
| 9       | CSD          | Pin for both the constraint protection circuit operation time<br>and the initial reset pulse setting.<br>Connect a capacitor between this pin and GND.<br>If the motor constraint protection circuit is not used,<br>a capacitor and a resistor must be connected in parallel<br>between the CSD pin and GND. | VREG<br>5000<br>9<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |
| 10      | FG           | FG Schmitt output pin.<br>Open drain output.                                                                                                                                                                                                                                                                  |                                                                                    |
| 12      | PWM          | Pin to set the oscillation frequency of PWM.<br>Connect a capacitor between this pin and GND.                                                                                                                                                                                                                 | VREG<br>2000<br>2000<br>2000<br>12<br>12<br>177<br>777<br>777                      |
| 14      | FC           | Frequency characteristics correction pin of the current<br>limiter circuit.<br>Connect a capacitor between this pin and GND.                                                                                                                                                                                  | VREG                                                                               |

| Continu | ed from pro | eceding page.                                                                                                                      |                                                                              |
|---------|-------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| Pin No. | Pin name    | Function                                                                                                                           | Equivalent circuit                                                           |
| 15      | FGFIL       | FG filter pin.<br>When the noise of the FG signal is a problem, connect a<br>capacitor between this pin and GND for stabilization. | VREG<br>15kΩ<br>500Ω<br>15kΩ<br>15kΩ<br>15kΩ<br>15kΩ<br>15kΩ<br>15kΩ<br>15kΩ |
| 16      | PH          | Pin to stabilize the RF waveform.<br>Connect a capacitor between this pin and GND.                                                 | VREG                                                                         |
| 17      | PD          | Phase comparison output pin.<br>The phase error is output by the duty changing of the pulse.                                       | VREG<br>500Ω<br>17<br>17<br>777 777                                          |
| 18      | EI          | Error amplifier input pin.                                                                                                         | VREG                                                                         |
| 19      | EO          | Error amplifier output pin.                                                                                                        | VREG<br>(19)<br>100kΩ<br>777<br>777                                          |
| 20      | тос         | Torque command voltage input pin.<br>Normally, this pin must be connected with the EO pin.                                         |                                                                              |
| 21      | GND         | Ground pin of the control circuit block.                                                                                           |                                                                              |

| Continu                          | ed from pro                                  | eceding page.                                                                                                                                                                                                                                                                                                                                                                        |                                                   |
|----------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| Pin No.                          | Pin name                                     | Function                                                                                                                                                                                                                                                                                                                                                                             | Equivalent circuit                                |
| 22                               | HB                                           | Hall element bias current pin.<br>Goes ON when the S/S pin is in a start state.<br>Goes OFF when the S/S pin is in an stopped state.                                                                                                                                                                                                                                                 |                                                   |
| 23<br>24<br>25<br>26<br>27<br>28 | IN1+<br>IN1-<br>IN2+<br>IN2-<br>IN3+<br>IN3- | Hall amplifier input pin.<br>A high level state of logic is recognized when IN <sup>+</sup> > IN <sup>−</sup> .<br>In reverse case is a low-level state.<br>The input amplitude of 100mVp-p or more (differential) is<br>desirable in the Hall sensor inputs.<br>If noise on the Hall inputs is a problem, that noise must be<br>excluded by inserting capacitors across the inputs. | 242628<br>777 777 777 777 777 777 232527          |
| 29                               | SUB                                          | Frame ground pin. This pin is connected with the GND2 pin.                                                                                                                                                                                                                                                                                                                           |                                                   |
| 30                               | GND2                                         | Ground pin of the output circuit block.                                                                                                                                                                                                                                                                                                                                              |                                                   |
| 32<br>34<br>36                   | OUT3<br>OUT2<br>OUT1                         | Output pin.<br>As for PWM, Duty control is executed on the upper- side<br>FET.                                                                                                                                                                                                                                                                                                       |                                                   |
| 38                               | RF                                           | Source pin of output MOSFET (lower-side).<br>Connect a low resistance (Rf) between this pin and GND.                                                                                                                                                                                                                                                                                 | 38                                                |
| 39                               | RFS                                          | Output current detection pin.<br>Connect to RF pin.                                                                                                                                                                                                                                                                                                                                  | VREG<br>(39)<br>5kΩ<br>m<br>m<br>m<br>m<br>m<br>m |
| 40                               | V <sub>CC</sub> 2                            | Power supply pin.<br>Connect a capacitor between this pin and GND for<br>stabilization.                                                                                                                                                                                                                                                                                              |                                                   |
| 41                               | V <sub>CC</sub> 1                            | Power supply pin for control.                                                                                                                                                                                                                                                                                                                                                        |                                                   |
| 42                               | VG                                           | Charge pump output pin (Power supply for the upper side FET gate). Connect a capacitor between this pin and $V_{CC}$ .                                                                                                                                                                                                                                                               |                                                   |
| 43<br>44                         | CP1<br>CP2                                   | Pin to connect a capacitor for charge pump.<br>Connect a capacitor between CP1 and CP2.                                                                                                                                                                                                                                                                                              |                                                   |

### LV8112V

| <b>3-phase Logic Truth Table</b> | $(IN = "H" indicates the state where in IN^+ > IN^-)$ |
|----------------------------------|-------------------------------------------------------|
|----------------------------------|-------------------------------------------------------|

|     | F/R = H | I F/R = L Output |     |     |     |      |      |      |
|-----|---------|------------------|-----|-----|-----|------|------|------|
| IN1 | IN2     | IN3              | IN1 | IN2 | IN3 | OUT1 | OUT2 | OUT3 |
| Н   | L       | Н                | L   | Н   | L   | L    | н    | М    |
| Н   | L       | L                | L   | Н   | Н   | L    | М    | Н    |
| н   | Н       | L                | L   | L   | Н   | М    | L    | Н    |
| L   | Н       | L                | Н   | L   | Н   | Н    | L    | М    |
| L   | Н       | Н                | Н   | L   | L   | Н    | М    | L    |
| L   | L       | Н                | Н   | Н   | L   | М    | Н    | L    |

### S/S Pin

| Input state  | Mode  |
|--------------|-------|
| High or Open | Stop  |
| Low          | Start |

### **CSDSEL** Pin

| Input state  | Mode        |
|--------------|-------------|
| High or Open | LD standard |
| Low          | FG standard |

### **BRSEL Pin**

| Input state  | While stopped       |
|--------------|---------------------|
| High or Open | Free run            |
| Low          | Short-circuit brake |

### **SDCC Select**

| Input state        | Mode         |
|--------------------|--------------|
| F/R = High or Open | Function ON  |
| F/R = Low          | Function OFF |

### LV8112V Description

1. Speed Control Circuit

This IC can realize a high efficiency, low-jitter, a stable rotation by adopting the PLL speed control method. This the PLL circuit compares the phase difference of the edge between the CLK signal and the FG signal and controls by using the output of error. The FG servo frequency under control becomes congruent with the CLK frequency.

 $f_{FG}$  (Servo) =  $f_{CLK}$ 

2. Output Drive Circuit

This IC adopts the direct PWM drive method to reduce power loss in the output. The output transistor is always saturated while the transistor is on and adjusts the driving force of the motor by changing the duty that the output transistor is on.

The PWM switching of the output is performed by the upper-side output transistor.

Also, this IC has a parasitic diode of the output DMOS as a regeneration route when the PWM switching is off. But, this IC is cut down the fever than the diode regeneration by performing synchronous rectification.

### 3. Current Limiter Circuit

This IC limits the (peak) current at the value

 $I = V_{RF} / Rf (V_{RF} = 0.515V \text{ (typical)}, Rf : \text{current detection resister)}).$ 

The current limitation operation consists of reducing the PWM output on duty to suppress the current. To prevent malfunction of the current limitation operation when the reverse recovery current of diode is detected, the operation has a delay (approximately 300ns). In case of a coil resistance of motor is small or small inductance, since the current change at start-up is fast, there is a possibility that the current more than specified current is flowed by this delay.

It is necessary to set the current increases by the delay.

4. Power Saving Circuit

This IC becomes the power saving state of decreasing the consumption current in the stop state. The bias current of the majority circuits is cut in the power saving state. Also, 5V regulator output is output in the power saving state.

5. Reference Clock

Note that externally-applied clock signal has no noise of chattering. The input circuit has a hysteresis. But, if noise is a problem, that noise must be excluded by inserting capacitors across the inputs. If clock input goes to the no input state when the IC is in the start state, the drive is turned off after a few rotation of motor if the motor constrained protection circuit does operate. (Clock disconnection protection)

### 6. PWM Frequency

The PWM frequency is determined by using a capacitor C (F) connected to the PWM pin.

 $f_{PWM} \approx 1 / (29500 \times C) \cdots 150 pF$  or more  $f_{PWM} \approx 1 / (32000 \times C) \cdots 100 pF$  or more, less than 150 pF

The frequency is oscillated at about 225kHz when a capacitor of 150pF is connected. The GND of a capacitor must be placed as close to the control block GND (GND pin ) of the IC as possible to reduce influence of the output.

### 7. Hall Effect Sensor Input Signals

The signal input of the amplitude of hysteresis of 42mV max or more is required in the Hall effect sensor inputs. Also, an input amplitude of over 100mVp-p is desirable in the Hall effect sensor inputs in view of influence of noise. If the output waveform (when the phase changes ) is distorted by noise, that noise must be excluded by inputting capacitors across the inputs.

### 8. FG Signals

The Hall signal of IN1 is used as the FG signal in the IC. If noise is a problem, the noise of the FG signal can be excluded by inserting a capacitor between the FGFIL pin and GND.

Note that normal operation becomes impossible if the value of the capacitor is overlarge. Also, note that the trouble of noise occurs easily when the position of GND of a capacitor is incorrect.

### 9. Constraint Protection Circuit

This IC has an on-chip constraint protection circuit to protect the IC and the motor in motor constraint mode. when the CSDSEL pin is set to the high level or open input, if the LD output remains high (unlocked statement) for a fixed period in the start state, this circuit operates. In the low level setting case, if the FG signal is not switched for a fixed period in the start state, this circuit is operates. Also, the upper-side output transistor is turned off while the constraint protection circuit is operating. This time is set by the capacitance of the capacitor attached to the CSD pin.

The set time (in seconds) is  $102\times C~(\mu F)$ 

When a capacitor of  $0.068\mu$ F is attached, the protection time becomes about 7.0 seconds.

The set time must be set well in advance for the motor start-up time. When the motor is decelerated by switching the clock frequency, this protection circuit is not operated. To clear the motor constrained state, the S/S pin is switched into a stop state or the power must be turned off and reapplied. Since the CSD pin also functions as the power-on reset pin, if the CSD pin were connected directly to ground, the logic circuit goes to the reset state and the speed cannot be controlled.

Therefore, if the motor constraint protection circuit is not used, a resistor of about  $220k\Omega$  and a capacitor of about 4700pF must be connected in parallel between the CSD pin and GND.

### 10. Phase Lock Signals

(1) Phase lock range

This IC has no the speed system counter. The speed error range in the phase lock state is indeterminable only by the characteristics of the IC. (because the accelerations of the change in FG frequency influences.)

When it is necessary to specify for the speed error as a motor, the value obtained while the motor is actually operating must be measured. Since the speed error occurs easily when the accelerations of FG is large, the speed error will be the largest when the IC goes into the lock state during start-up or the unlocked state by switching the clock.

(2) Phase lock signal mask functions

When the IC goes into the lock state during start-up or the unlocked state by switching the clock, the low signal for a short-time by using the hunting when the IC goes into the locked state is masked. Therefore, the lock signal is output in stable state. But, the mask time duration causes the delay of the lock signal output. The mask time is set by the capacitance of the capacitor attached between the CLD pin and GND.

### The mask time (seconds) is $1.8\times C~(\mu F)$

When a capacitor of  $0.1\mu$ F is attached, the mask time becomes about 180ms. If the signals should be masked completely, the mask time must be set well in advance. When there is no need for masking, the CLD pin must be left open.

#### 11. Power Supply Stabilization

Since this IC is used in applications that draw large output currents and adopts the drive method by switching, the power-Supply line is subject to fluctuations. Therefore, capacitors with capacitances adequate to stabilize the power-supply voltage must be connected between the V<sub>CC</sub> pin and GND. The ground-side a capacitor must be connected as close to the GND2 pin of power GND as possible. If it is impossible to connect a capacitor (electrolytic capacitor) near the pin, the ceramic capacitor of about  $0.1\mu$ F must be connected as close to the pin as possible. If diodes are inserted in the power-supply line to prevent IC destruction due to reverse power supply connection, Since this makes the power-supply voltage even more subject to fluctuations, even larger capacitors will be required.

#### 12. VREG Stabilization

To stabilize the VREG voltage that is the power supply of the control circuit, connect a capacitor of  $0.1\mu$ F or more. GND of the capacitor must be attached as close to the control block GND (GND1 pin) of the IC as possible.

#### 13. Error Amplifier

External components of the error amplifier block must be placed as close to the IC as possible to reduce influence of noise.

Also, these components must be placed as separate from the motor as possible.

#### 14. IC Reverse Metal

To improve heat radiation, the metal part on the reverse of IC is stuck fast to the substrate by using highly-conduction solder.

#### 15. SDCC (Speed Detection Current Control) function

The SDCC circuit controls the speed detection current. It limits the current to 87.5% of the specified current to reduce acceleration of the motor when the rotation of the motor exceeds 95% of its target speed. This enables stabilized phase lock pull-in and minimizes the variation in startup time.

The SDCC function is disabled by setting F/R low. It is enabled by setting F/R high or open.

Notes: If the selected state of SDCC does not match the rotational direction of the motor, it is necessary to solve the problem by changing the HALL bias.

- SANYO Semiconductor Co.,Ltd. assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein.
- SANYO Semiconductor Co.,Ltd. strives to supply high-quality high-reliability products, however, any and all semiconductor products fail or malfunction with some probability. It is possible that these probabilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor Co.,Ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of SANYO Semiconductor Co.,Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor Co.,Ltd. product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production.
- Upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of SANYO Semiconductor Co.,Ltd. or any third party. SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellctual property rights which has resulted from the use of the technical information and products mentioned above.

This catalog provides information as of March, 2010. Specifications and information herein are subject to change without notice.