Operation Temperature Condition -40° C~85° C # SDRAM # 512K x 16Bit x 2Banks Synchronous DRAM #### **FEATURES** - JEDEC standard 3.3V power supply - LVTTL compatible with multiplexed address - Dual banks operation - MRS cycle with address key programs - CÁS Latency (2 & 3 ) - Burst Length (1, 2, 4, 8 & full page) - Burst Type (Sequential & Interleave) - All inputs are sampled at the positive going edge of the system clock - Burst Read Single-bit Write operation - DQM for masking - Auto & self refresh - 32ms refresh period (2K cycle) #### **GENERAL DESCRIPTION** The M12L16161A is 16,777,216 bits synchronous high data rate Dynamic RAM organized as 2 x 524,288 words by 16 bits, fabricated with high performance CMOS technology. Synchronous design allows precise cycle control with the use of system clock I/O transactions are possible on every clock cycle. Range of operating frequencies, programmable burst length and programmable latencies allow the same device to be useful for a variety of high bandwidth, high performance memory system applications. #### ORDERING INFORMATION | Product ID | Max Freq. | Package | Comments | |-------------------|-----------|----------|----------| | M12L16161A-5TIG2Q | 200MHz | TSOP(II) | Pb-free | | M12L16161A-7TIG2Q | 143MHz | TSOP(II) | Pb-free | #### **PIN CONFIGURATION (TOP VIEW)** (TSOPII 50L, 400milX825mil Body, 0.8mm Pin Pitch) | | | 0 | | | |--------|--------|----|----|---------| | VDD | Ч | 1 | 50 | ☐ Vss | | DQ0 | П | 2 | 49 | □ DQ15 | | DQ1 | | 3 | 48 | □ DQ14 | | Vssq | | 4 | 47 | □ Vssq | | DQ2 | | 5 | 46 | □ DQ13 | | DQ3 | | 6 | 45 | DQ12 | | VDDQ | | 7 | 44 | ☐ VDDQ | | DQ4 | | 8 | 43 | □ DQ11 | | DQ5 | | 9 | 42 | DQ10 | | Vssq | | 10 | 41 | ☐ Vssq | | DQ6 | | 11 | 40 | DQ9 | | DQ7 | | 12 | 39 | DQ8 | | VDDQ | $\Box$ | 13 | 38 | ☐ VDDQ | | LDQM | | 14 | 37 | N.C/RFU | | WE | $\Box$ | 15 | 36 | UDQM | | CAS | $\Box$ | 16 | 35 | □ CLK | | RAS | $\Box$ | 17 | 34 | CKE | | CS | $\Box$ | 18 | 33 | □ N.C | | BA | $\Box$ | 19 | 32 | □ A9 | | A10/AP | $\Box$ | 20 | 31 | □ A8 | | A0 | $\Box$ | 21 | 30 | □ A7 | | A1 | $\Box$ | 22 | 29 | □ A6 | | A2 | $\Box$ | 23 | 28 | □ A5 | | A3 | $\Box$ | 24 | 27 | □ A4 | | VDD | $\Box$ | 25 | 26 | ☐ Vss | | | L | | | l | #### **FUNCTIONAL BLOCK DIAGRAM** #### PIN FUNCTION DESCRIPTION | Pin | Name | Input Function | | | | | | |-------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | CLK | System Clock | Active on the positive going edge to sample all inputs. | | | | | | | CS | Chip Select | Disables or enables device operation by masking or enabling all inputs except CLK, CKE and L(U)DQM. | | | | | | | CKE | Clock Enable | Masks system clock to freeze operation from the next clock cycle. CKE should be enabled at least one cycle prior to new command. Disable input buffers for power down in standby. | | | | | | | A0 ~ A10/AP | Address | Row / column addresses are multiplexed on the same pins. Row address : RA0 ~ RA10, column address : CA0 ~ CA7 | | | | | | | ВА | Bank Select Address | Selects bank to be activated during row address latch time. Selects bank for read/write during column address latch time. | | | | | | | RAS | Row Address Strobe | Latches row addresses on the positive going edge of the CLK with $\overline{\text{RAS}}$ low. Enables row access & precharge. | | | | | | | CAS | Column Address Strobe | Latches column addresses on the positive going edge of the CLK with CAS low. Enables column access. | | | | | | | WE | Write Enable | Enables write operation and row precharge. Latches data in starting from CAS, WE active. | | | | | | | L(U)DQM | Data Input / Output Mask | Makes data output Hi-Z, t <sub>SHZ</sub> after the clock and masks the output. Blocks data input when L(U)DQM active. | | | | | | | DQ0 ~ 15 | Data Input / Output | Data inputs/outputs are multiplexed on the same pins. | | | | | | | VDD/VSS | Power Supply/Ground | Power and ground for the input buffers and the core logic. | | | | | | | VDDQ/VSSQ | Data Output Power/Ground | Isolated power supply and ground for the output buffers to provide improved noise immunity. | | | | | | | N.C/RFU | No Connection/ | | | | | | | Publication Date: Feb. 2012 Revision: 1.0 2/28 Elite Semiconductor Memory Technology Inc. #### **ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Value | Unit | |---------------------------------------|-----------|-------------|------| | Voltage on any pin relative to Vss | Vin,Vout | -1.0 ~ 4.6 | V | | Voltage on VDD supply relative to Vss | VDD, VDDQ | -1.0 ~ 4.6 | V | | Storage temperature | Тѕтс | -55 ~ + 150 | °C | | Power dissipation | Po | 0.7 | W | | Short circuit current | los | 50 | mA | Note: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to recommended operating condition. Exposure to higher than recommended voltage for extended periods of time could affect device reliability. #### DC OPERATING CONDITIONS Recommended operating conditions (Voltage referenced to Vss = 0V, Ta=-40 to $85 \,^{\circ}C$ ) | Parameter | Symbol | Min | Тур | Max | Unit | Note | |---------------------------|-----------------------------------|------|-----|----------------------|------|-----------| | Supply voltage | V <sub>DD</sub> ,V <sub>DDQ</sub> | 3.0 | 3.3 | 3.6 | V | | | Input logic high voltage | ViH | 2.0 | 3.0 | V <sub>DD</sub> +0.3 | ٧ | 1 | | Input logic low voltage | VIL | -0.3 | 0 | 0.8 | V | 2 | | Output logic high voltage | Vон | 2.4 | - | - | V | Iон =-2mA | | Output logic low voltage | Vol | - | - | 0.4 | ٧ | IoL = 2mA | | Input leakage current | lıL | -5 | - | 5 | uA | 3 | | Output leakage current | Іоь | -5 | _ | 5 | uA | 4 | **Note:** 1. Vih (max) = 4.6V AC for pulse width $\leq$ 10ns acceptable. - 2. $V_{IL}$ (min) = -1.5V AC for pulse width $\leq$ 10ns acceptable. - 3. Any input $0V \le V_{IN} \le V_{DD}$ , all other pins are not under test = 0V. - 4. Dout is disabled, 0V $\leq$ Vout $\leq$ VDD. #### **CAPACITANCE** ( $V_{DD} = 3.3V$ , $T_A = 25 \,^{\circ}\text{C}$ , f = 1MHz) | Pin | Symbol | Min | Max | Unit | |-----------------------------------|--------|-----|-----|------| | CLOCK | Сськ | 2.5 | 4.0 | pF | | RAS, CAS, WE, CS, CKE, LDQM, UDQM | Cin | 2.5 | 5.0 | pF | | ADDRESS | CADD | 2.5 | 5.0 | pF | | DQ0 ~DQ15 | Соит | 4.0 | 6.5 | pF | Publication Date: Feb. 2012 Revision: 1.0 3/28 #### **DC CHARACTERISTICS** (Recommended operating condition unless otherwise noted, T<sub>A</sub> = -40 to 85 °C V<sub>IH</sub>(min)/V<sub>IL</sub>(max)=2.0V/0.8V) | Parameter | Symbol | Test Condition | Vers | sion | | Note | | |-----------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|-------|------|---| | Parameter | Syllibol | rest Condition | Latency | -5 | -5 -7 | | | | Operating Current<br>(One Bank Active) | Icc1 | Burst Length = 1<br>tRc≥ tRc (min), tcc≥ tcc (min), loL= 0 | mA | 100 | 80 | mA | 1 | | Precharge Standby | Ісс2Р | CKE ≤ V <sub>I</sub> L(max), tcc =15ns | | : | 2 | | | | Current in power-down mode | ICC2PS | $CKE \le V_{IL}(max), CLK \le V_{IL}(max), tcc =$ | $\infty$ | : | 2 | mA | | | Precharge Standby<br>Current in non | ICC2N | CKE $\geq$ V <sub>IH</sub> (min), $\overline{CS} \geq$ V <sub>IH</sub> (min), tcc =1 Input signals are changed one time du | | 2 | 25 | mA | | | power-down mode | Icc2NS | CKE $\geq$ V <sub>IH</sub> (min), CLK $\leq$ V <sub>IL</sub> (max), tcc = $\infty$ Input signals are stable | | | | mA | | | Active Standby Current | Іссзр | CKE ≤ V <sub>IL</sub> (max), tcc =15ns 10 | | 0 | | | | | in power-down mode | Іссзрѕ | CKE ≤ VIL(max), CLK≤ VIL(max), to | C = ∞ | 1 | mA | | | | Active Standby Current in non power-down mode | Іссзи | CKE $\geq$ V <sub>IH</sub> (min), $\overline{\text{CS}} \geq$ V <sub>IH</sub> (min), tcc=1<br>Input signals are changed one time du<br>All other pins $\geq$ V <sub>DD</sub> -0.2V or $\leq$ 0.2V | ring 2clks | 2 | 25 | mA | | | (One Bank Active) | Іссзиѕ | CKE $\geq$ V <sub>IH</sub> (min), CLK $\leq$ V <sub>IL</sub> (max), tcc= $^\circ$ Input signals are stable | ∞ | 1 | 0 | mA | | | Operating Current | Icc4 | loL= 0mA, Page Burst | 3 | 100 | 80 | | | | (Burst Mode) | 1004 | All Band Activated, tccp = tccp (min) | 2 | 100 | 80 | mA | 1 | | Refresh Current | Icc5 | trfc≥trfc(min) | 80 | mA | 2 | | | | Self Refresh Current | Icc6 | CKE≤0.2V | | | 1 | mA | | Note: 1.Measured with outputs open. Addresses are changed only one time during tcc(min). 2.Refresh period is 32ms. Addresses are changed only one time during tcc(min). Publication Date: Feb. 2012 Revision: 1.0 4/28 # AC OPERATING TEST CONDITIONS (VDD=3.3V $\pm$ 0.3V, TA= -40 to 85 °C ) | Parameter | Value | Unit | |-------------------------------------------|-----------------|------| | Input levels (Vih/Vil) | 2.4 / 0.4 | V | | Input timing measurement reference level | 1.4 | V | | Input rise and fall time | tr / tf = 1 / 1 | ns | | Output timing measurement reference level | 1.4 | V | | Output load condition | See Fig.2 | | (Fig.1) DC Output Load circuit (Fig.2) AC Output Load Circuit #### **OPERATING AC PARAMETER** (AC operating conditions unless otherwise noted) | Paramet | or | Symbol | Vers | sion | Unit | Note | |-------------------------|------------------|---------------|-------|------|-------|------| | raiaillei | .ei | Symbol | -5 | -7 | Offic | Note | | Row active to row acti | ve delay | trrd(min) | 10 | 14 | ns | 1 | | RAS to CAS delay | | trcd(min) | 15 | 21 | ns | 1 | | Row precharge time | | trp(min) | 15 | 21 | ns | 1 | | Row active time | | tras(min) | 30 | 42 | ns | 1 | | Now active time | | tras(max) | 10 | us | | | | Row cycle time | @ Operating | trc(min) | 45 63 | | ns | 1 | | Now cycle time | @ Auto refresh | trfc(min) | 55 63 | | ns | 1, 5 | | Last data in to new co | I. Address delay | tcdl(min) | 1 | | CLK | 2 | | Last data in to row pre | echarge | trdL(min) | : | 2 | CLK | 2 | | Last data in to burst s | top | tBDL(min) | 1 | | CLK | 2 | | Col. Address to col. Ad | ddress delay | tccp(min) | 1 | | CLK | 3 | | Number of valid outpu | ıt data | CAS Latency=3 | 2 | | ea | 4 | | Number of Valid Outpu | ii uala | CAS Latency=2 | | 1 | Ea | 4 | **Note:** 1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and then rounding off to the next higher integer. - 2. Minimum delay is required to complete write. - 3. All parts allow every cycle column address change. - 4. In case of row precharge interrupt, auto precharge and read burst stop. - The earliest a precharge command can be issued after a Read command without the loss of data is CL+BL-2 clocks. - 5. A new command may be given $t_{\text{RFC}}$ after self refresh exit. Publication Date: Feb. 2012 Revision: 1.0 5/28 # AC CHARACTERISTICS (AC operating conditions unless otherwise noted) | Dovo | 0 | - | -5 | - | 7 | | | | |------------------|------------------------|--------------|-----|------|-----|------|------|---| | Para | Symbol | Min | Max | Min | Max | Unit | Note | | | CLK cycle time | CAS Latency =3 | tcc | 5 | 1000 | 7 | 1000 | | | | CLK Cycle time | CAS Latency =2 | 100 | 7 | 1000 | 8.6 | 1000 | ns | 1 | | CLK to valid | CAS Latency =3 | tsac | - | 4.5 | - | 6 | ns | 1 | | output delay | CAS Latency =2 | ISAC | - | 5 | - | 6 | 115 | ' | | Output data hold | Output data hold time | | | | 2 | | ns | 2 | | CLK high pulse v | vidth | tсн | 2 | | 2 | | ns | 3 | | CLK low pulse w | idth | <b>t</b> cL | 2 | | 2 | | ns | 3 | | Input setup time | | tss | 2 | | 2 | | ns | 3 | | Input hold time | | <b>t</b> sH | 1 | | 1 | | ns | 3 | | CLK to output in | CLK to output in Low-Z | | 1 | | 1 | | ns | 2 | | CLK to output in | CAS Latency =3 | touz | - | 4.5 | - | 6 | no | | | Hi-Z | CAS Latency =2 | <b>t</b> sнz | - | 5 | - | 6 | ns | | <sup>\*</sup>All AC parameters are measured from half to half. Note: 1. Parameters depend on programmed CAS latency. - 2.If clock rising time is longer than 1ns,(tr/2-0.5)ns should be added to the parameter. - 3. Assumed input rise and fall time (tr & tf)=1ns. If tr & tf is longer than 1ns, transient time compensation should be considered, i.e., [(tr+ tf)/2-1]ns should be added to the parameter. Publication Date: Feb. 2012 Revision: 1.0 6/28 | Mode | e Reç | giste | r | | | | | | | | | | | | | |------|-------|-------|-----------|----|-----|-------------|----------|----|----|----|----|-----------------|--------------|---------------|---------------| | BA | A10 | A9 | <b>A8</b> | Α7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | | | | | 0 | 0 | 0 | 0 | 1 | | | | | | | | JEDEC Standard | Test Set (re | fresh counter | test) | | BA | A10 | A9 | A8 | Α7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | _ | | | | | Х | Χ | 1 | 0 | 0 | LTN | /IODE | | WT | | BL | | Burst Read and | Single Write | (for Write | | | | | | | | | | | | | | | Through Cache) | | | | | BA | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | = | | | | | | | | 1 | 0 | | | | | | | | Use in future | | | | | BA | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | 7 | | | | | X | Х | X | 1 | 1 | V | V | V | V | V | V | V | Vender Specific | | | | | BA | A10 | A9 | A8 | A7 | A6 | A5 | _A4 | A3 | A2 | A1 | A0 | 7 <b></b> | | v =Valid | | | 0 | 0 | 0 | 0 | 0 | L | <u>rmod</u> | <u> </u> | WT | | BL | | Mode Register S | et | x =Don't ca | re | | | | | | | | | | | | | _ | | D:40 0 | WT 0 | VA/T 4 | | | | | | | | | | | | | | | Bit2-0 | WT=0 | WT=1 | | | | | | | | | | | | | | | 000<br>001 | 1 | <u> </u> | | | | | | | | | | | | | | | 010 | 4 | <u>2</u><br>4 | | | | | | | | | | | | | | Burst length | 010 | 8 | 8 | | | | | | | | | | | | | | or .og | 100 | R | R | | | | | | | | | | | | | | | 101 | R | R | | | | | | | | | | | | | | | 110 | R | R | | | | | | | | | | | | | | | 111 | Full page | R | | | | | | | | | | | | | L | | | i an page | - 11 | | | | | | | | | | | | | | 14/ | 0 | Sequentia | al | | | | | | | | | | | | | | wrap type | 1 | Interleave | | | | | | | | | | | | | | | Wrap type | | | | | | Bits6-4 | CAS Latency | |---------------|---------|-------------| | | 000 | R | | | 001 | R | | Latency mode | 010 | 2 | | Latericy mode | 011 | 3 | | | 100 | R | | | 101 | R | | | 110 | R | | | 111 | R | | | | ] | Remark R: Reserved # **Mode Register Write Timing** Publication Date: Feb. 2012 Revision: 1.0 7/28 Elite Semiconductor Memory Technology Inc. Operation Temperature Condition -40° C~85° C #### **Burst Length and Sequence** (Burst of Two) | Starting Address<br>(column address A0 binary) | Sequential Addressing<br>Sequence (decimal) | Interleave Addressing<br>Sequence (decimal) | | | |------------------------------------------------|---------------------------------------------|---------------------------------------------|--|--| | 0 | 0,1 | 0,1 | | | | 1 | 1,0 | 1,0 | | | #### (Burst of Four) | Starting Address<br>(column address A1-A0, binary) | Sequential Addressing<br>Sequence (decimal) | Interleave Addressing<br>Sequence (decimal) | |----------------------------------------------------|---------------------------------------------|---------------------------------------------| | 00 | 0,1,2,3 | 0,1,2,3 | | 01 | 1,2,3,0 | 1,0,3,2 | | 10 | 2,3,0,1 | 2,3,0,1 | | 11 | 3,0,1,2 | 3,2,1,0 | #### (Burst of Eight) | Starting Address<br>(column address A2-A0, binary) | Sequential Addressing<br>Sequence (decimal) | Interleave Addressing<br>Sequence (decimal) | |----------------------------------------------------|---------------------------------------------|---------------------------------------------| | 000 | 0,1,2,3,4,5,6,7 | 0,1,2,3,4,5,6,7 | | 001 | 1,2,3,4,5,6,7,0 | 1,0,3,2,5,4,7,6 | | 010 | 2,3,4,5,6,7,0,1 | 2,3,0,1,6,7,4,5 | | 011 | 3,4,5,6,7,0,1,2 | 3,2,1,0,7,6,5,4 | | 100 | 4,5,6,7,0,1,2,3 | 4,5,6,7,0,1,2,3 | | 101 | 5,6,7,0,1,2,3,4 | 5,4,7,6,1,0,3,2 | | 110 | 6,7,0,1,2,3,4,5 | 6,7,4,5,2,3,0,1 | | 111 | 7,0,1,2,3,4,5,6 | 7,6,5,4,3,2,1,0 | Full page burst is an extension of the above tables of Sequential Addressing, with the length being 256 for 1Mx16 device. #### **POWER UP SEQUENCE** - 1. Apply power and start clock, attempt to maintain CKE= "H", L(U)DQM = "H" and the other pin are NOP condition at the inputs. - 2. Maintain stable power, stable clock and NOP input condition for a minimum of 200us. - 3.Issue precharge commands for all banks of the devices. - 4. Issue 2 or more auto-refresh commands. - 5.Issue mode register set command to initialize the mode register. - Cf.)Sequence of 4 & 5 is regardless of the order. Publication Date: Feb. 2012 Revision: 1.0 8/28 #### SIMPLIFIED TRUTH TABLE | COMMAND | | | CKEn-1 | CKEn | cs | RAS | CAS | WE | DQM | ВА | A10/AP | A9~A0 | Note | | |---------------------------------|-----------------------|------------|--------|--------|----|-----|-----|----|-----|---------------|--------|--------------------|------|---| | Register | Mode Register Set | | Н | Χ | L | L | L | L | Χ | OP CODE | | 1,2 | | | | | Auto Refresh | | Н | H<br>L | L | L | L | Н | Х | | Χ | | 3 | | | Refresh | Self Refresh | Entry | | L | 1 | Н | Н | Н | | | | | 3 | | | | CON TROMOGRA | Exit | L | Н | Н | X | X | X | X | X | | 3 | | | | Bank Active & Rov | v Addr. | | Н | Х | L | L | Н | Н | Х | V Row Address | | | | | | Read & | Auto Prechar | ge Disable | | ., | | | | | ., | ., | L | Column | 4 | | | Column Address | | | Н | Х | L | Н | L | Н | X | V | Н | Address<br>(A0~A7) | 4,5 | | | Write & Column | Auto Prechar | ge Disable | isable | ., | | | | | V | V | L | Column | 4 | | | Address | Auto Precharge Enable | | Н | Х | L | Н | L | L | X | | Н | Address<br>(A0~A7) | 4,5 | | | Burst Stop | Burst Stop | | Н | Χ | L | Н | Н | L | Х | | Х | | 6 | | | Precharge | Bank Selection | | Н | Y | Х | L | L | Н | L | Х | ٧ | L | Х | 4 | | Treenarge | Both Banks | | 11 | ^ | _ | | | _ | ^ | Χ | х н ^ | | 4 | | | Clock Suspend or | | Entry | Н | L | Η | Χ | Χ | Χ | X | | | | | | | Active Power Dow | | nay | | _ | L | Н | Н | Н | | | X | | | | | 7.00.701.01101.201. | | Exit | L | Н | Χ | Х | Х | Х | Х | | | | | | | | | Entry | Н | L | Н | Х | Х | Х | x | | | | | | | Precharge Power Down Mode Exit | | | _ | L | Н | Н | Н | | X | | | | | | | | | L | Н | Τ | Х | Х | X | X | | ^ | | | | | | | | | | L | Н | Н | Ι | ^ | l | | | | | | | DQM | | Н | | | Χ | | | V | | Х | | 7 | | | | No Operation Command | | Н | Х | Η | Х | Х | Х | Х | | Х | | | | | | No Operation Command | | | | ^ | L | Н | Н | Η | ^ | | ^ | | • | | (V= Valid, X= Don't Care, H= Logic High, L = Logic Low) #### Note: 1. OP Code: Operation Code A0~ A10/AP, BA: Program keys.(@MRS) 2. MRS can be issued only at both banks precharge state. A new command can be issued after 2 clock cycle of MRS. 3. Auto refresh functions are as same as CBR refresh of DRAM. The automatical precharge without row precharge command is meant by "Auto". Auto / self refresh can be issued only at both banks idle state. 4. BA: Bank select address. If "Low": at read, write, row active and precharge, bank A is selected. If "High": at read, write, row active and precharge, bank B is selected. If A10/AP is "High" at row precharge, BA ignored and both banks are selected. 5. During burst read or write with auto precharge, new read/write command can not be issued. Another bank read /write command can be issued after the end of burst. New row active of the associated bank can be issued at $t_{\text{RP}}$ after the end of burst. - 6. Burst stop command is valid at every burst length. - 7. DQM sampled at positive going edge of a CLK masks the data-in at the very CLK (Write DQM latency is 0), but makes Hi-Z state the data-out of 2 CLK cycles after. (Read DQM latency is 2) Publication Date: Feb. 2012 Revision: 1.0 9/28 # Single Bit Read-Write-Read Cycle (Same Page) @ CAS Latency=3, Burst Length=1 :Don't Care Elite Semiconductor Memory Technology Inc. 10/28 - \*Note: 1. All inputs expect CKE & DQM can be don't care when $\overline{CS}$ is high at the CLK high going edge. - 2. Bank active & read/write are controlled by BA. | ВА | Active & Read/Write | | | | |----|---------------------|--|--|--| | 0 | Bank A | | | | | 1 | Bank B | | | | 3. Enable and disable auto precharge function are controlled by A10/AP in read/write command. | A10/AP | ВА | Operation | | | | | | |--------|----|--------------------------------------------------------------|--|--|--|--|--| | 0 | 0 | Disable auto precharge, leave bank A active at end of burst. | | | | | | | 1 | 1 | Disable auto precharge, leave bank B active at end of burst. | | | | | | | 1 | 0 | Enable auto precharge, precharge bank A at end of burst. | | | | | | | ' | 1 | Enable auto precharge, precharge bank B at end of burst. | | | | | | 4.A10/AP and BA control bank precharge when precharge command is asserted. | A10/AP | ВА | precharge | |--------|----|------------| | 0 | 0 | Bank A | | 0 | 1 | Bank B | | 1 | Χ | Both Banks | Publication Date: Feb. 2012 Revision: 1.0 11/28 # **Power Up Sequence** : Don't care ${\it Elite \ Semiconductor \ Memory \ Technology \ Inc.}$ # Read & Write Cycle at Same Bank @ Burst Length = 4 \*Note: 1.Minimum row cycle times is required to complete internal DRAM operation. - 2.Row precharge can interrupt burst on any cycle. [CAS Latency-1] number of valid output data is available after Row precharge. Last valid output will be Hi-Z(tsHz) after the clock. - 3.Access time from Row active command. tcc\*(tRCD +CAS latency-1)+tsAC - 4.Output will be Hi-Z after the end of burst.(1,2,4,8 bit burst) Burst can't end in Full Page Mode. # Page Read & Write Cycle at Same Bank @ Burst Length=4 - \*Note: 1.To write data before burst read ends, DQM should be asserted three cycles prior to write command to avoid bus contention. - 2. Row precharge will interrupt writing. Last data input, trol before Row precharge, will be written. - 3.DQM should mask invalid input data on precharge command cycle when asserting precharge before end of burst. Input data after Row precharge cycle will be masked internally. # Page Read Cycle at Different Bank @ Burst Length=4 \*Note: 1. $\overline{\text{CS}}$ can be don't cared when $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ and $\overline{\text{WE}}$ are high at the clock high going edge. 2.To interrupt a burst read by row precharge, both the read and the precharge banks must be the same. Revision: 1.0 15/28 # Page Write Cycle at Different Bank @ Burst Length = 4 \*Note: 1.To interrupt burst write by Row precharge, DQM should be asserted to mask invalid input data. 2.To interrupt burst write by row precharge, both the write and the precharge banks must be the same. Revision: 1.0 16/28 # Read & Write Cycle at Different Bank @ Burst Length = 4 \*Note: 1.tcpl should be met to complete write. # Read & Write Cycle with auto Precharge @ Burst Length =4 \*Note: 1.tcpl should be controlled to meet minimum tras before internal precharge start (In the case of Burst Length=1 & 2 and BRSW mode) Revision: 1.0 18/28 # Clock Suspension & DQM Operation Cycle @ CAS Latency=2, Burst Length=4 :Don't Care \*Note: 1.DQM is needed to prevent bus contention. Elite Semiconductor Memory Technology Inc. 19/28 # Read Interrupted by Precharge Command & Read Burst Stop Cycle @ Burst Length=Full page \*Note: 1.Burst can't end in full page mode, so auto precharge can't issue. 2. About the valid DQs after burst stop, it is same as the case of RAS interrupt. Both cases are illustrated above timing diagram. See the label 1,2 on them. But at burst write, burst stop and $\overline{RAS}$ interrupt should be compared carefully. Refer the timing diagram of "Full page write burst stop cycle". 3. Burst stop is valid at every burst length. Publication Date: Feb. 2012 Revision: 1.0 20/28 # Write Interrupted by Precharge Command & Write Burst stop Cycle @ Burst Length=Full page \*Note: 1. Burst can't end in full page mode, so auto precharge can't issue. 2.Data-in at the cycle of interrupted by precharge can not be written into the corresponding memory cell. It is defined by AC parameter of trol. DQM at write interrupted by precharge command is needed to prevent invalid write. Input data after Row precharge cycle will be masked internally. 3. Burst stop is valid at every burst length. # Burst Read Single bit Write Cycle @ Burst Length=2 \*Note: 1.BRSW modes is enabled by setting A9 "High" at MRS(Mode Register Set). At the BRSW Mode, the burst length at write is fixed to "1" regardless of programmed burst length. 2. When BRSW write command with auto precharge is executed, keep it in mind that tras should not be violated. Auto precharge is executed at the next cycle of burst-end, so in the case of BRSW write command, the precharge command will be issued after two clock cycles. # Active/Precharge Power Down Mode @ CAS Latency=2, Burst Length=4 : Don't care \*Note: 1.Both banks should be in idle state prior to entering precharge power down mode. - 2.CKE should be set high at least 1CLK+tss prior to Row active command. - 3.Can not violate minimum refresh specification. (32ms) Revision: 1.0 23/28 ### Self Refresh Entry & Exit Cycle : Don't care #### \*Note: TO ENTER SELF REFRESH MODE - 1. $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ & $\overline{\text{CAS}}$ with CKE should be low at the same clock cycle. - 2. After 1 clock cycle, all the inputs including the system clock can be don't care except for CKE. - 3. The device remains in self refresh mode as long as CKE stays "Low". - cf.) Once the device enters self refresh mode, minimum tras is required before exit from self refresh. #### TO EXIT SELF REFRESH MODE - 4. System clock restart and be stable before returning CKE high. - 5. CS Starts from high. - 6. Minimum trec is required after CKE going high to complete self refresh exit. - 7. 2K cycle of burst auto refresh is required immediately before self refresh entry and immediately after self refresh exit. \*Both banks precharge should be completed before Mode Register Set cycle and auto refresh cycle. #### MODE REGISTER SET CYCLE \*Note: 1. $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ & $\overline{\text{WE}}$ activation at the same clock cycle with address key will set internal mode register. - 2.Minimum 2 clock cycles should be met before new $\,\overline{\mbox{RAS}}\,\,$ activation. - 3. Please refer to Mode Register Set table. Publication Date: Feb. 2012 Revision: 1.0 25/28 # **PACKAGE DIMENSIONS** 50-LEAD TSOP(II) SDRAM(400mil) | Symbol | | Dimension in mm | | Dimension in inch | | | |----------|----------|-----------------|-------|-------------------|-----------|-------| | Symbol | Min | Nom | Max | Min | Nom | Max | | Α | - | - | 1.20 | - | - | 0.047 | | A1 | 0.051 | 0.127 | 0.203 | 0.002 | 0.005 | 0.008 | | A2 | 0.95 | 1.00 | 1.05 | 0.037 | 0.039 | 0.041 | | В | 0.30 | - | 0.45 | 0.012 | - | 0.018 | | B1 | 0.30 | 0.35 | 0.40 | 0.012 | 0.014 | 0.016 | | С | 0.12 | - | 0.21 | 0.005 | - | 0.008 | | C1 | 0.10 | 0.127 | 0.16 | 0.004 | 0.005 | 0.006 | | D | 20.82 | 20.95 | 21.08 | 0.820 | 0.825 | 0.830 | | E | 11.56 | 11.76 | 11.96 | 0.455 | 0.463 | 0.471 | | E1 | 10.03 | 10.16 | 10.29 | 0.394 | 0.400 | 0.405 | | L | 0.40 | 0.50 | 0.60 | 0.016 | 0.020 | 0.024 | | L1 | 0.80 REF | | | | 0.031 REF | | | е | | 0.80 BSC | | | 0.031 BSC | | | Υ | - | - | 0.1 | - | - | 0.004 | | $\theta$ | 0 | - | 8 | 0 | - | 8 | Controlling dimension: Millimeter Revision: 1.0 # M12L16161A (2Q) Operation Temperature Condition -40° C~85° C # **Revision History** | Revision | Date | Description | |----------|------------|----------------------| | 0.1 | 2011.05.11 | Original | | 1.0 | 2012.02.08 | Delete "Preliminary" | Publication Date : Feb. 2012 Revision : 1.0 27/28 # **Important Notice** All rights reserved. No part of this document may be reproduced or duplicated in any form or by any means without the prior permission of ESMT. The contents contained in this document are believed to be accurate at the time of publication. ESMT assumes no responsibility for any error in this document, and reserves the right to change the products or specification in this document without notice. The information contained herein is presented only as a guide or examples for the application of our products. No responsibility is assumed by ESMT for any infringement of patents, copyrights, or other intellectual property rights of third parties which may result from its use. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of ESMT or others. Any semiconductor devices may have inherently a certain rate of failure. To minimize risks associated with customer's application, adequate design and operating safeguards against injury, damage, or loss from such failure, should be provided by the customer when making application designs. ESMT's products are not authorized for use in critical applications such as, but not limited to, life support devices or system, where failure or abnormal operation may directly affect human lives or cause physical injury or property damage. If products described here are to be used for such kinds of application, purchaser must do its own quality assurance testing appropriate to such applications. Publication Date: Feb. 2012 Revision: 1.0 28/28