## M5003 Series

## 9x16 mm FR-4, 3.3 Volt, CMOS/TTL/PECL/LVDS, HPVCXO







 Ideal for applications requiring long term (20 year) all-inclusive stability



in inches (mm).



0.068 (1.73) TYP

## **Pin Connections**

| PIN | FUNCTION        |  |  |  |
|-----|-----------------|--|--|--|
| 1   | Control Voltage |  |  |  |
| 2   | Tristate        |  |  |  |
| 3   | Gro und         |  |  |  |
| 4   | Output 1        |  |  |  |
| 5   | N/C or Output 2 |  |  |  |
| 6   | +Vdd            |  |  |  |



|                           | PARAMETER             | Symbol  | Min.                                                                        | Тур.  | Max.   | Units                    | Condition/Notes                                   |
|---------------------------|-----------------------|---------|-----------------------------------------------------------------------------|-------|--------|--------------------------|---------------------------------------------------|
|                           | Frequency Range       | F       | 1                                                                           | 1     | 160    | MHz                      | CMOS/TTL                                          |
|                           |                       |         | 19.44                                                                       |       | 800    | MHz                      | PECL/LVDS                                         |
|                           | Operating Temperature | TA      | (See Ordering Information)                                                  |       |        |                          |                                                   |
|                           | Storage Temperature   | Ts      | -55                                                                         |       | +105   | °C                       |                                                   |
|                           | Frequency Stability   | ∆F/F    | (See Ordering Information)                                                  |       |        |                          | See Note 1                                        |
|                           | Aging                 |         | `                                                                           | Ī     |        |                          |                                                   |
|                           | 1st Year              |         |                                                                             |       | 1.5    | ppm                      |                                                   |
|                           | Thereafter (per year) |         |                                                                             |       | 0.5    | ppm                      |                                                   |
|                           | Pullability/APR       |         | (See Ordering Information)                                                  |       |        |                          | Over Control Voltage                              |
|                           | Control Voltage       | Vc      | 0.3                                                                         | 1.65  | 3.0    | ٧                        |                                                   |
|                           | Tuning Range          |         |                                                                             |       | 25     | ppm/V                    |                                                   |
|                           | Modulation Bandwidth  | fm      | 10                                                                          |       |        | kHz                      |                                                   |
|                           | Input Impedance       | Zin     | 50K                                                                         |       |        | Ohms                     |                                                   |
| SI.                       | Input Voltage         | Vcc/Vdd | 3.15                                                                        | 3.3   | 3.45   | V                        |                                                   |
| tior                      | Input Current         | lcc/ldd | 5                                                                           |       | 50     | mA                       | CMOS/TTL                                          |
| ica                       |                       |         | 50                                                                          |       | 120    | mA                       | PECL                                              |
| scif                      |                       |         | 5                                                                           |       | 75     | mA                       | LVDS                                              |
| 👸 [                       | Output Type           |         |                                                                             |       |        |                          | CMOS/TTL/PECL/LVDS                                |
| Electrical Specifications | Load                  |         | 2 TTL or 15 pF Max.<br>50 Ohms to Vcc -2 Volts<br>100 Ohm differential load |       |        | CMOS/TTL<br>PECL<br>LVDS |                                                   |
| Ě                         | Symmetry (Duty Cycle) |         | (See Ordering Information)                                                  |       |        |                          |                                                   |
|                           | Output Skew           |         | `                                                                           | Ī     | 50     | ps                       | PECL                                              |
| ľ                         | Differential Voltage  |         | 250                                                                         | 375   | 500    | mV                       | LVDS                                              |
| ľ                         | Logic "1" Level       | Voh     | 2.5                                                                         |       |        | V                        | CMOS/TTL                                          |
|                           |                       |         | 2.2                                                                         |       | 2.4    | V                        | PECL                                              |
|                           |                       |         | 1.375                                                                       |       |        | V                        | LVDS                                              |
|                           | Logic "0" Level       | Vol     |                                                                             |       | 0.5    | ٧                        | CMOS/TTL                                          |
|                           |                       |         | 1.4                                                                         |       | 1.7    | V                        | PECL                                              |
|                           |                       |         |                                                                             |       | 1.125  | V                        | LVDS                                              |
|                           | Rise/Fall Time        | Tr/Tf   | 2.0                                                                         |       | 10     | ns                       | CMOS/TTL                                          |
|                           |                       |         | 0.25                                                                        |       | 3.0    | ns                       | PECL/LVDS                                         |
|                           | Tristate Function     |         | Input Logic "1": output active<br>Input Logic "0": output disables          |       |        |                          | Opposite tristate logic<br>Available upon request |
|                           | Start up Time         |         | 10                                                                          |       |        | ms                       |                                                   |
|                           | Phase Noise (Typical) | 10 Hz   | 100 Hz                                                                      | 1 kHz | 10 kHz | 100 kHz                  | Offset from carrier                               |
|                           | @ 19.44 MHz           | -60     | -90                                                                         | -120  | -135   | -148                     | dBc/Hz                                            |
|                           | @ 155.52 MHz          | -60     | -90                                                                         | -110  | -120   | -120                     | dBc/Hz                                            |
|                           | @ 622.08 MHz          | -60     | -90                                                                         | -100  | -105   | -105                     | dBc/Hz                                            |

Stability includes initial tolerance, deviation over temperature, supply and load variation, and aging for 20 years @ 25°C.

MtronPTI reserves the right to make changes to the product(s) and service(s) described herein without notice. No liability is assumed as a result of their use or application.