

# < нис > **M81748FP**

1200V HIGH VOLTAGE HALF BRIDGE DRIVER

## DESCRIPTION

M81748FP is 1200V high voltage Power MOSFET and IGBT module driver for half bridge applications.

## FEATURES

- Floating supply voltage up to 1200V
- Low quiescent power supply current
- Sink and source current output up to ±2A (typ)
- Active Miller effect clamp up to 2A (typ)
- Input noise filters (HIN,LIN,FO)
- Desat detection and protection with output soft shutdown
- Under voltage lockout
- Synchronization signal to synchronize shutdown with other phases



## APPLICATIONS

Power MOSFET and IGBT gate driver for Inverter or general purpose.



## ABSOLUTE MAXIMUM RATINGS

Absolute maximum ratings indicate limitation beyond which destruction of device may occur. All voltage parameters are absolute voltage reference to GND and PGND unless otherwise specified.

| Symbol              | Parameter                                  | Test conditions                                 | Raitings                                | Unit  |  |
|---------------------|--------------------------------------------|-------------------------------------------------|-----------------------------------------|-------|--|
| VB                  | High side floating supply absolute voltage |                                                 | -0.5~1224                               | V     |  |
| Vs                  | High side floating supply offset voltage   |                                                 | V <sub>B</sub> −24∼V <sub>B</sub> +0.5  | V     |  |
| V <sub>BS</sub>     | High side floating supply voltage          | V <sub>BS</sub> =V <sub>B</sub> -V <sub>S</sub> | -0.5~24                                 | V     |  |
| V <sub>HO</sub>     | High side output voltage                   |                                                 | V <sub>S</sub> -0.5~V <sub>B</sub> +0.5 | V     |  |
| $V_{HCLAMP}$        | High side CLAMP input/output voltage       |                                                 | V <sub>S</sub> -0.5~V <sub>B</sub> +0.5 | V     |  |
| $V_{HDESAT}$        | High side DESAT input/otuput voltage       |                                                 | V <sub>S</sub> -0.5~V <sub>B</sub> +0.5 | V     |  |
| V <sub>CC</sub>     | Low side fixed supply voltage              |                                                 | -0.5~24                                 | V     |  |
| V <sub>LO</sub>     | Low side output voltage                    |                                                 | -0.5~V <sub>CC</sub> +0.5               | V     |  |
| V <sub>LCLAMP</sub> | Low side CLAMP input/output voltage        |                                                 | -0.5~V <sub>CC</sub> +0.5               | V     |  |
| $V_{LDESAT}$        | Low side DESAT input/output voltage        |                                                 | -0.5~V <sub>CC</sub> +0.5               | V     |  |
| V <sub>IN</sub>     | Logic input voltage                        | HIN, LIN                                        | -0.5~V <sub>CC</sub> +0.5               | V     |  |
| $V_{FO}$            | FO input/output voltage                    |                                                 | -0.5~V <sub>CC</sub> +0.5               | V     |  |
| dV <sub>S</sub> /dt | Allowable offset voltage slew rate         | V <sub>s</sub> –GND and PGND                    | $\pm 50$                                | V/ns  |  |
| Pd                  | Package power dissipation                  | Ta= 25°C ,On our standard PCB                   | ~1.11                                   | W     |  |
| Κθ                  | Linear derating factor                     | Ta≧25°C ,On our standard PCB                    | ~11.1                                   | mW/°C |  |
| Rth(j-a)            | Junction-ambient air thermal resistance    | On our standard PCB                             | ~90                                     | °C/W  |  |
| Tj                  | Junction temperature                       |                                                 | -40~125                                 | °C    |  |
| Topr                | Operation temperature                      |                                                 | -40~105                                 | °C    |  |
| Tstg                | Storage temperature                        |                                                 | -55~150                                 | °C    |  |
| TL                  | Solder reflow condition                    | Pb-free                                         | 255:10s, max260                         | °C    |  |

#### **RECOMMENDED OPERATING CONDITIONS**

For proper operation the device should be used within the recommended conditions. All voltage parameters are absolute voltages referenced to GND and PGND unless otherwise specified.

| Symbol              | Parameter                                  | Test conditions                                 |                      | Unit               |                      |      |
|---------------------|--------------------------------------------|-------------------------------------------------|----------------------|--------------------|----------------------|------|
| Symbol              | Farameter                                  | Test conditions                                 | Min.                 | Тур.               | Max.                 | Unit |
| VB                  | High side floating supply absolute voltage |                                                 | V <sub>S</sub> +13.5 | V <sub>S</sub> +15 | V <sub>S</sub> +16.5 | V    |
| Vs                  | High side floating supply offset voltage   | V <sub>BS</sub> > 13.5V                         | -5                   | -                  | 900                  | V    |
| V <sub>BS</sub>     | High side floating supply voltage          | V <sub>BS</sub> =V <sub>B</sub> -V <sub>S</sub> | 13.5                 | 15                 | 16.5                 | V    |
| V <sub>HO</sub>     | High side output voltage                   |                                                 | Vs                   | -                  | V <sub>S</sub> +16.5 | V    |
| V <sub>HCLAMP</sub> | High side CLAMP input/output voltage       |                                                 | Vs                   | -                  | V <sub>S</sub> +16.5 | V    |
| V <sub>HDESAT</sub> | High side DESAT input/output voltage       |                                                 | Vs                   | -                  | V <sub>S</sub> +16.5 | V    |
| V <sub>CC</sub>     | Low side fixed supply voltage              |                                                 | 13.5                 | 15                 | 16.5                 | V    |
| V <sub>LO</sub>     | Low side output voltage                    |                                                 | 0                    | -                  | V <sub>cc</sub>      | V    |
| V <sub>LCLAMP</sub> | Low side CLAMP input/output voltage        |                                                 | 0                    | -                  | V <sub>cc</sub>      | V    |
| V <sub>LDESAT</sub> | Low side DESAT input/otuput voltage        |                                                 | 0                    | -                  | V <sub>cc</sub>      | V    |
| V <sub>IN</sub>     | Logic input voltage                        | HIN, LIN,                                       | 0                    | _                  | V <sub>cc</sub>      | V    |
| V <sub>FO</sub>     | FO input/output voltage                    |                                                 | 0                    | -                  | V <sub>cc</sub>      | V    |

## PERFORMANCE CURVES



#### TYPICAL CONNECTION



Note: If HVIC is working in high noise environment, it is recommended to connect a 1nF ceramic capacitor to FO pin. It is recommended to connect PGND pin to Emitter and Power GND(N). If PGND pin is not connected to Power GND(N), please pay attention to a noise between PGND pin and Power GND(N).

D

## ELECTRICAL CHARACTERISTICS (Ta=25 ° C,V<sub>CC</sub>=V<sub>BS</sub>(=V<sub>B</sub>-V<sub>S</sub>)=15V, unless otherwise specified)

| Symbol             | Parameter                                                  | Test conditions                                             | Limits |      |      | Linit |
|--------------------|------------------------------------------------------------|-------------------------------------------------------------|--------|------|------|-------|
|                    | Faranielei                                                 |                                                             | Min.   | Тур. | Max. | Unit  |
| I <sub>FS</sub>    | High side leakage current                                  | $V_{B} = V_{S} = 1200V$                                     | -      | -    | 10   | uA    |
| I <sub>BS</sub>    | V <sub>BS</sub> quiescent supply current                   | HIN = LIN = OV                                              | -      | 0.7  | 1.4  | mA    |
| Icc                | V <sub>CC</sub> quiescent supply current                   | HIN = LIN = 0V                                              | -      | 1.2  | 2.4  | mA    |
| V <sub>OH</sub>    | High level output voltage                                  | I <sub>O</sub> = 20mA, HO, LO                               | 14.5   | -    | -    | V     |
| V <sub>OL</sub>    | Low level output voltage                                   | I <sub>O</sub> = -20mA, HO, LO                              | -      | -    | 0.5  | V     |
| VIH                | High level input threshold voltage                         | HIN, LIN                                                    | 4.0    | -    | -    | V     |
| VIL                | Low level input threshold voltage                          | HIN, LIN                                                    | -      | -    | 1.0  | V     |
| I <sub>IH</sub>    | High level input bias current                              | V <sub>IN</sub> = 5V                                        | 0.6    | 1.0  | 1.4  | mA    |
| IIL                | Low level input bias current                               | V <sub>IN</sub> = 0V                                        | 0.00   | 0.00 | 0.01 | mA    |
|                    |                                                            | HIN on-pulse                                                | 100    | -    | 500  | ns    |
|                    |                                                            | HIN off-pulse                                               | 100    | -    | 500  | ns    |
| tFilter            | Input signals filter time                                  | LIN on-pulse                                                | 100    | -    | 500  | ns    |
|                    |                                                            | LIN off-pulse                                               | 100    | -    | 500  | ns    |
|                    |                                                            | FO off-pulse                                                | 100    | -    | 500  | ns    |
| V <sub>HCT</sub>   | High side active Miller clamp NMOS input threshold voltage | V <sub>IN</sub> = 0V                                        | -      | 3.0  | 4.0  | V     |
| V <sub>LCT</sub>   | Low side active Miller clamp NMOS input threshold voltage  | V <sub>IN</sub> = 0V                                        | -      | 3.0  | 4.0  | V     |
| V <sub>OLFO</sub>  | Low level FO output voltage                                | I <sub>FO</sub> = 1mA                                       | -      | -    | 0.4  | V     |
| VIHFO              | High level FO input threshold voltage                      |                                                             | 4.0    | -    | -    | V     |
| VILFO              | Low level FO input threshold voltage                       |                                                             | -      | -    | 1.0  | V     |
| V <sub>BSuvr</sub> | V <sub>BS</sub> supply UV reset voltage                    |                                                             | 10.5   | 11.5 | 12.5 | V     |
| V <sub>BSuvt</sub> | V <sub>BS</sub> supply UV trip voltage                     |                                                             | 9.7    | 10.7 | 11.7 | V     |
| V <sub>BSuvh</sub> | V <sub>BS</sub> supply UV hysteresis voltage               | V <sub>BSuvh</sub> = V <sub>BSuvr</sub> -V <sub>BSuvt</sub> | 0.4    | 0.8  | -    | V     |
| tV <sub>BSuv</sub> | V <sub>BS</sub> supply UV filter time                      |                                                             | 4      | 8    | 16   | us    |
| V <sub>LPOR</sub>  | Low side VCC POR trip voltage                              |                                                             | 7.0    | 9.0  | 11.0 | V     |
| I <sub>OH</sub>    | Output high level short circuit pulsed current             | $HO(LO) = 0V, V_{IN} = 5V, PW \leq 10\mu s$                 | 1.6    | 2.0  | _    | Α     |
| I <sub>OL1</sub>   | Output low level short circuit pulsed current              | $HO(LO) = 15V, V_{IN} = 0V, PW \leq 10\mu s$                | -1.6   | -2.0 | _    | A     |
| I <sub>OL2</sub>   | Active Miller clamp NMOS output low level                  |                                                             | -1.6   | -2.0 | _    | А     |
|                    | short circuit pulsed current                               | HCLAMP(LCLAMP) = 15V, $V_{IN}$ = 0V, PW $\leq 10\mu$ s      |        |      |      |       |
| tdLH(HO)           | High side turn-on propagation delay                        | HO short to HCLAMP, CL = 1nF                                | 0.7    | 1.0  | 1.3  | us    |
| tdHL(HO)           | High side turn-off propagation delay                       | HO short to HCLAMP, CL = 1nF                                | 0.7    | 1.0  | 1.3  | us    |
| tdLH(LO)           | Low side turn-on propagation delay                         | LO short to LCLAMP, CL = 1nF                                | 0.7    | 1.0  | 1.3  | us    |
| tdHL(LO)           | Low side turn-off propagation delay                        | LO short to LCLAMP, CL = 1nF                                | 0.7    | 1.0  | 1.3  | us    |
| tr                 | Output turn-on rise time                                   | CL = 1nF                                                    | 5      | 20   | 40   | ns    |
| tf                 | Output turn-off fall time                                  | CL = 1nF                                                    | 5      | 20   | 40   | ns    |
| ∆tdLH              | Delay matching, high side turn-on and low side turn-off    | tdLH(HO)-tdHL(LO)                                           | -0.15  | 0.00 | 0.15 | us    |
| ∆tdHL              | Delay matching, high side turn-off and low side turn-on    | tdLH(LO)-tdHL(HO)                                           | -0.15  | 0.00 | 0.15 | us    |

Note: Typ. is not specified.

## ELECTRICAL CHARACTERISTICS (Ta=25 ° C,V<sub>CC</sub>=V<sub>BS</sub>(=V<sub>B</sub>-V<sub>S</sub>)=15V, unless otherwise specified)

| Currente el                 | Deremeter                                       | Test conditions          |       | Limits |       |      |  |
|-----------------------------|-------------------------------------------------|--------------------------|-------|--------|-------|------|--|
| Symbol                      | Parameter                                       | Test conditions          | Min.  | Тур.   | Max.  | Unit |  |
| I <sub>CHG</sub>            | Blanking Capacitor Charging Current             | V <sub>DESAT</sub> = 2V  | -0.13 | -0.24  | -0.33 | mA   |  |
| I <sub>DSCHG</sub>          | Blanking Capacitor Discharge Current            | V <sub>DESAT</sub> = 7V  | 10    | 30     | -     | mA   |  |
| V <sub>DESAT</sub>          | DESAT Threshold                                 |                          | 6     | 6.5    | 7.5   | V    |  |
| t <sub>DESAT(90%)</sub>     | DESAT Sense to 90%VO Delay                      | CL = 1nF                 | -     | 0.17   | 0.34  | us   |  |
| t <sub>DESAT(10%)</sub>     | DESAT Sense to 10%VO Delay                      | CL= 1nF                  | -     | 0.30   | 0.60  | us   |  |
| t <sub>desat(fault)_h</sub> | HDESAT Sense to Low Level FAULT<br>Signal Delay | $R_F = 15k \Omega$       | -     | 0.40   | 0.50  | us   |  |
| tdesat(fault)_L             | LDESAT Sense to Low Level FAULT<br>Signal Delay | R <sub>F</sub> = 15kΩ    | -     | 0.25   | 0.50  | us   |  |
| $t_{\text{DESAT(LOW)}}$     | DESAT Sense to DESAT Low<br>Propagation Delay   | C <sub>DESAT</sub> = 1nF | -     | 0.25   | _     | us   |  |
| t <sub>FO</sub>             | FO timer CFO=1nF - 110 -                        |                          |       |        |       |      |  |

Note: Typ. is not specified.

#### FUNCTION TABLE (Q: Keep previous status)

| HIN | LIN | FO<br>(Input) | HDESAT | LDESAT | V <sub>BS</sub> /<br>UV | НО | LO | FO<br>(Output) | Behavioral status                                    |
|-----|-----|---------------|--------|--------|-------------------------|----|----|----------------|------------------------------------------------------|
| L   | L   | -             | L      | L      | Н                       | L  | L  | Н              |                                                      |
| L   | Н   | -             | L      | L      | Н                       | L  | Н  | Н              |                                                      |
| Н   | L   | -             | L      | L      | Н                       | Н  | L  | Н              |                                                      |
| Н   | Н   | -             | L      | L      | Н                       | L  | L  | Н              | Interlock active                                     |
| н   | Х   | -             | Н      | Х      | Н                       | L  | L  | L              | Hige side DESAT                                      |
| Х   | Н   | -             | Х      | Н      | Н                       | L  | L  | L              | Low side DESAT                                       |
| Х   | Х   | L             | Х      | Х      | Х                       | L  | L  | -              | Output shuts down when FO = L                        |
| Х   | Н   | -             | L      | L      | L                       | L  | Н  | Н              | V <sub>BS</sub> power reset is tripping when LIN = H |

Note1 :"L" status of  $V_{BS}$ /UV indicates a high side UV reset condition.

Note2 : In the case of both input signals (HIN and LIN) are "H", output signals (HO and LO) become "L".

Note3 : X (HIN) : L $\rightarrow$ H or H  $\rightarrow$  L. Other : H or L.

Note4 : Output signal (HO) is triggered by the edge of input signal.

Note5 : Please see FUNCTIONAL DESCRIPTION 7(p.9) for detailed sequences of desaturation.



## FUNCTIONAL DESCRIPTION



#### 2. INPUT INTERLOCK TIMING DIAGRAM

When the input signals (HIN/LIN) are high level at the same time, the outputs (HO/LO) shuts down.



Note1 :The minimum input pulse width at HIN/LIN should be to more than 500ns (because of HIN/LIN input noise filter circuit). Note2 :Delay times between input and output signals are not shown in the figure above.

## 3. FO INPUT TIMING DIAGRAM

When FO is pulled down to low level in case the FO of other phases becomes low level (fault happened) or the MCU/DSP sets FO to low level, the outputs (HOUT, LOUT) of the driver will be shut down. As soon as FO goes high again, the output will respond to the following active input signal.



Note1 :Delay times between input and output signals are not shown in the figure above.

Note2 :The minimum FO pulse width should be more than ns (because of FO input filter circuit).

#### 4. LOW SIDE V<sub>CC</sub> SUPPLY POWER RESET SEQUENCE

When the  $V_{CC}$  supply voltage is lower than power reset trip voltage, the power reset gets active and the outputs (LOUT) become "L". As soon as the  $V_{CC}$  supply voltage goes higher than the power reset trip voltage, the outputs will respond to the following active input signals.



Note1 :Delay times between input and output signals are not shown in the figure above.

## 5. HIGH SIDE $V_{\text{BS}}$ SUPPLY UNDER VOLTAGE LOCKOUT SEQUENCE

When  $V_{BS}$  supply voltage drops below the  $V_{BS}$  supply UV trip voltage and the duration in this status exceeds the  $V_{BS}$  supply UV filter time, the output of the high side is locked. As soon as the  $V_{BS}$  supply voltage rises above the  $V_{BS}$  supply UV reset voltage, the output will respond to the following active HIN signal.



Note1 :Delay times between input and output signals are not shown in the figure above.

### 6. POWER START-UP SEQUENCE

At power supply start-up the following sequence is recommended when bootstrap supply topology is used.



Note : If two power supply are used for supplying V<sub>CC</sub> and V<sub>BS</sub> individually, it is recommended to set V<sub>CC</sub> first and then set V<sub>BS</sub>.

## 7. DESATURATION DETECTION AND HIGH CURRENT PROTECTION

HDESAT(LDESAT) detects the IGBT Vce voltage. When the IGBT is ON and the DESAT voltage exceeds DESAT threshold voltage, HO(LO) output slowly falls to a low level to softly turn-off the IGBT and prevent high di/dt noises. And FO output falls to a low level to transmit the fault signal to the micro controller. Once the fault condition is detected, all input signals are ignored during the  $t_{FO}$  period to complete the soft shutdown.



## 8. ACTIVE MILLER EFFECT CLAMP NMOS OUTPUT TIMING DIAGRAM

The structure of the output driver stage is shown in following figure. This circuit structure employs a solution for the problem of the Miller current through Cres in IGBT switching applications. Instead of driving the IGBT gate to a negative voltage to increase the safety margin, this circuit structure uses a NMOS to establish a low impedance path to prevent the self-turn-on due to the parasitic Miller capacitor in power switches.



When HIN/LIN is at low level and the voltage of the VOUT (IGBT gate voltage) is below active Miller effect clamp NMOS input threshold voltage, the active Miller effect clamp NMOS is being turned on and opens a low resistive path for the Miller current through Cres.



Active Miller effect clamp NMOS  $\,$  keeps turn-on if  $T_W$  does not exceed active Miller clamp NMOS filter time

## INTERNAL DIODE CLAMP CIRCUITS FOR INPUT AND OUTPUT PINS



#### ENVIRONMENTAL CONSCIOUSNESS

M81748FP is compliant with the Restriction of the Use of Certain Hazardous Substances in Electrical and Electronic Equipment (RoHS) directive 2011/65/EU.

#### PACKAGE OUTLINE



## Main Revision for this Edition

|     |              | Revision |            |  |  |
|-----|--------------|----------|------------|--|--|
| No. | Date         | Pages    | Points     |  |  |
| А   | 3, Feb. 2015 | -        | New making |  |  |
|     |              |          |            |  |  |

## Keep safety first in your circuit designs!

Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap.

## Notes regarding these materials

•These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party.

•Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.

•All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Mitsubishi Electric Corporation by various means, including the Mitsubishi Semiconductor home page (http://www.MitsubishiElectric.com/).

•When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.

Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in

• The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reprod whole or in part these materials.

•If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or re-export contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

•Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein.