# 36V, 4A/5A/6A, Fully-Integrated Synchronous MAX26404/MAX26405/MAX26406 Silent Switcher Buck ## **General Description** The MAX26404/MAX26405/MAX26406 ICs are tiny, low EMI emission, synchronous Silent Switcher® buck converters with integrated high-side and low-side switches. The ICs are designed to deliver up to 6A with wide-input voltages range from 3V to 36V. Voltage quality can be monitored by observing the PGOOD signal. The MAX26404/MAX26405/MAX26406 can operate in dropout by running at 99% duty cycle, which makes it ideal for automotive and industrial applications. The MAX26404/MAX26405/MAX26406 offer programmable or fixed output voltages of 5V and 3.3V. Frequency is internally fixed at 2.1MHz (or 400kHz), which allows for small external components, reduced output ripple, and guarantees no AM interference. The MAX26404/MAX26405/MAX26406 automatically enter skip mode at light loads with ultra-low quiescent current of 10µA at no load. This family of products (including the MAX26408/MAX26410) offers a pin-to-pin compatible offering from 4A to 10A in a single-phase configuration, and up to 20A in a dual-phase configuration. These devices are also optimized for dual-phase operation with very high-current sharing accuracy. These devices can be ordered with spread-spectrum frequency modulation designed to minimize EMI-radiated emissions due to the modulation frequency. The MAX26404/MAX26405/MAX26406 are available in a small 3.5mm x 3.75mm, 17-pin FC2QFN package and use very few external components. ## **Applications** - Point-of-Load Power Supplies - 12V/24V Industrial Applications - · Telecom, Servers, and Networking Equipment ## **Benefits and Features** - Silent Switcher Converter - · Enables Compact, Efficient, Low-EMI Solution - Spread-Spectrum Frequency Modulation - Symmetrical Package Offers Superior EMI Performance - Multiple Functions for Small Size - Operating V<sub>IN</sub> Range of 3V to 36V - 10µA Quiescent Current in Skip Mode - Synchronous DC-DC Converter with Integrated FETs - 400kHz and 2.1MHz Fixed-Frequency Options - Fixed 2.5ms Internal Soft-Start - Programmable 0.8V to 10V Output, or Fixed-Output Voltages of 3.3V and 5.0V - Other Fixed-Output Options Available between 2.9V to 6V in 100mV Steps - 3.5mm x 3.75mm, 17-Pin FC2QFN - Dual-Phase Capability - Can Be Used in Dual-Phase Configuration for High-Power Design - Dynamic Current Sharing through Shared VEA Pin - Low-I<sub>Q</sub> Operation Capability in Dual Phase - High Precision - ±1% Output-Voltage Accuracy in FPWM Mode at No Load - Precise Output Voltage Monitoring with PGOOD - Robust for the Environment - · Forced-PWM and Skip-Mode Operation - 99% Duty-Cycle Operation with Low Dropout - Overtemperature and Short-Circuit Protection - -40°C to +125°C Operating Temperature Range Ordering Information appears at end of data sheet. Silent Switcher is a registered trademark of Analog Devices, Inc. # **Simplified Block Diagram** ## **Absolute Maximum Ratings** | SUP | 0.3V to +42V | |-----------------------------|-------------------| | EN | 0.3V to +42V | | BST to LX ( <u>Note 1</u> ) | 0.3V to +2.2V | | BST | 0.3V to +44V | | LX ( <u>Note 1</u> ) | 0.3V to SUP+0.3V | | SYNCOUT | 0.3V to +6V | | SYNC | 0.3V to +6V | | VEA | 0.3V to BIAS+0.3V | | FB | 0.3V to BIAS+0.3V | | OUT | 0.3V to +16V | | PGOOD | 0.3V to +6V | | BIAS0.3V to +2.2 | V | |-------------------------------------------------------------------------------------|---| | PGND to AGND0.3V to +0.3 | ٧ | | LX Continuous RMS Current6 | Α | | ESD Protection | | | Human Body Model±2k | V | | Charged Device Model±750 | V | | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ , dera 34.48mW/°C above +70°C.) | | | Operating Temperature Range40°C to +150° | С | | Storage Temperature Range65°C to +150° | С | | Soldering Temperature (Soldering 10sec)+300° | С | Note 1: Self-protected against transient voltages exceeding these limits for ≤50ns under normal operation and loads up to the maximum rated output current. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **Recommended Operating Conditions** | PARAMETER | SYMBOL | CONDITION | TYPICAL RANGE | UNIT | |---------------------------|----------------|-----------|---------------|------| | Ambient Temperature Range | T <sub>A</sub> | | -40 to +125 | °C | Note: These limits are not guaranteed. # **Package Information** #### 17 FC2QFN | Package Code | F173A3FY+6 | | | | |------------------------------------------------------------------|---------------------|----------------------|--|--| | Outline Number | <u>21-100343</u> | <u>21-100343</u> | | | | Land Pattern Number | <u>90-100129</u> | | | | | THERMAL PARAMETERS | JEDEC 4-LAYER BOARD | EV KIT 4-LAYER BOARD | | | | Junction-to-Ambient Thermal Resistance (θ <sub>JA</sub> ) | 38.4°C/W | 28.9°C/W | | | | Junction-to-Case (top) Thermal Resistance ( $\theta_{JCT}$ ) | 21.4°C/W | _ | | | | Junction-to-Case (bottom) Thermal Resistance (θ <sub>JCB</sub> ) | 10.4°C/W | 10.2°C/W | | | | Junction-to-Board Thermal Resistance ( $\theta_{JB}$ ) | 9.9°C/W | 12.0°C/W | | | | Junction-to-Top Characterization Parameter (ψ <sub>JT</sub> ) | 1.9°C/W | 0.86°C/W | | | | Junction-to-Board Characterization Parameter (ψ <sub>JB</sub> ) | 12.5°C/W | 12.2°C/W | | | For the latest package outline information and land patterns (footprints), go to <u>Package Index</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using both the four-layer EV kit as well as the method described in JEDEC specification JESD51-7. For detailed information on package thermal considerations, refer to <a href="https://doi.org/10.1007/jhernal.com/">Thermal Characterization</a> of IC Packages. ## **Electrical Characteristics** $(V_{SUP} = V_{EN} = 14V, T_J = -40^{\circ}C \text{ to } +150^{\circ}C, \text{ unless otherwise noted.}$ Typical values are at $T_A = +25^{\circ}C, \text{ under normal conditions, unless otherwise noted.}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |-----------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------|-------|-------|-------|-------|--| | Supply Voltage Range | V <sub>SUP</sub> | | 3 | | 36 | V | | | | I <sub>SUP_SHDN</sub> | V <sub>EN</sub> = 0V, T <sub>A</sub> = +25°C | | 4 | 6 | | | | Supply Current | I <sub>SUP</sub> | $V_{EN}$ = high, $V_{OUT}$ = 3.3V, $V_{FB}$ = $V_{BIAS}$ , no load, no switching, $T_A$ = +25°C | | 10 | | μA | | | SUP Undervoltage | V <sub>SUP_UVLO_R</sub><br>ISE | SUP voltage rising | 2.945 | 3.025 | 3.175 | V | | | Lockout | V <sub>SUP_UVLO_F</sub> | SUP voltage falling | 2.655 | 2.725 | 2.870 | V | | | BIAS Undervoltage<br>Lockout | V <sub>BIAS_UVLO</sub> | BIAS voltage falling | 1.53 | 1.58 | 1.63 | V | | | BIAS Undervoltage<br>Lockout Hysteresis | V <sub>BIAS_UVLO_</sub><br>HYS | BIAS UVLO hysteresis | | 50 | | mV | | | BIAS Voltage | $V_{BIAS}$ | | | 1.8 | | V | | | BUCK CONVERTER | | | | | | | | | | V | Skip mode, no load | 4.93 | 5.0 | 5.05 | | | | Output Voltage | V <sub>OUT_5V</sub> | PWM mode, no load | 4.95 | 5.0 | 5.05 | V | | | Accuracy | | Skip mode, no load | 3.245 | 3.3 | 3.335 | | | | | V <sub>OUT_3.3V</sub> | PWM mode, no load | 3.265 | 3.3 | 3.335 | | | | Output Voltage<br>Adjustable Range | V <sub>OUT</sub> | | 0.8 | | 10 | V | | | Feedback Voltage<br>Accuracy | V <sub>FB_PWM</sub> | PWM mode, no load | 0.787 | 0.800 | 0.813 | V | | | Feedback Leakage<br>Current | I <sub>FB</sub> | V <sub>FB</sub> = 0.8V, T <sub>A</sub> = +25°C | | | 100 | nA | | | High-Side DMOS On-<br>Resistance | R <sub>DSON_HS</sub> | V <sub>BIAS</sub> = 1.8V, I <sub>LX</sub> = 2A | | 45 | 90 | mΩ | | | Low-Side DMOS On-<br>Resistance | R <sub>DSON_LS</sub> | V <sub>BIAS</sub> = 1.8V, I <sub>LX</sub> = 2A | | 22 | 44 | mΩ | | | | | MAX26404 | 5.50 | 6.25 | 7.00 | | | | High-Side DMOS Current-Limit Threshold | I <sub>LIM</sub> | MAX26405 | 6.5 | 7.5 | 8.5 | Α | | | Current Emilie Throshold | | MAX26406 | 7.5 | 8.75 | 10 | 1 | | | Low-Side DMOS | | MAX26404 | | -2.3 | | | | | Negative Current-Limit | I <sub>NEG</sub> | MAX26405 | | -3 | | Α | | | Threshold | | MAX26406 | | -3.5 | | 1 | | | LX Leakage | llx_lkg | $V_{SUP} = 36V$ , $V_{LX} = 0V$ , or $V_{LX} = 36V$ , $T_{A} = +25$ °C | | | 1 | μΑ | | | Soft-Start Ramp Time | t <sub>SS</sub> | | 2.2 | | 2.8 | ms | | | Minimum On-Time | t <sub>ON</sub> | (Note 4) | | 33 | 55 | ns | | | Maximum Duty Cycle | D <sub>MAX</sub> | Dropout Mode | 98 | 99 | | % | | | SWITCHING FREQUENC | 1 | 1 | | | | | | | PWM Switching | f. | 400kHz | 360 | 400 | 440 | kHz | | | Frequency | f <sub>SW</sub> | 2.1MHz | 1.925 | 2.1 | 2.275 | MHz | | | SYNC External Clock | , | f <sub>SW</sub> = 400kHz | 360 | | 600 | kHz | | | Frequency | f <sub>SYNC</sub> | 1 | 1 | | | 1 | | # 36V, 4A/5A/6A, Fully-Integrated Synchronous Silent Switcher Buck $(V_{SUP} = V_{EN} = 14V, T_J = -40$ °C to +150°C, unless otherwise noted. Typical values are at $T_A = +25$ °C, under normal conditions, unless otherwise noted. Note 2 and Note 3.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------|------------------------|------------------------------------------------------------------|-----|-----|-----|-------| | Spread Spectrum | SPS | Percentage of f <sub>SW</sub> | | ±3 | | % | | PGOOD OUTPUT | | | • | | | | | DOCOD TI | V <sub>PGOOD_THR</sub> | V <sub>OUT</sub> rising | 92 | 94 | 96 | 0/ | | PGOOD Threshold | V <sub>PGOOD_THF</sub> | V <sub>OUT</sub> falling | 91 | 93 | 95 | % | | PGOOD Debounce | <b>t</b> | Rising | | 100 | | | | Time | t <sub>DEB</sub> | Falling | | 50 | | μs | | PGOOD Leakage<br>Current | I <sub>PGOOD_LKG</sub> | T <sub>A</sub> = +25°C | | | 1 | μА | | PGOOD Low Voltage<br>Level | V <sub>PGOOD_LOW</sub> | Sinking 1mA | | | 0.4 | V | | LOGIC LEVELS | • | | | | | | | EN High Voltage Level | V <sub>EN_HIGH</sub> | | 1.2 | | | V | | EN Low Voltage Level | V <sub>EN_LOW</sub> | | | | 0.5 | V | | EN Input Current | I <sub>EN</sub> | V <sub>EN</sub> = V <sub>SUP</sub> = 36V, T <sub>A</sub> = +25°C | | | 1 | μA | | SYNC High Voltage<br>Level | V <sub>SYNC_HIGH</sub> | | 1.4 | | | V | | SYNC Low Voltage<br>Level | V <sub>SYNC_LOW</sub> | | | | 0.4 | V | | SYNCOUT Output<br>Voltage Level | V <sub>SYNCOUT</sub> | No load | 2.6 | 3.3 | 3.9 | V | | THERMAL PROTECTIO | N | | • | | | | | Thermal Shutdown | T <sub>SHDN</sub> | | | 165 | | °C | | Thermal Shutdown<br>Hysteresis | T <sub>SHDN_HYS</sub> | | | 20 | | °C | - Note 2: Limits are 100% tested at $T_A$ = +25°C. Limits over the operating temperature range and relevant supply voltage are guaranteed by design and characterization. Typical values are at $T_A$ = +25°C. - Note 3: The device is designed for continuous operation up to $T_J$ = +125°C for 95,000 hours and $T_J$ = +150°C for 5,000 hours. - Note 4: Guaranteed by design; not production tested. 3.24 3.22 3.20 FPWM MODE FPWM MODE SKIP MODE SUPPLY VOLTAGE (V) # **Typical Operating Characteristics** 3.24 3.22 2 3 LOAD CURRENT (A) (V<sub>SUP</sub> = V<sub>EN</sub> = +14V, T<sub>A</sub> = +25°C, unless otherwise noted.) Analog Devices | 6 www.analog.com LOAD CURRENT (A) 3.24 3.22 3.20 # **Pin Configurations** ## MAX26404/MAX26405/MAX26406 ## **Pin Descriptions** | PIN | NAME | FUNCTION | |---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | EN | High-Voltage-Compatible Input for Circuit Activation. If this pin is low, the part is off. | | 2 | BST | High-Side Driver Supply. Connect a 0.1µF capacitor between LX and BST for proper operation. | | 3,9 | SUP | IC Supply Input. Connect a 1μF or larger ceramic capacitor in parallel with a 4.7μF cap from SUP to PGND. | | 4,5,7,8 | PGND | Power Ground. Connect all PGND pins together. | | 6 | LX | BUCK Switching Node. High impedance when part is off. Connect LX to the switched side of the appropriate inductor. | | 10 | GND | Analog Ground. | | 11 | BIAS | 1.8V Internal BIAS Supply. Connect a minimum of 2µF ceramic capacitor to PGND. | | 12 | FB | Feedback Pin. Connect a resistor-divider from OUT to FB to GND for external adjustment of output voltage. Connect to BIAS for internal fixed voltages. | | 13 | OUT | Buck Regulator Output Voltage-Sense Input. Connect OUT to the buck output. | | 14 | VEA | Internal Voltage Loop Error-Amplifier Output. Connect to VEA of the target for dual-phase operation. Leave unconnected for single-phase operation. | | 15 | PGOOD | Open-Drain Reset Output. External pull-up required. | | 16 | SYNC | SYNC. If connected to GND, Skip-mode operation is enabled under light loads. If connected to BIAS, forced-PWM mode is enabled. | | 17 | SYNCOUT | 180 Degrees Out-of-Phase Clock Output for Multiphase Operation. Leave SYNCOUT open for single-phase operation. | ## **Detailed Description** The MAX26404/MAX26405/MAX26406 are small, synchronous buck converters with integrated high-side and low-side switches. These devices are designed to deliver up to 6A with input voltages from +3V to +36V while using only $10\mu$ A quiescent current at no load ( $V_{SUP} = 12V$ , $V_{OUT} = 3.3V$ ). Voltage quality can be monitored by observing the PGOOD signal. The ICs can operate in dropout by running at 99% duty cycle, which makes them ideal for automotive and industrial applications. The MAX26404/MAX26405/MAX26406 offer fixed output voltages (for more details, see the <u>Ordering Information</u> table) or an FB pin for an external resistor-divider. The frequency is internally fixed at 2.1MHz or 400kHz, which allows for small external components and reduced output ripple, and guarantees no AM interference. The device automatically enters skip mode (SYNC pin pulled low) at light loads with an ultra-low-quiescent current of 10µA at no load. It can be ordered with spread-spectrum frequency modulation designed to minimize EMI-radiated emissions due to the modulation frequency. The architecture is an average current-mode control that allows much better noise rejection of the current loop. The IC comes with a small minimum on time of 33ns to allow for large step-down ratios in single stage without skipping cycles. The devices can also be used in a dual-phase configuration with the help of SYNCOUT and VEA. An innovative average current-mode control architecture provides noise immunity and accurate dynamic current sharing during transients. Highpower designs with up to 12A of output current can be enabled with integrated switches using the IC's dual-phase capability. FC2QFN provides improved thermal and EMI performance. Symmetrical pinout across VIN and PGND further improves the EMI performance, which enables the low-noise designs. #### **Multiphase Operation** The MAX26404/MAX26405/MAX26406 are capable of dual-phase operation for high-current applications and each IC can be configured as a controller or a target. The multiphase operation is intended for forced-PWM mode only. SYNCOUT is 180 degrees out-of-phase with the controller clock. If the device is in Skip mode, then no clock is present on SYNCOUT. To enable low-IQ operation in dual-phase configuration, disable the EN of the target to turn OFF the IC and save quiescent current. For a target, connect SYNCOUT to BIAS. When EN is high, there is a procedure to detect if the IC is a controller (SYNCOUT not connected to BIAS) or a target. The VEA pin is the voltage-error amplifier output for the controller or the current-error amplifier input for the target. Connect the VEA pin of the controller to the VEA pin of the target to ensure balanced current sharing between two phases. FB of the controller and target must be connected to their respective BIAS pins for internal fixed VOUT setting. Since the target IC uses the outer voltage loop of the controller (through the VEA pin), the internal resistor-divider of the target IC is not used, and any mismatch in the output voltage is avoided. For a dual-phase configuration setup using the MAX26404/MAX26405/MAX26406, see Figure 1. For external resistor-divider configurations, use two separate resistor-dividers for each IC to avoid the FB pins of controller and target being connected together at the same point. Figure 1. Typical Dual-Phase Configuration Setup Using Fixed Internal V<sub>OUT</sub> Setting ## **Linear Regulator Output (BIAS)** The device includes a 1.8V linear regulator ( $V_{BIAS}$ ) that provides power to the internal circuit blocks. Connect a 2.2 $\mu$ F ceramic capacitor from BIAS to GND. During startup, the bias regulator draws power from the input and switches over to the output after the startup is complete (if $V_{OUT} > 2.5V$ ). For output voltages less than 1.8V, the bias regulator is always connected to the input. ### System Enable (EN) An enable control input (EN) activates the devices from their low-power shutdown mode. EN is compatible with inputs from automotive battery level down to 3V. EN turns on the internal linear (BIAS) regulator. Once $V_{BIAS}$ is above the internal lockout threshold ( $V_{UVBIAS} = 1.63V$ (typ)), the converter activates and the output voltage ramps up with the programmed soft-start time. A logic-low at EN shuts down the device. During shutdown, the BIAS regulator and gate drivers turn off. Shutdown is the lowest power state and reduces the quiescent current to $4\mu A$ (typ). Drive EN high to bring the device out of shutdown. ### Synchronization Input (SYNC) The MAX26404/MAX26405/MAX26406 include a SYNC pin, which is a logic-level input used for operating-mode selection and frequency control. Connecting SYNC to BIAS or to an external clock enables forced fixed-frequency (FPWM) operation. Connecting SYNC to GND enables automatic skip-mode operation for better light-load efficiency. The ICs synchronize to an external clock at the rising edge applied at the SYNC pin. The devices synchronize to the external clock in two cycles. When the external clock signal at SYNC is absent for more than two clock cycles, the devices use the internal clock. #### Soft-Start The devices include a fixed, internal 2.5ms soft-start. Soft-start limits startup inrush current by forcing the output voltage to ramp up towards its regulation point. #### **Spread-Spectrum Option** The ICs feature enhanced EMI performance with a spread-spectrum option, which is available as a factory option. When spread spectrum is enabled, the operating frequency is varied at ±3% centered at the switching frequency. The modulation signal is a triangular wave with 4.5kHz frequency at 2.1MHz. Therefore, the switching frequency ramps down 3% and back to 2.1MHz in 110µs, and also ramps up 3% and back to 2.1MHz in 110µs after which the cycle repeats. For operation at 400kHz, the modulation signal scales proportionally to 0.4/2.1. The internal spread spectrum is disabled if the devices are synchronized to an external clock. However, the devices do not filter the input clock in SYNC and pass any modulation (including spread spectrum) present on the the driving eternal clock. #### **Short-Circuit Protection** The devices feature a current limit that protects them against short-circuit and overload conditions at the output. In the event of a short-circuit or overload condition, the high-side MOSFET remains on until the inductor current reaches the specified LX current-limit threshold. The converter then turns the high-side MOSFET off and the low-side MOSFET on to allow the inductor current to ramp down. Once the inductor current crosses below the current-limit threshold, the converter turns on the high-side MOSFET again. This cycle repeats until the short or overload condition is removed. A hard short is detected when the output voltage falls below 50% of the target (for fixed internal output) or 25% of the target (for external output) while in current limit. If this occurs, hiccup mode activates, and the output turns off for 25ms. The output then enters soft-start and powers back up. This repeats indefinitely while the short-circuit is present. Hiccup mode is disabled during soft-start. ## **Applications Information** ### **Setting the Output Voltage** Connect FB to BIAS for a fixed 5V or 3.3V output voltage. To set the output to other voltages between 0.8V and 10V, connect a resistor-divider from the output (OUT) to GND, see <u>Figure 2</u>. Select $R_{FB2}$ (FB to GND resistor) less than or equal to $100k\Omega$ . Calculate $R_{FB1}$ (OUT to FB resistor) with the following equation: #### Equation 1: $$R_{FB1} = R_{FB2} \times \left(\frac{V_{OUT}}{V_{FB}} - 1\right)$$ where VFB is the feedback regulation voltage. For more details, see the *Electrical Characteristics* table. Figure 2. Output Voltage Setting Using External Resistor-Divider <u>Table 1</u> provides components selection recommendations for each output range for the adjustable-output configuration. Recommendations can be further optimized for specific applications. The $C_{FF}$ values listed in <u>Table 1</u> are recommended based on $R_{FB1} = 100 k\Omega$ . The $C_{FF}$ recommendation changes with the $R_{FB1}$ selection. Table 1. Recommended Components for Adjustable Output Voltage | | • | • | | | |------------------------------|----------------------|---------------|-----------------------------------------|----------------------| | SWITCHING<br>FREQUENCY (kHz) | V <sub>OUT</sub> (V) | INDUCTOR (µH) | MINIMUM EFFECTIVE C <sub>OUT</sub> (μF) | C <sub>FF</sub> (pF) | | 400 | 0.8 to 1.8 | 1.5 | 440 | 100 | | | 1.8 to 3 | 3.3 | 440 | 100 | | | 3 to 5 | 3.3 | 150 | 47 | | | 5 to 10 | 4.7 | 90 | 100 | | | 0.8 to 3 | 0.56 | 235 | 10 | | 2100 | 3 to 5 | 1 | 50 | 15 | | | 5 to 10 | 1 | 44 | 27 | ## **Dual-Phase Operation** ## Low-IQ Operation in Dual Phase The MAX26404/MAX26405/MAX26406 come with dual-phase capability where each IC can be either configured as a controller or target. The SYNCOUT pin of the controller outputs a 180 degrees out-of-phase clock when SYNC is connected high (FPWM mode). For low-IQ mode, the SYNC pin of the controller must be pulled low (Skip mode). In this mode, there is no clock present on SYNCOUT pin of the controller, and the controller IC enters Skip mode. The internal circuit of the target IC remains ON during this time and actively looks for the SYNCOUT signal from the controller. Since the target IC is ON, the quiescent current is slightly higher, even though both of the ICs skip pulses. To improve the light-load efficiency and further reduce the $I_Q$ , the target EN must be pulled low. This disables the target and its internal circuits, which further reduces the $I_Q$ . <u>Table 2</u> summarizes the truth table for low- $I_Q$ operation. Table 2. Configurations for Low-IQ Operation | CONTROLLER | CONTROLLER TARGET | | |------------------------|-------------------|------------------------------------------| | EN = High, SYNC = BIAS | EN = High | FPWM (high I <sub>Q</sub> ) | | EN = High, SYNC = Low | EN = High | Skip mode (low I <sub>Q</sub> ) | | EN = High, SYNC = Low | EN = Low | Standby mode (ultra-low I <sub>Q</sub> ) | | EN = Low | EN = High | Not allowed | #### **Setting Output Voltage** For setting the output voltage to internal fixed voltage, order the same fixed VOUT setting for both controller and target ICs and connect the FB pin to its respective BIAS. Note that do not connect the FB pins of the controller and target together. For setting the output voltage to a value other than the available fixed VOUT options, connect a resistor-divider between OUT, FB, and GND as shown in <u>Figure 3</u>. An identical but separate resistor-divider for controller and target is recommended. Figure 3. Typical Application Circuit for Dual-Phase Configuration with External Resistor-Divider #### Inductor Selection The inductor design is a compromise between the size, efficiency, control-loop bandwidth, and stability of the converter. An insufficient inductance value increases the inductor current ripple, which causes higher conduction losses and higher output voltage ripple. Since the slope compensation is fixed internally for the MAX26404/MAX26405/MAX26406, it might also cause current-mode-control instability to appear. A large inductor reduces the ripple, but increases the size and cost of the solution and slows the response. <u>Table 3</u> provides optimized inductance values for each switching frequency. The nominal standard value selected must be within ±30% of the specified inductance. **Table 3. Inductor Selection for Fixed Output Voltage** | SWITCHING FREQUENCY | INDUCTOR (μH) | |---------------------|---------------| | 400kHz | 4.7 | | 2.1MHz | 1.0 | ### **Input Capacitor** The input filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the circuit's switching. The MAX26404/MAX26405/MAX26406 incorporate a symmetrical pinout that can be leveraged for better EMI performance. Connect two high-frequency 0603 or smaller capacitors on two SUP pins on either side of the package for good EMI performance. Connect a high-quality, 4.7µF (or larger) low-ESR ceramic capacitor on the SUP pin for low-input voltage ripple. A bulk capacitor with higher ESR (such as an electrolytic capacitor) is normally required as well to lower the Q of the front-end circuit and provide the remaining capacitance needed to minimize input-voltage ripple. The input capacitor RMS current requirement (I<sub>RMS</sub>) is defined by the following equation: #### Equation 2: $$I_{RMS} = I_{LOAD(MAX)} \times \left( \frac{\sqrt{V_{OUT} \times (V_{SUP} - V_{OUT})}}{V_{SUP}} \right)$$ I<sub>RMS</sub> has a maximum value when the input voltage equals twice the output voltage: $$V_{SIIP} = 2 \times V_{OIIT}$$ Therefore: $$I_{RMS} = \frac{I_{LOAD(MAX)}}{2}$$ Choose an input capacitor that exhibits less than +10°C self-heating temperature rise at the RMS input current for optimal long-term reliability. The input-voltage ripple consists of $\Delta V_Q$ (caused by the capacitor discharge) and $\Delta V_{ESR}$ (caused by the ESR of the capacitor). Use low-ESR ceramic capacitors with high ripple-current capability at the input. Assume the contribution from the ESR and capacitor discharge equal to 50%. Calculate the input capacitance and ESR required for a specified input voltage ripple using the following equations: ## Equation 3: $$ESR_{IN} = \frac{\Delta V_{ESR}}{I_{OUT} + \frac{\Delta I_L}{2}}$$ where: $$\Delta I_L = \frac{(V_{SUP} - V_{OUT}) \times V_{OUT}}{V_{SUP} \times f_{SW} \times L}$$ and $$C_{IN} = \frac{I_{OUT} \times D(1-D)}{\Delta V_Q \times f_{SW}}$$ $$D = \frac{V_{OUT}}{V_{SUP}}$$ where: I<sub>OUT</sub> = maximum output current D = duty cycle ## **Output Capacitor** Output capacitance is selected to satisfy the output load-transient, output voltage ripple, and closed-loop stability requirements. During a load step, the output current changes almost instantaneously, whereas the inductor is slow to react. During this transition time, the load-charge requirements are supplied by the output capacitor, which causes an undershoot/overshoot in the output voltage. For a buck converter that is controlled by inductor current, as employed in the MAX26404/MAX26405/MAX26406, the output capacitance also affects the control-loop stability. The output ripple is composed of $\Delta V_Q$ (caused by the capacitor discharge) and $\Delta V_{ESR}$ (caused by the ESR of the output capacitor). Use low-ESR ceramic or aluminum electrolytic capacitors at the output. For an aluminum electrolytic capacitors, the entire output ripple is contributed by $\Delta V_{ESR}$ . Use Equation 4 to calculate the ESR requirement and choose the capacitor accordingly. If using ceramic capacitors, assume the contribution to the output-ripple voltage from the ESR and the capacitor discharge to be equal. The following equations show the output capacitance and ESR requirement for specified output-voltage ripple. Equation 4: $$\begin{split} ESR &= \frac{\Delta V_{ESR}}{\Delta I_{P-P}} \\ C_{OUT} &= \frac{\Delta I_{P-P}}{8 \times \Delta V_O \times f_{SW}} \end{split}$$ where: $$\Delta I_{P-P} = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN} \times f_{SW} \times L}$$ $$V_{OUT\_RIPPLE} = \Delta V_{ESR} + \Delta V_Q$$ Δlp\_p is the peak-to-peak inductor current as calculated above, and f<sub>SW</sub> is the converter's switching frequency. The output capacitor supplies the step-load current until the converter responds with a greater duty cycle. The resistive drop across the output capacitor's ESR and the capacitor discharge causes a voltage droop during a step load. Use a combination of low-ESR tantalum and ceramic capacitors for better transient-load and ripple/noise performance. Keep the maximum output-voltage deviations below the tolerable limits of the electronics being powered. When using a ceramic capacitor, assume an 80% and 20% contribution from the output-capacitance discharge and the ESR drop, respectively. Use the following equations to calculate the required ESR and capacitance value: Equation 5: $$C_{OUT} = \frac{\Delta I}{\Delta V \times 2\pi \times f_C}$$ where $\Delta I$ is the load change, $\Delta V$ is the allowed voltage droop, and $f_C$ is the loop crossover frequency, which can be assumed to be the lesser of $f_{SW}/10$ or 100kHz. Any calculations involving $C_{OUT}$ should consider capacitance tolerance, temperature, and voltage derating. The values in *Table 4* are actual capacitances after considering these factors. For optimal phase margin, the recommended output capacitances are shown in <u>Table 4</u>. The output capacitance can be optimized for specific applications. If a lower or higher output capacitance is required for the application, contact the factory for an optimized solution. Table 4. Output Capacitance Selection – Fixed Output Voltage | FREQUENCY | EFFECTIVE C <sub>OUT</sub> (μF) | |-----------|---------------------------------| | 400kHz | 100 | | 2.1MHz | 50 | ### **PCB Layout Guidelines** Careful PCB layout is critical to achieve low switching losses and clean, stable operation. For better noise immunity and power dissipation, use a multilayer board whenever possible. For good PCB layout, see <u>Figure 4</u> and the following guidelines: - 1) Use the correct footprint for the IC and place as many copper planes as possible under the IC footprint to ensure the efficient heat transfer. - 2) Place the ceramic input-bypass capacitors, $C_{BP}$ and $C_{IN}$ , as close as possible to the SUP and PGND pins on both sides of the IC. Use low-impedance connections (no vias or other discontinuities) between the capacitors and IC pins. $C_{BP}$ must be located closest to the IC and should have very good high-frequency performance (small package size and high capacitance). This provides the best EMI rejection and minimize internal noise on the device, which can degrade performance. - 3) Place the inductor (L), output capacitors ( $C_{OUT}$ ), bootstrap capacitor ( $C_{BST}$ ), and BIAS capacitor ( $C_{BIAS}$ ) in such a way as to minimize the area enclosed by the current loops. Place the inductor (L) as close as possible to the IC LX pin and minimize the area of the LX node. Place the output capacitors ( $C_{OUT}$ ) near the inductor so that the ground side of $C_{OUT}$ is near the $C_{IN}$ ground connection to minimize the current-loop area. Place the BIAS capacitor ( $C_{BIAS}$ ) next to the BIAS pin. - 4) Place the bootstrap capacitor C<sub>BST</sub> close to the IC and use short wide traces to minimize the loop area to minimize the parasitic inductance. Use the nearest layer for return trace (C<sub>BST</sub> to LX) to minimize the inductance further. For the optimum design, refer to the *MAX26406 EV kit PCB Layout* section in the *MAX26406 Evaluation Kit* user guide. High parasitic inductance can impact switching speed (increase switching losses) and cause high dv/dt noise. - 5) Use a continuous copper ground plane on the layer next to the IC to shield the entire circuit. Ground must also be poured around the entire circuit on the top side. Ensure that all heat-dissipating components have adequate connections to copper for cooling. Use multiple vias to interconnect ground planes/areas for low impedance and maximum heat dissipation. Place vias at the PGND terminals of the IC and input/output/ bypass capacitors. Do not separate or isolate PGND and ground connections with separate planes or areas. - 6) Place the feedback resistor-divider (if used) near the IC and route the feedback and OUT connections away from the inductor and LX node and other noisy signals. Figure 4. PCB Layout Example # **Typical Application Circuits** ## Single-Phase, 400kHz, 6A Operation ## Single-Phase, 2.1MHz, 6A Operation ## Dual-Phase, Controller-Target 2.1MHz 12A Operation # **Ordering Information** | PART NUMBER | V <sub>OUT</sub><br>(FB TIED<br>TO BIAS) <sup>1</sup> | MAXIMUM LOAD<br>CURRENT (A) | FREQUENCY<br>(kHz) | SPREAD<br>SPECTRUM <sup>2</sup> | PACKAGE CODE | |----------------|-------------------------------------------------------|-----------------------------|--------------------|---------------------------------|--------------| | MAX26404AFOAY+ | 5 | 4 | 2100 | ON | F173A3FY+6 | | MAX26404AFOBY+ | 3.3 | 4 | 2100 | ON | F173A3FY+6 | | MAX26404AFOCY+ | 5 | 4 | 400 | ON | F173A3FY+6 | | MAX26404AFODY+ | 3.3 | 4 | 400 | ON | F173A3FY+6 | | MAX26405AFOAY+ | 5 | 5 | 2100 | ON | F173A3FY+6 | | MAX26405AFOBY+ | 3.3 | 5 | 2100 | ON | F173A3FY+6 | | MAX26405AFOCY+ | 5 | 5 | 400 | ON | F173A3FY+6 | | MAX26405AFODY+ | 3.3 | 5 | 400 | ON | F173A3FY+6 | | MAX26406AFOAY+ | 5 | 6 | 2100 | ON | F173A3FY+6 | | MAX26406AFOBY+ | 3.3 | 6 | 2100 | ON | F173A3FY+6 | | MAX26406AFOCY+ | 5 | 6 | 400 | ON | F173A3FY+6 | | MAX26406AFODY+ | 3.3 | 6 | 400 | ON | F173A3FY+6 | <sup>+</sup> Denotes a lead(Pb)-free/RoHS-compliant package. Y = Side-wettable package. <sup>&</sup>lt;sup>1</sup>Other fixed output voltages between 2.9V to 6V with 100mV step are available, for the custom requests, contact the factory. <sup>&</sup>lt;sup>2</sup>All ICs come with spread spectrum turned ON as the default. For SS OFF parts, contact the factory. # 36V, 4A/5A/6A, Fully-Integrated Synchronous Silent Switcher Buck ## MAX26404/MAX26405/MAX26406 ## **Revision History** | REVISION | REVISION | DESCRIPTION | PAGES | |----------|----------|--------------------------|---------| | NUMBER | DATE | | CHANGED | | 0 | 6/24 | Release for market intro | _ |