

### **General Description**

The MAX8836Z high-frequency step-down converter is optimized to provide a fixed output voltage with ultralow dropout. The device integrates a high-efficiency PWM step-down converter for medium- and low-power transmission, and a  $60m\Omega$  typical bypass FET for ultra low-dropout operation. A 200mA low-noise, high-PSRR low-dropout regulator (LDO) is also integrated.

Fast-switching allows the use of small ceramic input and output capacitors while maintaining low ripple voltage. The feedback network is integrated, further reducing external component count and total solution size. At high duty cycle, the MAX8836Z automatically switches to the bypass mode, connecting the input to the output through a low-impedance ( $60m\Omega$  typ) MOSFET. The LDO in the MAX8836Z is designed for low-noise operation (35µV<sub>RMS</sub> typ). Both the PWM step-down and LDO are individually enabled through separate logic-control interfaces.

The MAX8836Z is available in 16-bump, 2mm x 2mm WLP and UCSP™ packages (0.7mm max height).

### **Applications**

WCDMA/NCDMA Cellular Handsets Wireless PDAs Smartphones

### **Ordering Information**

| PART            | PIN-PACKAGE           | TEMP RANGE     |
|-----------------|-----------------------|----------------|
| MAX8836ZEWEEE+T | 16 WLP<br>(W162B2+1)  | -40°C to +85°C |
| MAX8836ZEREEE+T | 16 UCSP<br>(R162A2+1) | -40°C to +85°C |

<sup>+</sup>Denotes a lead-free/RoHS-compliant package.

#### **Features**

- **♦ PA Step-Down Converter** 
  - Selectable Output Voltage (3.1V or 3.4V) 25µs Settling Time for 3.1V to 3.4 Vout Change  $60m\Omega$  PFET at 100% Duty-Cycle for Low Dropout
  - Low Output Voltage Ripple 1.2A Output Drive Capability ±2% Output Voltage Accuracy **Tiny External Components**
- **♦ Low-Noise LDO** 
  - Low 35µVRMS (typ) Output Noise High 65dB (typ) PSRR **Guaranteed 200mA Output Current Drive** Capability ON/OFF Control
- ♦ Low 0.1µA Shutdown Current
- ♦ 2.7V to 5.5V Supply Voltage Range
- ♦ Thermal Shutdown
- ◆ Tiny 2mm x 2mm x 0.7mm WLP and UCSP Packages (4 x 4 Grid)

### **Typical Operating Circuit**



Pin Configuration appears at end of data sheet.

UCSP is a trademark of Maxim Integrated Products, Inc.

T = Tape and reel.

#### **ABSOLUTE MAXIMUM RATINGS**

| IN1A, IN1B, IN2, EN2, REFBP to AGNI | -0.3V to ±6.0V               |
|-------------------------------------|------------------------------|
|                                     |                              |
| PAA, PAB, PA_EN, HP to AGND0.3      |                              |
| LDO2 to AGND                        | $0.3V$ to $(V_{IN2} + 0.3V)$ |
| IN2 to IN1B/IN1A                    | 0.3V to +0.3V                |
| PGND to AGND                        | 0.3V to +0.3V                |
| LX Current                          | 0.7A <sub>RMS</sub>          |
| IN1A/IN1B and PAA/PAB Current       | 2ARMS                        |

| PAA and PAB Short Circuit to GND or INCor   | ntinuous |
|---------------------------------------------|----------|
| Continuous Power Dissipation (TA = +70°C)   |          |
| 16-Bump WLP (derate 12.5mW/°C above +70°C)  | 1W       |
| 16-Bump UCSP (derate 12.5mW/°C above +70°C) | 1W       |
| Junction Temperature                        | +150°C   |
| Storage Temperature Range65°C to            |          |
| Bump Temperature (soldering, reflow)        | +260°C   |

**Note:** This device is constructed using a unique set of packaging techniques that impose a limit on the thermal profile the device can be exposed to during board level solder attach and rework. This limit permits only the use of the solder profiles recommended in the industry-standard specification, JEDEC 020A, paragraph 7.6, Table 3 for IR/VPR and Convection reflow. Preheating is required. Hand or wave soldering is not allowed.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{IN1A} = V_{IN1B} = V_{IN2} = V_{PA\_EN} = V_{EN2} = 3.6V$ ,  $V_{HP} = 0V$ ,  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ . Typical values are at  $T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 1)

| PARAMETER                                  | CONDITIONS                                                      |                        |                        | MIN   | TYP                                    | MAX   | UNITS |  |
|--------------------------------------------|-----------------------------------------------------------------|------------------------|------------------------|-------|----------------------------------------|-------|-------|--|
| INPUT SUPPLY                               |                                                                 |                        |                        |       |                                        |       |       |  |
| Input Voltage                              | VIN1A, VIN1B, VIN2                                              |                        |                        | 2.7   |                                        | 5.5   | V     |  |
| Input Undervoltage Threshold               | VIN1A, VIN1B, VIN2 rising, 18                                   | 30mV 1                 | typical hysteresis     | 2.52  | 2.63                                   | 2.70  | V     |  |
| HP, PA_EN, EN2 Pulldown<br>Resistor        |                                                                 |                        |                        | 400   | 800                                    | 1600  | kΩ    |  |
| Chutdown Cunnly Current                    | Va. 5. Va. 0V                                                   |                        | $T_A = +25^{\circ}C$   |       | 0.1                                    | 4     |       |  |
| Shutdown Supply Current                    | VPA_EN = VEN2 = 0V                                              |                        | T <sub>A</sub> = +85°C |       | 0.1                                    |       | μΑ    |  |
|                                            | VPA_EN = 0V, ILDO2 = 0A                                         |                        |                        |       | 100                                    | 150   |       |  |
| No-Load Supply Current                     | V <sub>EN2</sub> = 0V, I <sub>PA</sub> = 0A, switching          |                        |                        |       | 3500                                   |       | μΑ    |  |
|                                            | V <sub>EN2</sub> = 0V, I <sub>PA</sub> = 0A, no switching       |                        |                        |       | 180                                    |       |       |  |
| THERMAL PROTECTION                         |                                                                 |                        |                        |       |                                        |       |       |  |
| Thermal Shutdown                           | TA rising, 20°C typical hyste                                   | eresis                 |                        |       | +160                                   |       | °C    |  |
| LOGIC CONTROL                              |                                                                 |                        |                        |       |                                        |       |       |  |
| PA_EN, EN2, HP Logic-Input<br>High Voltage |                                                                 |                        |                        | 1.3   |                                        |       | V     |  |
| PA_EN, EN2, HP Logic-Input Low<br>Voltage  |                                                                 |                        |                        |       |                                        | 0.4   | V     |  |
| Logic-Input Current                        | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \                           | T <sub>A</sub> = +25°C |                        | 0.01  | 1                                      | ^     |       |  |
| (PA_EN, EN2, HP)                           | V <sub>IL</sub> = 0V                                            |                        | T <sub>A</sub> = +85°C |       | 0.1                                    |       | μΑ    |  |
| PA OUTPUT VOLTAGE                          |                                                                 |                        |                        |       |                                        |       |       |  |
| Output Voltage                             | I <sub>L</sub> X = 0A, V <sub>IN1A</sub> = V <sub>IN1B</sub> HP |                        | = 0                    | 3.365 | 3.434                                  | 3.503 | V     |  |
| Output Voltage                             | $= V_{IN2} = 3.9V$                                              | HP                     | = 1                    | 3.010 | 3.065                                  | 3.190 | 90 v  |  |
| Output Voltage Load Regulation             |                                                                 |                        |                        |       | I <sub>LX</sub> x<br>R <sub>L</sub> /2 |       | V     |  |



### **ELECTRICAL CHARACTERISTICS (continued)**

( $V_{IN1A} = V_{IN1B} = V_{IN2} = V_{PA\_EN} = V_{EN2} = 3.6V$ ,  $V_{HP} = 0V$ ,  $T_A = -40^{\circ}C$  to +85°C. Typical values are at  $T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 1)

| PARAMETER                                                       | CONDITIONS                                                                                                   |                              |                            | TYP   | MAX   | UNITS             |  |
|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------|-------|-------|-------------------|--|
| LX                                                              |                                                                                                              |                              |                            |       |       |                   |  |
| On-Resistance                                                   | p-channel MOSFET switch, I <sub>L</sub> X = -40mA                                                            |                              |                            | 0.15  |       | 0                 |  |
| On-Resistance                                                   | n-channel MOSFET rectifier, I <sub>LX</sub> = 40mA                                                           |                              |                            | 0.15  |       | Ω                 |  |
| LX Leakage Current                                              | $V_{IN1A} = V_{IN1B} = V_{IN2} = 5.5V,$                                                                      | $T_A = +25^{\circ}C$         |                            | 0.1   | 5     |                   |  |
| LA Leakage Current                                              | $V_{LX} = 0V$ $T_A = +85^{\circ}C$                                                                           |                              |                            | 1     |       | μΑ                |  |
| p-Channel MOSFET Peak<br>Current Limit                          | $V_{LX} = 0V$                                                                                                | 1.3                          | 1.5                        | 1.8   | А     |                   |  |
| n-Channel MOSFET Valley<br>Current Limit                        |                                                                                                              |                              |                            | 1.3   | 1.6   | А                 |  |
| Minimum On- and Off-Times                                       |                                                                                                              |                              |                            | 0.07  |       | μs                |  |
| Power-Up Delay                                                  | From PA_EN rising to LX rising                                                                               | 9                            |                            | 80    | 190   | μs                |  |
| BYPASS                                                          | •                                                                                                            |                              | •                          |       |       |                   |  |
| 0.5.1                                                           | p-channel MOSFET bypass,                                                                                     | T <sub>A</sub> = +25°C       |                            | 0.060 | 0.1   | Ω                 |  |
| On-Resistance                                                   | $I_{PA} = -90 \text{mA}$                                                                                     | T <sub>A</sub> = +85°C       |                            | 0.1   |       |                   |  |
| Bypass Current Limit                                            | VPA = 0V                                                                                                     | •                            | 0.8                        | 1.4   | 1.8   | А                 |  |
| Total Bypass Current Limit                                      | $V_{LX} = V_{PA} = 0V$                                                                                       | 2.1                          | 2.9                        | 3.6   | А     |                   |  |
| Bypass Threshold                                                | V <sub>IN2</sub> rising, 150mV hysteresis                                                                    |                              | 0.985 x<br>V <sub>PA</sub> |       | V/V   |                   |  |
|                                                                 | V <sub>IN1A</sub> = V <sub>IN1B</sub> = V <sub>IN2</sub> = 5.5V,<br>V <sub>PAA</sub> = V <sub>PAB</sub> = 0V | T <sub>A</sub> = +25°C       |                            | 0.01  | 5     |                   |  |
| Bypass Off-Leakage Current                                      |                                                                                                              | $T_A = +85^{\circ}C$         |                            | 0.1   |       | μΑ                |  |
| LDO2                                                            | •                                                                                                            | <u>.</u>                     |                            |       |       |                   |  |
| Output Voltage V <sub>LDO2</sub>                                | V <sub>IN2</sub> = 5.5V, I <sub>LDO2</sub> = 1mA;<br>V <sub>IN2</sub> = 3.4V, I <sub>LDO2</sub> = 1mA        |                              | 2.765                      | 2.85  | 2.936 | V                 |  |
| Output Current                                                  |                                                                                                              |                              | 200                        |       |       | mA                |  |
| Current Limit                                                   | V <sub>LDO2</sub> = 0V                                                                                       |                              | 250                        | 550   | 750   | mA                |  |
| Dropout Voltage                                                 | $I_{LDO2} = 100 \text{mA}, T_A = +25 ^{\circ}\text{C}$ (                                                     | V <sub>LDO2</sub> ≥ 2.5V)    |                            | 70    |       | mV                |  |
| Line Regulation                                                 | V <sub>IN2</sub> stepped from 3.5V to 5.5                                                                    | V, I <sub>LDO2</sub> = 100mA |                            | 2.4   |       | mV                |  |
| Load Regulation                                                 | I <sub>LDO2</sub> stepped from 50µA to 2                                                                     | 00mA                         |                            | 25    |       | mV                |  |
| Power-Supply Rejection<br>ΔV <sub>LDO2</sub> /ΔV <sub>IN2</sub> | 10Hz to 10kHz, $C_{LDO2} = 1\mu F$ ,                                                                         | I <sub>LDO2</sub> = 30mA     |                            | 65    |       | dB                |  |
| Output Noise                                                    | 100Hz to 100kHz, C <sub>LDO2</sub> = 1μF, I <sub>LDO2</sub> = 30mA                                           |                              |                            | 35    |       | μV <sub>RMS</sub> |  |
| Output Capacitor for Stable                                     | 0 < I <sub>LDO2</sub> < 10mA<br>0 < I <sub>LDO2</sub> < 200mA                                                |                              |                            | 100   |       | nF                |  |
| Operation                                                       |                                                                                                              |                              |                            | 1     |       | μF                |  |
| Shutdown Output Impedance                                       | V <sub>EN2</sub> = 0V                                                                                        |                              |                            | 1     |       | kΩ                |  |
| REFBP                                                           | •                                                                                                            |                              |                            |       |       |                   |  |
| REFBP Output Voltage                                            | $0 \le I_{REFBP} \le 1\mu A$                                                                                 |                              | 1.237                      | 1.250 | 1.263 | V                 |  |
| REFBP Supply Rejection                                          | V <sub>IN2</sub> stepped from 2.55V to 5.5V                                                                  |                              |                            | 0.2   | 5     | mV                |  |

Note 1: All devices are 100% production tested at  $T_A = +25$ °C. Limits over the operating temperature range are guaranteed by design.

### **Typical Operating Characteristics**

 $(V_{IN1A} = V_{IN1B} = V_{IN2} = 3.6V, V_{PA} = 3.4V, V_{LDO2} = 2.85V, R_{PA} = 7.5\Omega$ , circuit of MAX8805WEVKIT,  $T_A = +25^{\circ}C$ , unless otherwise noted.)















### Typical Operating Characteristics (continued)

 $(V_{IN1A} = V_{IN1B} = V_{IN2} = 3.6V, V_{PA} = 3.4V, V_{LDO2} = 2.85V, R_{PA} = 7.5\Omega$ , circuit of MAX8805WEVKIT,  $T_A = +25^{\circ}C$ , unless otherwise noted.)













### \_Typical Operating Characteristics (continued)

 $(V_{IN1A} = V_{IN1B} = V_{IN2} = 3.6V, V_{PA} = 3.4V, V_{LDO2} = 2.85V, R_{PA} = 7.5\Omega$ , circuit of MAX8805WEVKIT,  $T_A = +25^{\circ}C$ , unless otherwise noted.)













### Pin Description

| PIN    | NAME          | FUNCTION                                                                                                                                                                                                                                                                                                     |
|--------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1     | REFBP         | Reference Noise Bypass. Bypass REFBP to AGND with a 0.22μF ceramic capacitor to reduce noise on the LDO outputs. REFBP is internally pulled down through a 1kΩ resistor during shutdown.                                                                                                                     |
| A2     | AGND          | Low-Noise Analog Ground. Connect AGND to PGND using a common ground plane. Refer to the MAX8805W Evaluation Kit for more information.                                                                                                                                                                        |
| A3     | N.I.C.        | Not Internally Connected. Connect to AGND for improved thermal performance.                                                                                                                                                                                                                                  |
| A4     | PGND          | Power Ground for PA Step-Down Converter. Connect AGND to PGND using a common ground plane. Refer to the MAX8805W Evaluation Kit for more information.                                                                                                                                                        |
| B1     | LDO2          | 200mA LDO Regulator 2 Output. Bypass LDO2 with a 1μF ceramic capacitor as close as possible to LDO2 and AGND. LDO2 is internally pulled down through a 1kΩ resistor when this regulator is disabled.                                                                                                         |
| B2     | PA_EN         | PA Step-Down Converter Enable. Active-high enable input. Connect to IN1A/IN1B or logic-high for normal operation. Pulled down to ground through an internal $800k\Omega$ resistor.                                                                                                                           |
| В3     | EN2           | LDO2 Enable. Active-high enable input. Connect to IN2 or logic-high for normal operation. Pulled down to ground through an internal $800k\Omega$ resistor.                                                                                                                                                   |
| B4     | LX            | Inductor Connection. Connect an inductor from LX to the output of the PA step-down converter.                                                                                                                                                                                                                |
| C1     | IN2           | Supply Voltage Input for LDO2 and Internal Reference. Connect IN2 to a battery or supply voltage from 2.7V to 5.5V. Bypass IN2 with a 2.2µF ceramic capacitor as close as possible to IN2 and AGND. Connect IN2 to the same source as IN1A and IN1B.                                                         |
| C2     | HP            | PA Output Voltage Select. Pulled down to ground through an internal $800 k\Omega$ resistor.                                                                                                                                                                                                                  |
| C3, C4 | IN1B,<br>IN1A | Supply Voltage Input for PA Step-Down Converter. Connect IN1_ to a battery or supply voltage from 2.7V to 5.5V. Bypass the connection of IN1_ with a 4.7µF ceramic capacitor as close as possible to IN1_ and PGND. IN1A and IN1B are internally connected together. Connect IN1_ to the same source as IN2. |
| D1     | N.C.          | Internally Connected to IN2. Do not connect to this pin.                                                                                                                                                                                                                                                     |
| D2     | T.P.          | Test Point. This pin is used internally for factory test. This pin must be either externally connected to AGND or unconnected. This pin has an internal $120k\Omega$ pulldown to AGND.                                                                                                                       |
| D3, D4 | PAB, PAA      | PA Connection for Bypass Mode. Internally connected to IN1_ using the internal bypass MOSFET during bypass mode. PA_ is connected to the internal feedback network. Bypass PA_ with a 4.7µF ceramic capacitor as close as possible to PA_ and PGND.                                                          |



Figure 1. Block Diagram

### **Detailed Description**

The MAX8836Z is designed to provide a fixed output voltage of 3.4V with ultra-low dropout. The device contains a high-frequency, high-efficiency step-down converter, and 200mA low-noise LDO. The step-down converter delivers over 1.2A. The hysteretic PWM control scheme provides extremely fast transient response. A  $60m\Omega$  bypass FET connects directly to the battery during high-power transmission.

#### **Step-Down Converter Control Scheme**

A hysteretic PWM control scheme ensures high efficiency, fast switching, fast transient response, low-output ripple, and physically tiny external components. The control scheme is simple: when the output voltage is below the regulation threshold, the error comparator begins a switching cycle by turning on the high-side switch. This high-side switch remains on until the minimum on-time expires and the output voltage is within regulation, or the inductor current is above the currentlimit threshold. Once off, the high-side switch remains off until the minimum off-time expires and the output voltage falls again below the regulation threshold. During the off period, the low-side synchronous rectifier turns on and remains on until the high-side switch turns on again. The internal synchronous rectifier eliminates the need for an external Schottky diode.

#### **Voltage-Positioning Load Regulation**

The MAX8836Z step-down converter utilizes a unique feedback network. By taking DC feedback from the LX node through R1 in Figure 1, the usual phase lag due to the output capacitor is removed, making the loop exceedingly stable and allowing the use of very small ceramic output capacitors. To improve the load regulation, resistor R3 is included in the feedback. This configuration yields load regulation equal to half of the inductor's series resistance multiplied by the load current. This voltage-positioning load regulation greatly reduces overshoot during load transients or when changing the output voltage from one level to another.

#### **Step-Down Converter Bypass Mode**

During high-power transmission, the bypass mode connects IN1A and IN1B directly to PAA and PAB with the internal  $60m\Omega$  (typ) bypass FET, while the step-down converter is forced into 100% duty-cycle operation. The low on-resistance in this mode provides low dropout, long battery life, and high output current capability.

#### **Automatic Bypass Mode**

Forced bypass mode is automatically invoked when the DC-DC converter operates at more than 99% duty cycle (typ). See Figure 2. Note that IN2 is used instead of IN1 to prevent switching noise from causing false engagement of automatic bypass mode. For this reason, IN2 must be connected to the same source as IN1.



Figure 2.  $V_{IN2}$  and  $V_{PA}$  with Automatic Entry/Exit into Bypass Mode

#### **Shutdown Mode**

Connect PA\_EN to GND or logic-low to place the MAX8836Z PA step-down converter in shutdown mode. In shutdown, the control circuitry, internal switching MOSFET, and synchronous rectifier turn off and LX becomes high impedance. Connect PA\_EN to IN1\_ or logic-high for normal operation.

Connect EN2 to GND or logic-low to place LDO2 in shutdown mode. In shutdown, the output of the LDO is pulled to ground through an internal  $1k\Omega$  resistor.

When the PA step-down and LDO are in shutdown, the MAX8836Z enters a very low power state, where the input current drops to  $0.1\mu A$  (typ).

#### Step-Down Converter Soft-Start

The MAX8836Z PA step-down converter has internal soft-start circuitry that limits inrush current at startup, reducing transients on the input source. Soft-start is particularly useful for supplies with high output impedance such as Li+ and alkaline cells. See the PA Step-Down Converter Soft-Start Waveforms in the *Typical Operating Characteristics*.

#### **Thermal Shutdown**

Thermal shutdown limits total power dissipation in the MAX8836Z. If the junction temperature exceeds +160°C, thermal-shutdown circuitry turns off the IC, allowing it to cool. The IC turns on and begins soft-start after the junction temperature cools by 20°C. This results in a pulsed output during continuous thermal-overload conditions.

### **Applications Information**

#### **Output Voltages**

The MAX8836Z provides a fixed output voltage of 3.4V (HP = 0), or BYPASS mode if duty cycle is higher than 99% (typ).

If HP = 1, the MAX8836Z provides a 3.1V fixed output voltage.

The LDO2 output voltage is factory preset to 2.85V.

#### **LDO Dropout Voltage**

The regulator's minimum input/output differential (or dropout voltage) determines the lowest usable supply voltage. In battery-powered systems, this determines the useful end-of-life battery voltage. Because the MAX8836Z LDO uses a p-channel MOSFET pass transistor, the dropout voltage is a function of drain-to-source on-resistance (RDS(ON)) multiplied by the load current (see the *Typical Operating Characteristics*).

#### **Inductor Selection**

The MAX8836Z operates with a switching frequency of 1.6MHz and utilizes a 2.2µH inductor. The switching frequency of the MAX8836Z results in great efficiency with a physically small inductor. See the *Typical Operating Characteristics* for efficiency graphs.

The inductor's DC current rating only needs to match the maximum load of the application because the MAX8836Z features zero current overshoot during startup and load transients. For optimum transient response and high efficiency, choose an inductor with DC series resistance in the  $50\text{m}\Omega$  to  $150\text{m}\Omega$  range. See Table 1 for suggested inductors and manufacturers.

#### **Output Capacitor Selection**

For the PA step-down converter, the output capacitor (CPA) is required to keep the output voltage ripple small and ensure regulation loop stability. CPA must have low impedance at the switching frequency. Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients. Due to the unique feedback network, the output capacitance can be very low. A 4.7µF capacitor is recommended for most applications. For optimum load-transient performance and very low output ripple, the output capacitor value can be increased.

For LDO2, the minimum output capacitance required is dependent on the load currents. For loads less than 10mA, it is sufficient to use a 0.1µF capacitor for stable operation over the full temperature range. With rated maximum load currents, a minimum of 1µF is recommended. Reduce output noise and improve load-transient response, stability, and power-supply rejection by using larger output capacitors.

Note that some ceramic dielectrics exhibit large capacitance and ESR variation with temperature. With dielectrics such as Z5U and Y5V, it is necessary to use 2.2 $\mu$ F or larger to ensure stability at temperatures below -10°C. With X7R or X5R dielectrics,  $1\mu$ F is sufficient at all operating temperatures. These regulators are optimized for ceramic capacitors. Tantalum capacitors are not recommended.

#### **Input Capacitor Selection**

The input capacitor ( $C_{IN1}$ ) of the PA converter reduces the current peaks drawn from the battery or input power source and reduces switching noise in the MAX8836Z. The impedance of  $C_{IN1}$  at the switching frequency should be kept very low. Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients. A  $4.7\mu F$  capacitor is recommended for most applications. For optimum noise immunity and low input ripple, the input capacitor value can be increased.

**Table 1. Suggested Inductors** 

| MANUFACTURER | SERIES    | INDUCTANCE<br>(µH) | ESR<br>(Ω)           | CURRENT RATING (mA)  | DIMENSIONS<br>(mm)                               |
|--------------|-----------|--------------------|----------------------|----------------------|--------------------------------------------------|
| Coilcraft    | LPO3310   | 1.0<br>1.5<br>2.2  | 0.07<br>0.10<br>0.13 | 1600<br>1400<br>1100 | 3.3 x 3.3 x 1.0 = 11mm <sup>3</sup>              |
|              | MIPF2520  | 1.0<br>1.5<br>2.2  | 0.05<br>0.07<br>0.08 | 1500<br>1500<br>1300 | 2.5 x 2.0 x 1.0 = 5mm <sup>3</sup>               |
| FDK          | MIPS2520  | 1.3<br>2.0         | 0.09<br>0.11         | 1500<br>1200         | $2.5 \times 2.0 \times 1.0 = 5 \text{mm}^3$      |
|              | MIPF2016  | 1.0<br>2.2         | 0.11                 | 1100                 | $2.0 \times 1.6 \times 1.0 = 3.2 \text{mm}^3$    |
| Murata       | LQH32C_53 | 1.0<br>2.2         | 0.06<br>0.10         | 1000<br>790          | $3.2 \times 2.5 \times 1.7 = 14 \text{mm}^3$     |
| Sumida       | CDRH2D09  | 1.2<br>1.5<br>2.2  | 0.08<br>0.09<br>0.12 | 590<br>520<br>440    | $3.0 \times 3.0 \times 1.0 = 9 \text{mm}^3$      |
| Taiyo Yuden  | CDRH2D11  | 1.5<br>2.2<br>3.3  | 0.05<br>0.08<br>0.10 | 680<br>580<br>450    | 3.2 x 3.2 x 1.2 = 12mm <sup>3</sup>              |
|              | CB2518T   | 2.2<br>4.7         | 0.09<br>0.13         | 510<br>340           | $2.5 \times 1.8 \times 2.0 = 9 \text{mm}^3$      |
|              | D3010FB   | 1.0                | 0.20                 | 1170                 | $3.0 \times 3.0 \times 1.0 = 9 \text{mm}^3$      |
| TOKO         | D2812C    | 1.2<br>2.2         | 0.09<br>0.15         | 860<br>640           | $3.0 \times 3.0 \times 1.2 = 11 \text{mm}^3$     |
|              | D310F     | 1.5<br>2.2         | 0.13<br>0.17         | 1230<br>1080         | $3.6 \times 3.6 \times 1.0 = 13$ mm <sup>3</sup> |
|              | D312C     | 1.5<br>2.2         | 0.10<br>0.12         | 1290<br>1140         | $3.6 \times 3.6 \times 1.2 = 16$ mm <sup>3</sup> |

For the LDO, use an input capacitance equal to the value of the output capacitance of LDO2. Larger input capacitor values and lower ESR provide better noise rejection and line-transient response.

Note that some ceramic dielectrics exhibit large capacitance and ESR variation with temperature. With dielectrics such as Z5U and Y5V, it may be necessary to use two times the output capacitor value of LDO2 (or larger) to ensure stability at temperatures below -10°C. With X7R or X5R dielectrics, a capacitance equal to the output capacitor value is sufficient at all operating temperatures.

#### **Thermal Considerations**

In most applications, the MAX8836Z does not dissipate much heat due to the high efficiency. However, in applications where the MAX8836Z operates at high ambient temperature with heavy loads, the heat dissipated may exceed the maximum junction temperature of the IC. If the junction temperature reaches approximately +160°C, all power switches are turned off and LX and PA\_ become high impedance, and LDO2 is pulled down to ground through an internal  $1\mathrm{k}\Omega$  pull-down resistor.

The MAX8836Z maximum power dissipation depends on the thermal resistance of the IC package and circuit board, the temperature difference between the die junction and ambient air, and the rate of airflow. The power dissipated in the device is:

PDISS = PPA x (1/ $\eta$ PA - 1) + ILDO2 x (VIN2 - VLDO2) where  $\eta$ PA is the efficiency of the PA step-down converter and PPA is the output power of the PA step-down converter.

The maximum allowed power dissipation is:

$$PMAX = (TJMAX - TA)/\theta JA$$

where (T<sub>JMAX</sub> - T<sub>A</sub>) is the temperature difference between the MAX8836Z die junction and the surrounding air;  $\theta_{JA}$  is the thermal resistance of the junction through the PCB, copper traces, and other materials to the surrounding air.

#### **PCB Layout**

High switching frequencies and relatively large peak currents make the PCB layout a very important part of design. Good design minimizes excessive EMI on the feedback paths and voltage gradients in the ground plane, resulting in a stable and well-regulated output. Connect C<sub>IN1</sub> close to IN1A/IN1B and PGND. Connect the inductor and output capacitor as close as possible to the IC and keep their traces short, direct, and wide. Keep noisy traces, such as the LX node, as short as possible. Figure 3 illustrates an example PCB layout and routing scheme. Note that Figure 3 does not show the common ground plane connection of AGND and PGND. Refer to the MAX8805W Evaluation Kit for more information.



Figure 3. Recommended PCB Layout



Figure 4. Typical Application Circuit Using LDO for PA Enable/Bias



Figure 5. Typical Application Circuit Using LDO for RF Power

### 

\_Chip Information

PROCESS: BICMOS

### **Package Information**

For the latest package outline information and land patterns, go to www.maxim-ic.com/packages

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO.   |
|--------------|--------------|----------------|
| 16 UCSP      | R162A2+1     | <u>21-0226</u> |
| 16 WLP       | W162B2+1     | <u>21-0200</u> |



### Package Information (continued)

For the latest package outline information and land patterns, go to www.maxim-ic.com/packages.



### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION               | PAGES<br>CHANGED |
|--------------------|------------------|---------------------------|------------------|
| 0                  | 3/08             | Initial release           | _                |
| 1                  | 9/08             | Added UCSP package option | 1, 2, 16         |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.