### **General Description**

The MAX9310A is a fast, low-skew 1:5 differential driver with selectable LVPECL inputs and LVDS outputs, designed for clock distribution applications. This device features an ultra-low propagation delay of 340ps with 48mA of supply current.

The MAX9310A operates from a 3V to 3.6V power supply for use in 3.3V systems. A 2:1 input multiplexer is used to select one of two differential inputs. The input selection is controlled through the CLKSEL pin.

This device features a synchronous enable function. The MAX9310A LVPECL inputs can be driven by either a differential or single-ended signal. A V<sub>BB</sub> reference voltage output is provided for use with single-ended inputs. The device can also accept differential HSTL signals.

The MAX9310A is offered in a space-saving 20-pin TSSOP package and operates over the extended temperature range from -40°C to +85°C.

#### \_Applications

Data and Clock Drivers and Buffers Central-Office Backplane Clock Distribution DSLAM Base Stations ATE

# \_Features

- Guaranteed 1.0GHz Operating Frequency
- ♦ 8.0ps Output-to-Output Skew
- ♦ 340ps Propagation Delay
- ♦ Accepts LVPECL and Differential HSTL Inputs
- Synchronous Output Enable/Disable
- Two Selectable Differential Inputs
- ♦ 3V to 3.6V Supply Voltage

TOP VIFW

QO

Q0 2

Q1 3

Q1 4

Q2 5

Q2 6

Q3 7

Q3 8

Q4 9 Q4 10

- On-Chip Reference for Single-Ended Operation
- SESD Protection: ±2kV (Human Body Model)
- Input Bias Resistors Drive Output Low for Open Inputs

### **Ordering Information**

Pin Configuration

20 Vcc

19 EN

18 V<sub>CC</sub>

17 CLK1

16 CLK1

15 V<sub>BB</sub>

14 CLKO

13 CLK0

12 CLKSEL

11 GND

| PART        | TEMP RANGE     | PIN-PACKAGE |
|-------------|----------------|-------------|
| MAX9310AEUP | -40°C to +85°C | 20 TSSOP    |

MAXIM

MAX9310A

TSSOP

### www.DataSheet4U.com

Functional Diagram appears at end of data sheet.



### 

\_ Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

# **Typical Application Circuit**

#### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC</sub> to GND0.3V to +4.1V<br>EN, CLKSEL, CLK_, CLK_, to GND0.3V to (V <sub>CC</sub> + 0.3V<br>CLK_to CLK | / Mult<br>) 20-F<br>/ Junctio                                                      |
|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| Continuous Output Current                                                                                          | A Airfl                                                                            |
| Surge Output Current                                                                                               | ۹ 20-F                                                                             |
| V <sub>BB</sub> Sink/Source Current                                                                                | A Junctio<br>20-F<br>Operati<br>V Junctio<br>Storage<br>V ESD Pr<br>Hum<br>Lead To |

| Multilayer PC Board                        |                |
|--------------------------------------------|----------------|
| 20-Pin TSSOP                               | +91°C/W        |
| unction-to-Ambient Thermal Resistance with | 500LFPM        |
| Airflow Single-Layer PC board              |                |
| 20-Pin TSSOP                               | +96°C/W        |
| unction-to-Case Thermal Resistance         |                |
| 20-Pin TSSOP                               | +20°C/W        |
| Dperating Temperature Range                | 40°C to +85°C  |
| unction Temperature                        | +150°C         |
| Storage Temperature Range                  | 65°C to +150°C |
| SD Protection                              |                |
| Human Body Model (inputs and outputs)      | ±2kV           |
| ead Temperature (soldering, 10s)           | +300°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### DC ELECTRICAL CHARACTERISTICS

 $(V_{CC} - GND = 3V \text{ to } 3.6V, \text{ outputs terminated with } 100\Omega \pm 1\%, \text{ unless otherwise noted. Typical values are at } V_{CC} - GND = 3.3V, V_{IHD} = V_{CC} - 1.0V, V_{ILD} = V_{CC} - 1.5V, \text{ unless otherwise noted.}$  (Notes 1, 2, and 3)

|       |                                       |                                   | CONDITIONS                      | -40°C                      |     |                            | +25°C                      |     |                            | +85°C                      |     |                            |       |
|-------|---------------------------------------|-----------------------------------|---------------------------------|----------------------------|-----|----------------------------|----------------------------|-----|----------------------------|----------------------------|-----|----------------------------|-------|
|       | PARAMETER                             | STMBOL                            | CONDITIONS                      | MIN                        | TYP | MAX                        | MIN                        | ΤΥΡ | MAX                        | MIN                        | ТҮР | МАХ                        | UNITS |
|       | SINGLE-ENDED                          | INPUTS (CI                        | LKSEL, EN)                      |                            |     |                            |                            |     |                            |                            |     |                            |       |
|       | Input High<br>Voltage                 | VIH                               |                                 | V <sub>CC</sub> -<br>1.165 |     | V <sub>CC</sub> -<br>0.88  | V <sub>CC</sub> -<br>1.165 |     | V <sub>CC</sub> -<br>0.88  | V <sub>CC</sub> -<br>1.165 |     | V <sub>CC</sub> -<br>0.88  | V     |
| www.E | Input Low<br>Voltage                  | VIL                               |                                 | V <sub>CC</sub> -<br>1.81  |     | V <sub>CC</sub> -<br>1.475 | V <sub>CC</sub> -<br>1.81  |     | V <sub>CC</sub> -<br>1.475 | V <sub>CC</sub> -<br>1.81  |     | V <sub>CC</sub> -<br>1.475 | V     |
|       | Input Currentom                       | I <sub>IN</sub>                   | Vih(max),<br>Vil(max)           | -10                        |     | +70                        | -10                        |     | +70                        | -10                        |     | +70                        | μA    |
|       | DIFFERENTIAL II                       | NPUTS (CL                         | K_, <u>CLK_</u> )               |                            |     |                            |                            |     |                            |                            |     |                            |       |
|       | Single-Ended<br>Input High<br>Voltage | VIH                               | Figure 1                        | V <sub>CC</sub> -<br>1.125 |     | V <sub>CC</sub> -<br>0.88  | V <sub>CC</sub> -<br>1.165 |     | V <sub>CC</sub> -<br>0.88  | V <sub>CC</sub> -<br>1.165 |     | V <sub>CC</sub> -<br>0.88  | V     |
|       | Single-Ended<br>Input Low<br>Voltage  | VIL                               | Figure 1                        | V <sub>CC</sub> -<br>1.81  |     | V <sub>CC</sub> -<br>1.475 | V <sub>CC</sub> -<br>1.81  |     | V <sub>CC</sub> -<br>1.475 | V <sub>CC</sub> -<br>1.81  |     | V <sub>CC</sub> -<br>1.495 | V     |
|       | Differential Input<br>High Voltage    | VIHD                              | Figure 2                        | 1.2                        |     | V <sub>CC</sub>            | 1.2                        |     | Vcc                        | 1.2                        |     | V <sub>CC</sub>            | V     |
|       | Differential Input<br>Low Voltage     | VILD                              | Figure 2                        | GND                        |     | V <sub>CC</sub> -<br>0.095 | GND                        |     | V <sub>CC</sub> -<br>0.095 | GND                        |     | V <sub>CC</sub> -<br>0.095 | V     |
|       | Differential Input<br>Voltage         | V <sub>ID</sub>                   | VIHD - VILD                     | 0.095                      |     | 3.0                        | 0.095                      |     | 3.0                        | 0.095                      |     | 3.0                        | V     |
|       | Input Current                         | I <sub>IH</sub> , I <sub>IL</sub> | CLK_, or CLK_ =<br>VIHD or VILD | -100                       |     | +100                       | -100                       |     | +100                       | -100                       |     | +100                       | μA    |

# DC ELECTRICAL CHARACTERISTICS (continued)

 $(V_{CC} - GND = 3V \text{ to } 3.6V, \text{ outputs terminated with } 100\Omega \pm 1\%, \text{ unless otherwise noted. Typical values are at V_{CC} - GND = 3.3V, V_{IHD} = V_{CC} - 1.0V, V_{ILD} = V_{CC} - 1.5V, \text{ unless otherwise noted.})$  (Notes 1, 2, and 3)

|                                                                        |                  |                                                 | +25°C                     |      |                           | +85°C                     |      |                           |                           |      |                           |       |
|------------------------------------------------------------------------|------------------|-------------------------------------------------|---------------------------|------|---------------------------|---------------------------|------|---------------------------|---------------------------|------|---------------------------|-------|
| PARAMETER                                                              | SYMBOL           | CONDITIONS                                      | MIN                       | ТҮР  | MAX                       | MIN                       | TYP  | МАХ                       | MIN                       | ТҮР  | МАХ                       | UNITS |
| OUTPUTS (Q_, C                                                         | <u>7</u> )       |                                                 |                           |      |                           |                           |      |                           |                           |      |                           |       |
| Output High<br>Voltage                                                 | V <sub>OH</sub>  | Figure 2                                        |                           |      | 1.6                       |                           |      | 1.6                       |                           |      | 1.6                       | V     |
| Output Low<br>Voltage                                                  | V <sub>OL</sub>  | Figure 2                                        | 0.9                       |      |                           | 0.9                       |      |                           | 0.9                       |      |                           | V     |
| Differential<br>Output Voltage                                         | V <sub>OD</sub>  | V <sub>OH</sub> - V <sub>OL</sub> ,<br>Figure 2 | 250                       | 350  | 450                       | 250                       | 350  | 450                       | 250                       | 350  | 450                       | mV    |
| Change in V <sub>OD</sub><br>Between<br>Complementary<br>Output States | ΔV <sub>OD</sub> |                                                 |                           |      | 50                        |                           |      | 50                        |                           |      | 50                        | mV    |
| Output Offset<br>Voltage                                               | V <sub>OS</sub>  |                                                 | 1.125                     | 1.25 | 1.375                     | 1.125                     | 1.25 | 1.375                     | 1.125                     | 1.25 | 1.375                     | mV    |
| Change in VOS<br>Between<br>Complementary<br>Output States             | AVOCM            |                                                 |                           |      | 25                        |                           |      | 25                        |                           |      | 25                        | mV    |
|                                                                        |                  | $Q_{-}$ shorted to $\overline{Q_{-}}$           |                           |      | 12                        |                           |      | 12                        |                           |      | 12                        |       |
| Circuit Current                                                        | losc             | $Q_{-}$ or $\overline{Q_{-}}$ shorted to GND    |                           |      | 29                        |                           |      | 29                        |                           |      | 29                        | mA    |
| REFERENCE                                                              | •                |                                                 |                           |      |                           |                           |      |                           |                           |      |                           |       |
| Reference<br>Voltage Output                                            | $V_{BB}$         | I <sub>BB</sub> = ±0.65mA<br>(Note 4)           | V <sub>CC</sub> -<br>1.38 |      | V <sub>CC</sub> -<br>1.22 | V <sub>CC</sub> -<br>1.38 |      | V <sub>CC</sub> -<br>1.26 | V <sub>CC</sub> -<br>1.40 |      | V <sub>CC</sub> -<br>1.26 | V     |
| POWER SUPPLY                                                           | Y                |                                                 |                           |      |                           |                           |      |                           |                           |      |                           |       |
| Power-Supply<br>Current                                                | Icc              | (Note 5)                                        |                           | 45   | 75                        |                           | 48   | 75                        |                           | 51   | 75                        | mA    |

# **AC ELECTRICAL CHARACTERISTICS**

 $(V_{CC} - GND = 3V \text{ to } 3.6V, \text{ outputs terminated with } 100\Omega \pm 1\%$ ,  $f_{IN} \le 1.0$ GHz, input transition time = 125ps (20% to 80%),  $V_{IHD} - V_{ILD} = 0.15V$  to  $V_{CC}$ , unless otherwise noted. Typical values are at  $V_{CC} - GND = 3.3V$ ,  $V_{IHD} = V_{CC} - 1.0V$ ,  $V_{ILD} = V_{CC} - 1.5V$ , unless otherwise noted.) (Notes 1 and 6)

| DADAMETER                                    |                                        | CONDITIONS                                                   | -40°C |     |     | +25°C |     |     | +85°C |     |     |             |
|----------------------------------------------|----------------------------------------|--------------------------------------------------------------|-------|-----|-----|-------|-----|-----|-------|-----|-----|-------------|
| PARAMETER                                    | SYMBOL                                 |                                                              | MIN   | TYP | MAX | MIN   | ТҮР | МАХ | MIN   | ТҮР | MAX | UNITS       |
| Propagation<br>Delay CLK_,<br>CLK_ to Q_, Q_ | t <sub>PHL</sub> ,<br>t <sub>PLH</sub> | Figure 2                                                     | 250   | 340 | 600 | 250   | 340 | 600 | 250   | 340 | 600 | ps          |
| Output-to-<br>Output Skew                    | tskoo                                  | (Note 7)                                                     |       | 10  | 30  |       | 8   | 25  |       | 20  | 45  | ps          |
| Part-to-Part<br>Skew                         | t <sub>SKPP</sub>                      | (Note 8)                                                     |       |     | 145 |       |     | 145 |       |     | 145 | ps          |
| Added Random<br>Jitter                       | t <sub>RJ</sub>                        | f <sub>IN</sub> = 1.0GHz,<br>clock pattern<br>(Note 9)       |       | 0.3 | 1.0 |       | 0.3 | 1.0 |       | 0.3 | 1.0 | ps<br>(RMS) |
| Added<br>Deterministic<br>Jitter             | t <sub>DJ</sub>                        | $f_{IN} = 1.0Gsps,$<br>$2^{23} - 1 PRBS$<br>pattern (Note 9) |       | 50  | 60  |       | 50  | 60  |       | 50  | 60  | ps<br>(P-P) |
| Operating<br>Frequency                       | fMAX                                   | $V_{OD} \ge 250 mV$                                          | 1.0   |     |     | 1.0   |     |     | 1.0   |     |     | GHz         |
| Differential<br>Output Rise/Fall<br>Time     | t <sub>R/tF</sub>                      | 20% to 80%,<br>Figure 2                                      | 140   | 205 | 300 | 140   | 205 | 300 | 140   | 205 | 300 | ps          |

**Note 1:** Measurements are made with the device in thermal equilibrium.

Note 2: Current into a pin is defined as positive. Current out of a pin is defined as negative.

www.Data 3: DC parameters are production tested at +25°C. DC limits are guaranteed by design and characterized over the full operating temperature range.

Note 4: Use V<sub>BB</sub> only for inputs that are on the same device as the V<sub>BB</sub> reference.

Note 5: All pins are open except V<sub>CC</sub> and GND, all outputs are loaded with  $100\Omega$  differentially.

**Note 6:** Guaranteed by design and characterization. Limits are set to  $\pm 6$  sigma.

**Note 7:** Measured between outputs of the same part at the signal crossing points for a same-edge transition.

**Note 8:** Measured between outputs of different parts at the signal crossing points under identical conditions for a same-edge transition.

Note 9: Device jitter added to the input signal.

MAX9310A

# **1:5 Clock Driver with Selectable LVPECL Inputs/Single-Ended Inputs and LVDS Outputs**

### **Typical Operating Characteristics**

 $(V_{CC} - GND = 3.3V)$ , outputs terminated with  $100\Omega \pm 1\%$ ,  $f_{IN} = 1.0GHz$ , input transition time = 125ps (20% to 80%),  $V_{IHD} = V_{CC} - 1.0V$ ,  $V_{ILD} = V_{CC} - 1.5V$ , unless otherwise noted.)



![](_page_4_Figure_5.jpeg)

1.2 1.5 1.8 2.1 2.4 27 3.0 33

V<sub>IHD</sub> (V)

# **Pin Description**

| 2     | PIN                   | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|-------|-----------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|       | 1                     | Q0              | Noninverting Differential Output 0. Typically terminated with $100\Omega$ to $\overline{Q0}$ .                                                                                                                                                                                                                                                 |  |  |  |  |  |
| 2     | 2                     | QO              | Inverting Differential Output 0. Typically terminated with 100 $\Omega$ to Q0.                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| 2     | 3                     | Q1              | Noninverting Differential Output 1. Typically terminated with 100 $\Omega$ to $\overline{\Omega1}$ .                                                                                                                                                                                                                                           |  |  |  |  |  |
| 5     | 4                     | Q1              | Inverting Differential Output 1. Typically terminated with $100\Omega$ to Q1.                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|       | 5                     | Q2              | Noninverting Differential Output 2. Typically terminated with 100 $\Omega$ to $\overline{Q2}$ .                                                                                                                                                                                                                                                |  |  |  |  |  |
| Ξ     | 6                     | Q2              | Inverting Differential Output 2. Typically terminated with 100 $\Omega$ to Q2.                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|       | 7                     | Q3              | Noninverting Differential Output 3. Typically terminated with 100 $\Omega$ to $\overline{Q3}$ .                                                                                                                                                                                                                                                |  |  |  |  |  |
|       | 8                     | $\overline{Q3}$ | Inverting Differential Output 3. Typically terminated with 100 $\Omega$ to Q3.                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|       | 9                     | Q4              | Noninverting Differential Output 4. Typically terminated with 100 $\Omega$ to $\overline{Q4}$ .                                                                                                                                                                                                                                                |  |  |  |  |  |
|       | 10                    | $\overline{Q4}$ | Inverting Differential Output 4. Typically terminated with 100 $\Omega$ to Q4.                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|       | 11                    | GND             | Ground                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|       | 12                    | CLKSEL          | Clock Select Input. Drive low to select the CLK0, $\overline{\text{CLK0}}$ input. Drive high to select the CLK1, $\overline{\text{CLK1}}$ input. The CLKSEL threshold is equal to V <sub>BB</sub> . Internal 60k $\Omega$ pulldown to GND.                                                                                                     |  |  |  |  |  |
|       | 13                    | CLK0            | Noninverting Differential Clock Input 0. Internal 75k $\Omega$ pulldown to GND.                                                                                                                                                                                                                                                                |  |  |  |  |  |
|       | 14                    | <b>CLKO</b>     | Inverting Differential Clock Input 0. Internal 75k $\Omega$ pullup to V_{CC} and 75k $\Omega$ pulldown to GND.                                                                                                                                                                                                                                 |  |  |  |  |  |
|       | 15                    | V <sub>BB</sub> | Reference Output Voltage. Connect to the inverting or noninverting clock input to provide a reference for single-ended operation. When used, bypass with a $0.01\mu$ F ceramic capacitor to V <sub>CC</sub> ; otherwise, leave open.                                                                                                           |  |  |  |  |  |
|       | 16                    | CLK1            | Noninverting Differential Input 1. Internal 75k $\Omega$ pulldown to GND.                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|       | 17                    | CLK1            | Inverting Differential Input 1. Internal 75k $\Omega$ pullup to V <sub>CC</sub> and 75k $\Omega$ pulldown to GND.                                                                                                                                                                                                                              |  |  |  |  |  |
|       | 18, 20                | Vcc             | Positive Supply Voltage. Bypass $V_{CC}$ to GND with 0.1µF and 0.01µF ceramic capacitors. Place the capacitors as close to the device as possible with the smaller value capacitor closest to the device.                                                                                                                                      |  |  |  |  |  |
| www.E | JataSheet4U.com<br>19 | ĒN              | Output Enable Input. Outputs are synchronously enabled on the falling edge of the selected clock input when $\overline{\text{EN}}$ is low. Outputs are synchronously driven to a differential low state on the falling edge of the selected clock input when $\overline{\text{EN}}$ is high. Internal 60k $\Omega$ pulldown to GND (Figure 3). |  |  |  |  |  |

![](_page_6_Figure_2.jpeg)

Figure 1. MAX9310A Switching Characteristics with Single-Ended Input

![](_page_6_Figure_4.jpeg)

Figure 2. MAX9310A Timing Diagram

**MAX9310A** 

![](_page_7_Figure_3.jpeg)

Figure 3. MAX9310A Timing EN Diagram

# **Detailed Description**

The MAX9310A is a low-skew 1:5 differential driver with two selectable LVPECL inputs and LVDS outputs, designed for clock distribution applications. The selected clock accepts a differential input signal and reproduces it on five separate differential LVDS outputs. The inputs are biased with internal resistors such that the output is differential low when inputs are open. An onchip V<sub>BB</sub> reference output is available for single-ended input operation. The device is guaranteed to operate at frequencies up to 1.0GHz with LVDS output levels conforming to the EIA/TIA-644 standard.

The MAX9310A is designed for 3V to 3.6V operation in systems with a nominal 3.3V supply.

#### **Differential LVPECL Input**

The MAX9310A has two input differential pairs that accept differential LVPECL/HSTL inputs, and can be configured to accept single-ended LVPECL inputs www.Dthrough theouse of the VBB voltage-reference output. Each differential input pair has to be independently terminated. A select pin (CLKSEL) is used to activate the desired input. The maximum magnitude of the differential signal applied to the input is 3V. Specifications for the high and low voltages of a differential input (VIHD and VILD) and the differential input voltage (VIHD - VILD) apply simultaneously.

#### Single-Ended Inputs and VBB

The differential inputs can be configured to accept a single-ended input through the use of the V<sub>BB</sub> reference voltage. A noninverting, single-ended input is produced by connecting V<sub>BB</sub> to the  $\overline{CLK}_{-}$  input and applying a single-ended signal to the  $CLK_{-}$  input. Similarly, an inverting input is produced by connecting V<sub>BB</sub> to the CLK\_ input and applying the signal to the  $\overline{CLK}_{-}$  input. With a differential input configured as single ended (using V<sub>BB</sub>), the single-ended input can be driven to V<sub>CC</sub> and GND, or with a single-ended LVPECL signal. Note the single-ended input must be at least V<sub>BB</sub> ±95mV or a differential input of at least 95mV

to switch the outputs to the  $V_{OH}$  and  $V_{OL}$  levels specified in the *DC Electrical Characteristics* table (Figure 1).

When using the V<sub>BB</sub> reference output, bypass it with a 0.01µF ceramic capacitor to V<sub>CC</sub>. If the V<sub>BB</sub> reference is not used, leave unconnected. The V<sub>BB</sub> reference can source or sink 500µA. Use V<sub>BB</sub> only for inputs that are on the same device as the V<sub>BB</sub> reference.

#### Synchronous Enable

The MAX9310A is synchronously enabled and disabled with outputs in a differential low state to eliminate shortened clock pulses.  $\overline{EN}$  is connected to the input of an edge-triggered D flip-flop. After power-up, drive  $\overline{EN}$  low and toggle the selected clock input to enable the outputs. The outputs are enabled on the falling edge of the selected clock input after  $\overline{EN}$  goes low. The outputs are set to a differential low state on the falling edge of the selected clock input after  $\overline{EN}$  goes high (Figure 3).

#### **Input Bias Resistors**

Internal biasing resistors ensure a (differential) output low condition in the event that the inputs are not connected. The inverting input (CLK\_) is biased with a 75k $\Omega$  pulldown to GND and a 75k $\Omega$  pullup to V<sub>CC</sub>. The noninverting input (CLK\_) is biased with a 75k $\Omega$  pulldown to GND.

#### **Differential LVDS Output**

The LVDS outputs must be terminated with  $100\Omega$  across Q and  $\overline{Q}$ , as shown in the *Typical Application Circuit*. The outputs are short-circuit protected.

### Applications Information

#### Supply Bypassing

Bypass each V<sub>CC</sub> to GND with high-frequency surfacemount ceramic 0.1 $\mu$ F and 0.01 $\mu$ F capacitors in parallel as close to the device as possible, with the 0.01 $\mu$ F capacitor closest to the device. Use multiple parallel vias to minimize parasitic inductance. When using the V<sub>BB</sub> reference output, bypass it with a 0.01 $\mu$ F ceramic capacitor to V<sub>CC</sub>. If the V<sub>BB</sub> reference is not used, it can be left open.

#### **Controlled-Impedance Traces**

Input and output trace characteristics affect the performance of the MAX9310A. Connect high-frequency input and output signals to  $50\Omega$  characteristic impedance traces. Minimize the number of vias to prevent impedance discontinuities. Reduce reflections by maintaining the 50 $\Omega$  characteristic impedance through cables and connectors. Reduce skew within a differential pair by matching the electrical length of the traces.

#### Output Termination

Terminate the outputs with  $100\Omega$  across Q\_ and  $\overline{Q}_{-}$ , as shown in the *Typical Application Circuit*.

# \_Chip Information

TRANSISTOR COUNT: 716 PROCESS: Bipolar

www.DataSheet4U.com

![](_page_9_Figure_2.jpeg)

![](_page_9_Figure_3.jpeg)

MAX9310A

# 1:5 Clock Driver with Selectable LVPECL Inputs/Single-Ended Inputs and LVDS Outputs

### **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)

![](_page_10_Figure_4.jpeg)

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

#### Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

© 2002 Maxim Integrated Products

Printed USA

is a registered trademark of Maxim Integrated Products.

\_ 11