

# **ASSP Dual Serial Input** PLL Frequency Synthesizer(Small Package)

## **MB15F74UV**

#### DESCRIPTION

The Fujitsu MB15F74UV is a serial input Phase Locked Loop (PLL) frequency synthesizer with a 4000MHz and a 2000MHz prescalers. A 64/65 or a 128/129 for the 4000MHz prescaler, and a 32/33 or a 64/65 for the 2000MHz prescaler can be selected for the prescaler that enables pulse swallow operation.

The latest BiCMOS process is used, as a result a supply current is typically 9.0mA typ. at 3.0V. The supply voltage range is from 2.7V to 3.6V. A refined charge pump supplies well-balanced output current with 1.5mA and 6mA selectable by serial data. The data format and the function as fast locking are same as the previous one MB15F74UL. The new package (BCC18) decreases a mount area of MB15F74UV about 50% comparing with the former BCC20 (for dual PLL, MB15F74UL).

MB15F74UV is ideally suited for wireless mobile communications, such as W-CDMA.

#### **■ FEATURES**

- Very small package: BCC18 (2.4\*2.7\*0.45mm)
- High frequency operation: RF synthesizer: 4000MHz max IF synthesizer: 2000MHz max
- Low power supply voltage: Vcc = 2.7 to 3.6 V
- Ultra Low power supply current: Icc = 9.0 mA typ. (Vcc = 3.0V, Ta=25°C, SW=0 in RF, IF locking state)
- Direct power saving function : Power supply current in power saving mode

Typ. 0.1  $\mu$ A(Vcc=3.0V, Ta=25°C), Max. 10  $\mu$ A(Vcc=3.0V)

- I yp. 0.1 μA(Vcc=3.0V, Ta=25°C), Max. 10 μA(Vcc=3.0V)
  Dual modulus prescaler : 4000MHz prescaler(64/65 or 128/129) / 2000MHz prescaler(32/33 or 64/128)
  Serial input 14-bit programmable reference divider: R = 3 to 16,383
  Serial input programmable divider consisting of:

  Binary 7-bit swallow counter: 0 to 127
  Binary 11-bit programmable counter: 3 to 2,047

  On-chip phase comparator for fast lock and low pais
  On-chip phase control for phase comparator
  Operating temperature: Ta = -40 to 85°C

- Operating temperature: Ta = −40 to 85°C
- Sireal data format compatible with MB15F74UL

18-pad, Plastic BCC



(LCC-18P-M05)

MB15F74UV Aug. 2003 Edition 0.2

#### **■ PIN ASSIGNMENT**



## MB15F74UV

### **■ PIN DESCRIPTIONS**

| Pin No. | Pin<br>name        | I/O | Descriptions                                                                                                                                                                                                                |
|---------|--------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | GND                | -   | Ground for OSC input buffer and the shift registor circuit.                                                                                                                                                                 |
| 2       | finı⊧              | I   | Prescaler input pin for the IF-PLL section. Connection to an external VCO should be AC coupling.                                                                                                                            |
| 3       | XfinıF             | I   | Prescaler complimentary input for the IF-PLL section. This pin should be grounded via a capacitor.                                                                                                                          |
| 4       | GND <sub>IF</sub>  | -   | Ground for the IF-PLL section.                                                                                                                                                                                              |
| 5       | Vccif              | -   | Power supply voltage input pin for the IF-PLL section(except for the charge pump circuit), the shift register and the oscillator input buffer. When power is OFF, latched data of IF-PLL is lost.                           |
| 6       | Doif               | 0   | Charge pump output for the IF-PLL section. Phase characteristics of the phase detector can be reversed by FC-bit.                                                                                                           |
| 7       | PSıF               | I   | Power saving mode control for the IF-PLL section. This pin must be set at "L" Power-ON. (Open is prohibited.) PSIF = "H"; Normal mode PSIF = "L"; Power saving mode                                                         |
| 8       | LD/fout            | 0   | Lock detect signal output(LD)/ phase comparator monitoring outut (fout). The output signal is selected by a LDS bit in a serial data. LDS bit = "1"; outputs fout signal LDS bit = "0"; outputs LD sihnal                   |
| 9       | PS <sub>RF</sub>   | I   | Power saving mode control for the RF-PLL section. This pin must be set at "L" Power-ON. (Open is prohibited.) PSRF = "H"; Normal mode PSRF = "L"; Power saving mode                                                         |
| 10      | Dorf               | 0   | Charge pump output for the RF-PLL section. Phase characteristics of the phase detector can be reversed by FC-bit.                                                                                                           |
| 11      | VCCRF              | -   | Power supply voltage input pin for the RF-PLL section(except for the charge pump circuit).                                                                                                                                  |
| 12      | GNDrf              | 1   | Ground for the RF-PLL section.                                                                                                                                                                                              |
| 13      | Xfin <sub>RF</sub> | I   | Prescaler complimentary input for the RF-PLL section. This pin should be grounded via a capacitor.                                                                                                                          |
| 14      | finrf              | I   | Prescaler input pin for the RF-PLL.<br>Connction to an external VCO should be AC coupling.                                                                                                                                  |
| 15      | LE                 | I   | Load enable signal input (with the schmitt trigger circuit.) When LE is set "H", data in the shift register is transferred to the corresponding latch according to the control bit in a serial data.                        |
| 16      | Data               | I   | Serial data input (with the schmitt trigger circuit.) A data is transferred to the corresponding latch (IF-ref counter, IF-prog. counter, RF-ref. counter, RF-prog. counter) according to the control bit in a serial data. |
| 17      | Clock              | I   | Clock input for the 23-bit shift register (with the schmitt trigger circuit.) One bit data is shifted into the shift register on a rising edge of the clock.                                                                |
| 18      | OSCIN              | I   | The programmable reference divider input. TCXO should be connected with a AC coupling capacitor.                                                                                                                            |

### **MB15F74UV**

#### **■ BLOCK DIAGRAM**



MB15F74UV

#### ■ ABSOLUTE MAXIMUM RATINGS

| Parameter            | Symbol          | Rating           | Unit | Remark  |
|----------------------|-----------------|------------------|------|---------|
| Power supply voltage | Vcc             | -0.5 to +4.0     | V    |         |
| Input voltage        | Vı              | -0.5 to Vcc +0.5 | V    |         |
| Output valtage       | Vo              | GND to Vcc       | V    | LD/fout |
| Output voltage       | V <sub>DO</sub> | GND to Vcc       | V    | Do      |
| Storage temperature  | Tstg            | -55 to +125      | °C   |         |

Note: Permanent device damage may occur if the above **Absolute Maximum Ratings** are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### ■ RECOMMENDED OPERATING CONDITIONS

| Parameter             | Symbol   |      | Value |      | Unit  | Remark        |
|-----------------------|----------|------|-------|------|-------|---------------|
| raiailietei           | Syllibol | Min. | Тур.  | Max. | Oille | Nemark        |
| Power supply voltage  | Vcc      | 2.7  | 3.0   | 3.6  | V     | Vccrf = Vccif |
| Input voltage         | Vı       | GND  | _     | Vcc  | V     |               |
| Operating temperature | Ta       | -40  | _     | +85  | °C    |               |

#### **Handling Precautions**

- (1) VCCRF and, VCCIF must supply equal voltage.

  Even if either RF-PLL or IF-PLL is not used, power must be supplied to both VCCRF and VCCIF to keep them equal. It is recommended that the non-use PLL is controlled by power saving function.
- (2) To protect against damage by electrostatic discharge, note the following handling precautions:
  - -Store and transport devices in conductive containers.
  - -Use properly grounded workstations, tools, and equipment.
  - -Turn off power before inserting or removing this device into or from a socket.
  - -Protect leads with conductive sheet, when transporting a board mounted device.

MB15F74UV

Aug. 2003 Edition 0.2

#### ■ ELECTRICAL CHARACTERISTICS

 $(Vcc = 2.7 \text{ to } 3.6 \text{ V}, Ta = -40 \text{ to } +85^{\circ}\text{C})$ 

| Domonoston                    |                      | Comple al                 | O a maliti a m                    |               | Value |                 | l lm!4 |
|-------------------------------|----------------------|---------------------------|-----------------------------------|---------------|-------|-----------------|--------|
| Parameter                     |                      | Symbol                    | Condition                         | Min.          | Тур.  | Max.            | Unit   |
| Dawar aynah, ay               |                      | Iccif                     | fini=2000MHz<br>Vcci=3.0V         | 2.1           | 2.5   | 3.2             | mA     |
| Power supply cu               | rrent"               | Iccrf                     | finr=2500MHz<br>VCCr=3.0V         | 5.7           | 6.5   | 8.4             | mA     |
| Dower coving our              | ront*0               | IPSIF                     | PSif=PSRF= "L"                    | _             | 0.1*2 | 10              | μΑ     |
| Power saving cur              | rent                 | IPSRF                     | PSif=PSRF= "L"                    | _             | 0.1*2 | 10              | μΑ     |
|                               | fin <sub>IF</sub> *3 | finıF                     | IF PLL                            | 200           | _     | 2000            | MHz    |
| Operating frequency           | fin <sub>RF</sub> *3 | fin <sub>RF</sub>         | RF PLL                            | 2000          | _     | 4000            | MHz    |
|                               | OSCIN                | fosc                      | _                                 | 3             | _     | 40              | MHz    |
|                               | finı⊧                | Pfin₁⊧                    | IF PLL, 50 Ω system               | -15           | _     | +2              | dBm    |
| Input sensitivity             | fin <sub>RF</sub>    | Pfinre                    | RF PLL, 50 Ω system               | -10           | _     | +2              | dBm    |
|                               | OSCIN                | Vosc                      | _                                 | 0.5           | _     | 1.5             | Vp-p   |
| "H" level Input voltage       | Data,<br>Clock,      | Vıн                       | Schmitt trigger input             | Vcc × 0.7+0.4 | _     | _               | V      |
| "L" level Input voltage       | LE                   | VIL                       | Schmitt trigger input             | _             | _     | Vcc×<br>0.3-0.4 | V      |
| "H" level Input voltage       | PS                   | Vıн                       | -                                 | Vcc×<br>0.7   | _     | _               | V      |
| "L" level Input voltage       | 73                   | VIL                       | -                                 | _             | _     | Vcc×<br>0.3     | V      |
| "H" level Input current       | Data,                | Iıн*⁴                     | _                                 | -1.0          | _     | +1.0            |        |
| "L" level Input current       | Clock,<br>LE, PS     | I <sub>IL</sub> *4        | _                                 | -1.0          | _     | +1.0            | μΑ     |
| "H" level output voltage      | LD/fout              | Vон                       | Vcc=2.7V, Iон=-1mA                | Vcc -<br>0.4  | -     | -               | V      |
| "L" level output voltage      |                      | Vol                       | Vcc=2.7V, loL=1mA                 | _             | _     | 0.4             |        |
| "H" level output voltage      | Doir                 | VDOH                      | Vcc=2.7V, IDOH=-0.5mA             | Vcc -<br>0.4  | _     | _               | V      |
| "L" level output voltage      | Dorf                 | V <sub>DOL</sub>          | Vcc=2.7V, IDOL=0.5mA              | _             | _     | 0.4             |        |
| High impedance cutoff current | Doif<br>Dorf         | loff                      | Vcc=2.7V,<br>Voff=0.5V to Vp-0.5V | _             | _     | 2.5             | nA     |
| "H"level Output current       | I D/fourt            | <b>І</b> он <sup>*4</sup> | Vcc = 2.7V                        | _             | _     | -1.0            | m ^    |
| "L" level Output current      | LD/fout              | IDOL                      | Vcc = 2.7V                        | 1.0           | -     | _               | mA     |

(Continued)

 $(Vcc = 2.4 \text{ to } 3.6 \text{ V}, Ta = -40 \text{ to } +85^{\circ}\text{C})$ 

|                          |                    |         |                                                       | ,           |      | Value |      |      |
|--------------------------|--------------------|---------|-------------------------------------------------------|-------------|------|-------|------|------|
| Parameter                |                    | Symbol  | Cond                                                  | ition       | Min. | Тур.  | Max. | Unit |
|                          |                    |         | Vcc=2.7 V                                             | CS bit ="1" | -8.2 | -6.0  | -4.1 |      |
| "H"level Output current  | <b>D</b> отх*8     | IDOH*4  | V <sub>DOH</sub> =V <sub>cc</sub> /2<br>Ta= 25°C      | CS bit ="0" | -2.2 | -1.5  | -0.8 | A    |
|                          | Dorx               |         | Vcc=2.7 V                                             | CS bit ="1" | 4.1  | 6.0   | 8.2  | mA   |
| "L" level Output current |                    | IDOL    | V <sub>DOL</sub> =V <sub>cc</sub> /2<br>Ta= 25°C      | CS bit ="0" | 8.0  | 1.5   | 2.2  |      |
|                          | IDOL/IDOH          | IDOMT*5 | V <sub>DO</sub> =V <sub>CC</sub> /2                   |             | _    | 3     | _    | %    |
| Charge pump              | vs V <sub>DO</sub> | IDOVD*6 | 0.5V ≤ V <sub>DO</sub> ≤ V                            | √cc-0.5V    | _    | 10    | _    | %    |
| current rate             | vs Ta              | IDOTA*7 | -40°C ≤ Ta ≤ 8<br>V <sub>DO</sub> =V <sub>cc</sub> /2 | 35 °C,      | _    | 5     | -    | %    |

- \*1: Conditions; fosc=12.8MHz, Ta = 25°C, SW="L" in locking state.
- \*2: Vcc=2.7V, fosc=12.8MHz, Ta = 25°C, in power saving mode.
- \*3: AC coupling. 1000pF capacitor is connected under the condition of min. operating frequency.
- \*4: The symbol "-"(minus) means direction of current flow.
- \*5: Vcc=3.0V, Ta=25°C (||I<sub>3</sub>| |I<sub>4</sub>|| ) / [( |I<sub>3</sub>| + |I<sub>4</sub>| )/2] x 100(%)
- \*6: Vcc=3.0V, Ta=25°C [(  $||I_2| |I_1||$  ) /2 ] / [(  $|I_1| + |I_2|$  )/2] x 100(%) (Applied to each IDOL, IDOH)
- \*7: Vcc=3.0V, [(||IDO(85C)| |IDO(-40C)||) /2] / [(|IDO(85C)| + |IDO(-40C)|) /2] x 100(%) (Applied to each IDOL, IDOH)
- \*8: When Charge pump current is measured, set LDS="0", T1="0" and T2="1".
- \*9: PSIF=PSRF=GND (VIL=GND and VIH=Vcc for Clock, Data, LE)



Aug. 2003 **MB15F74UV** Edition 0.2

#### FUNCTIONAL DESCRIPTIONS

The divide ratio can be calculated using the following equation:

 $f_{VCO} = \{(P \times N) + A\} \times f_{OSC} \div R$ 

Output frequency of external voltage controlled oscillator (VCO) fvco:

Preset divide ratio of dual modulus prescaler (32 or 64 for IF-PLL, 64 or 128 for RF-PLL) P:

Preset divide ratio of binary 11-bit programmable counter (3 to 2.047) N:

Preset divide ratio of binary 7-bit swallow counter ( $0 \le A \le 127$ , condition; A < N) A:

Reference oscillation frequency fosc:

Preset divide ratio of binary 14-bit programmable reference counter (3 to 16,383) R:

#### Serial Data Input

Serial data is entered using three pins, Data pin, Clock pin, and LE pin. Programmable dividers of IF/RF-PLL sections, programmable reference dividers of IF/RF-PLL sections are controlled individually.

Serial data of binary data is entered through Data pin.

On a rising edge of clock, one bit of serial data is transferred into the shift register. On a rising edge of load enable signal, the data stored in the shift register is transferred to one of latch of them depending upon the control bit data setting.

Table1. Control Bit

| Con | ntrol bit | Destination of serial data                                      |
|-----|-----------|-----------------------------------------------------------------|
| CN1 | CN2       | Destination of Serial data                                      |
| 0   | 0         | The programmable reference counter for the IF-PLL.              |
| 1   | 0         | The programmable reference counter for the RF-PLL.              |
| 0   | 1         | The programmable counter and the swallow counter for the IF-PLL |
| 1   | 1         | The programmable counter and the swallow counter for the RF-PLL |

#### **Shift Register Configuration**



T1. 2 : LD/fout output setting bit CS : Charge pump current select bit

[Table. 8]

: Dummy bits(Set "0" or "1") Χ

NOTE: Data input with MSB first.

| LSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |                 |                 |        | ı      |        | Dat    | ta Flo | w —    | <del>-</del> |        | T.     | T      | T.     | T.     | T      | T      | T.     | ı      |         | MSI     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|-----------------|--------|--------|--------|--------|--------|--------|--------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------|---------|
| 1 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3           | 4               | 5               | 6      | 7      | 8      | 9      | 10     | 11     | 12           | 13     | 14     | 15     | 16     | 17     | 18     | 19     | 20     | 21     | 22      | 23      |
| C C N N 1 2                                                                                                                                                                                                                                                                                                                                                                                                                                                         | L<br>D<br>S | S<br>W<br>IF/RF | F<br>C<br>IF/RF | A<br>1 | A<br>2 | A<br>3 | A<br>4 | A<br>5 | A<br>6 | A<br>7       | N<br>1 | N<br>2 | N<br>3 | N<br>4 | N<br>5 | N<br>6 | N<br>7 | N<br>8 | N<br>9 | N<br>10 | N<br>11 |
| CN1, 2 : Control bit [Table. 1]  N1 to N11 : Divide ratio setting bits for the programmable counter (3 to 2,047) [Table. 4]  A1 to A7 : Divide ratio setting bits for the swallow counter (0 to 127) [Table. 5]  SWIF/RF : Divide ratio setting bit for the prescaler (32/33 or 64/65 for the SWIF, 64/65 or 128/129 for the SWRF)  FCIF/RF : Phase control bit for the phase detector(IF : FCIF, RF : FCRF) [Table. 7]  LDS : LD/fout signal select bit [Table. 3] |             |                 |                 |        |        |        |        |        |        |              |        |        |        |        |        |        |        |        |        |         |         |

Table2. Binary 14-bit Programmable Reference Counter Data Setting

| Divide<br>ratio<br>(R) | R<br>14 | R<br>13 | R<br>12 | R<br>11 | R<br>10 | R<br>9 | R<br>8 | R<br>7 | R<br>6 | R<br>5 | R<br>4 | R<br>3 | R<br>2 | R<br>1 |
|------------------------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| 3                      | 0       | 0       | 0       | 0       | 0       | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 1      |
| 4                      | 0       | 0       | 0       | 0       | 0       | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 0      | 0      |
| ·                      | •       | •       | •       |         | •       | •      | •      | •      | •      | •      | •      |        | •      | •      |
| 16383                  | 1       | 1       | 1       | 1       | 1       | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |

Note: • Divide ratio less than 3 is prohibited.

Table.3 LD/fout output Selectable Bit Setting

| LD/fout | pin state        | LDS | T1 | T2 |
|---------|------------------|-----|----|----|
|         |                  | 0   | 0  | 0  |
| LD o    | utput            | 0   | 1  | 0  |
|         |                  | 0   | 1  | 1  |
|         | frıF             | 1   | 0  | 0  |
| fout    | fr <sub>RF</sub> | 1   | 1  | 0  |
| output  | fpıғ             | 1   | 0  | 1  |
|         | fprf             | 1   | 1  | 1  |

## **MB15F74UV**

**Table.4 Binary 11-bit Programmable Counter Data Setting** 

| Divide<br>ratio<br>(N) | N<br>11 | N<br>10 | N<br>9 | N<br>8 | N<br>7 | <b>N</b><br>6 | N<br>5 | N<br>4 | N<br>3 | N<br>2 | N<br>1 |
|------------------------|---------|---------|--------|--------|--------|---------------|--------|--------|--------|--------|--------|
| 3                      | 0       | 0       | 0      | 0      | 0      | 0             | 0      | 0      | 0      | 1      | 1      |
| 4                      | 0       | 0       | 0      | 0      | 0      | 0             | 0      | 0      | 1      | 0      | 0      |
|                        |         |         | •      |        | •      | •             |        |        | •      |        | •      |
| 2047                   | 1       | 1       | 1      | 1      | 1      | 1             | 1      | 1      | 1      | 1      | 1      |

Note: • Divide ratio less than 3 is prohibited.

**Table.5 Binary 7-bit Swallow Counter Data Setting** 

| Divide<br>ratio<br>(N) | A<br>7 | A<br>6 | A<br>5 | A<br>4 | A<br>3 | A<br>2 | A<br>1 |
|------------------------|--------|--------|--------|--------|--------|--------|--------|
| 0                      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |
| 1                      | 0      | 0      | 0      | 0      | 0      | 0      | 1      |
| •                      |        | •      | •      | •      | •      | •      | •      |
| 127                    | 1      | 1      | 1      | 1      | 1      | 1      | 1      |

Note: • Divide ratio (A) range = 0 to 127

**Table. 6 Prescaler Data Setting** 

|              |        | SW = "1" | SW = "0" |
|--------------|--------|----------|----------|
| Prescaler    | IF-PLL | 32/33    | 64/65    |
| divide ratio | RF-PLL | 64/65    | 128/129  |

Table. 7 Phase Comparator Phase Switching Data Setting

|              | FCif,Rf = 1 FCif,Rf = |   |  |  |
|--------------|-----------------------|---|--|--|
|              | <b>Do</b> IF,RF       |   |  |  |
| fr > fp      | Н                     | L |  |  |
| fr = fp      | Z                     | Z |  |  |
| fr < fp      | L                     | Н |  |  |
| VCO polarity | 1                     | 2 |  |  |

Note: • Z = High-impedance

 Depending upon the VCO and LPF polarity, FC bit should be set.



MB15F74UV

**Table. 8 Charge Pump Current Setting** 

| CS | Current value   |  |  |
|----|-----------------|--|--|
| 1  | <u>+</u> 6.0 mA |  |  |
| 0  | <u>+</u> 1.5 mA |  |  |

#### 4. Power Saving Mode (Intermittent Mode Control Circuit)

#### Table 9. PS Pin Setting

| PS pin | Status            |  |  |
|--------|-------------------|--|--|
| Н      | Normal mode       |  |  |
| L      | Power saving mode |  |  |

The intermittent mode control circuit reduces the PLL power consumption.

By setting the PS pin low, the device enters into the power saving mode, reducing the current consumption. See the Electrical Characteristics chart for the specific value.

The phase detector output, Do, becomes high impedance.

For the single PLL, the lock detector, LD, remains high, indicating a locked condition.

For the dual PLL, the lock detector, LD, is as shown in the LD Output Logic table.

Setting the PS pin high, releases the power saving mode, and the device works normally.

The intermittent mode control circuit also ensures a smooth startup when the device returns to normal operation. When the PLL is returned to normal operation, the phase comparator output signal is unpredictable. This is because of the unknown relationship between the comparison frequency (fp) and the reference frequency (fr) which can cause a major change in the comparator output, resulting in a VCO frequency jump and an increase in lockup time.

To prevent a major VCO frequency jump, the intermittent mode control circuit limits the magnitude of the error signal from the phase detector when it returns to normal operation.

Note: When power (Vcc) is first applied, the device must be in standby mode.

## **MB15F74UV**

Note: • PS pin must be set at "L" for Power ON.



#### ■ SERIAL DATA INPUT TIMING



On the rising edge of the clock, one bit of data is transferred into the shift register.

| Parameter | Min. | Тур. | Max. | Unit |
|-----------|------|------|------|------|
| t1        | 20   | _    | -    | ns   |
| t2        | 20   | _    | _    | ns   |
| t3        | 30   | _    | _    | ns   |
| t4        | 30   | _    | _    | ns   |

| Parameter | Min. | Тур. | Max. | Unit |
|-----------|------|------|------|------|
| t5        | 100  | _    | _    | ns   |
| t6        | 20   | _    | _    | ns   |
| t7        | 100  | _    | _    | ns   |
|           |      |      |      |      |

Note: LE should be "L" when the data is transferred into the shift register.

### **MB15F74UV**

#### PHASE DETECTOR OUTPUT WAVEFORM



Note: • Phase error detection range =  $-2\pi$  to  $+2\pi$ 

- Pulses on DoiF/RF signals are output to prevent dead zone.
- LD output becomes low when phase error is two or more.
- LD output becomes high when phase error is twL or less and continues to be so for three cycles or more.
- twu and twL depend on OSCin input frequency as follows.
   twu ≥ 2/fosc: i.e. twu ≥ 156.3ns when foscin = 12.8 MHz
   twL ≤ 4/fosc: i.e. twL ≤ 312.5ns when foscin = 12.8 MHz

## MB15F74UV

#### ■ TEST CIRCUIT (for Measuring Input Sensitivity fin/OSCin)



MB15F74UV Aug. 2003 Edition 0.2

#### ■ APPLICATION EXAMPLE



## MB15F74UV

#### ■ PACKAGE DIMENSION

