# Memory FRAM

# 2 M (256 K $\times$ 8) Bit SPI

# MB85RS2MT

# DESCRIPTION

MB85RS2MT is a FRAM (Ferroelectric Random Access Memory) chip in a configuration of 262,144 words  $\times$  8 bits, using the ferroelectric process and silicon gate CMOS process technologies for forming the nonvolatile memory cells.

MB85RS2MT adopts the Serial Peripheral Interface (SPI).

The MB85RS2MT is able to retain data without using a back-up battery, as is needed for SRAM. The memory cells used in the MB85RS2MT can be used for 10<sup>13</sup> read/write operations, which is a significant improvement over the number of read and write operations supported by Flash memory and E<sup>2</sup>PROM. MB85RS2MT does not take long time to write data like Flash memories or E<sup>2</sup>PROM, and MB85RS2MT takes no wait time.

# ■ FEATURES

- Bit configuration
- Serial Peripheral Interface
- Operating frequency
- High endurance
- Data retention
- Operating power supply voltage
- Low power consumption

: 262,144 words × 8 bits : SPI (Serial Peripheral Interface)

: 8-pin plastic SOP (FPT-8P-M08) 8-pin plastic DIP (DIP-8P-M03)

- Correspondent to SPI mode 0 (0, 0) and mode 3 (1, 1)
- : 25 MHz (Max)
  - For FSTRD command 2.7 V to 3.6 V, 40 MHz (Max)
  - : 10<sup>13</sup> times / byte
  - : 10 years (+85 °C)

**RoHS** compliant

- : 1.8 V to 3.6 V
  - : Operating power supply current 10.6 mA (Max@25 MHz) (TBD) Standby current 150 μA (Max) (TBD) Sleep current 10 μA (Max) (TBD)
- Operation ambient temperature range : -40 °C to +85 °C
- Package

FUJITSU

## ■ PIN ASSIGNMENT



# PIN FUNCTIONAL DESCRIPTIONS

| Pin No. | Pin Name | Functional description                                                                                                                                                                                                                                                                                                                                          |
|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | CS       | Chip Select pin<br>This is an input pin to make chips select. When $\overline{CS}$ is "H" level, device is in deselect<br>(standby) status and SO becomes High-Z. Inputs from other pins are ignored for this<br>time. When $\overline{CS}$ is "L" level, device is in select (active) status. $\overline{CS}$ has to be "L" level before<br>inputting op-code. |
| 3       | WP       | Write Protect pin<br>This is a pin to control writing to a status register. The writing of status register (see "■<br>STATUS REGISTER") is protected in related with WP and WPEN. See "■ WRITING<br>PROTECT" for detail.                                                                                                                                        |
| 7       | HOLD     | Hold pin<br>This pin is used to interrupt serial input/output without making chips deselect. When<br>HOLD is "L" level, hold operation is activated, SO becomes High-Z, SCK and SI become<br>do not care. While the hold operation, CS has to be retained "L" level.                                                                                            |
| 6       | SCK      | Serial Clock pin<br>This is a clock input pin to input/output serial data. SI is loaded synchronously to a rising<br>edge, SO is output synchronously to a falling edge.                                                                                                                                                                                        |
| 5       | SI       | Serial Data Input pin<br>This is an input pin of serial data. This inputs op-code, address, and writing data.                                                                                                                                                                                                                                                   |
| 2       | SO       | Serial Data Output pin<br>This is an output pin of serial data. Reading data of FRAM memory cell array and status<br>register data are output. This is High-Z during standby.                                                                                                                                                                                   |
| 8       | VDD      | Supply Voltage pin                                                                                                                                                                                                                                                                                                                                              |
| 4       | VSS      | Ground pin                                                                                                                                                                                                                                                                                                                                                      |

# PRELIMINARY

# BLOCK DIAGRAM





# SPI MODE



# SERIAL PERIPHERAL INTERFACE (SPI)

MB85RS2MT works as a slave of SPI. More than 2 devices can be connected by using microcontroller equipped with SPI port. By using a microcontroller not equipped with SPI port, SI and SO can be bus connected to use.



## ■ STATUS REGISTER

| Bit No. | Bit Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7       | WPEN     | Status Register Write Protect<br>This is a bit composed of nonvolatile memories (FRAM). WPEN protects<br>writing to a status register (refer to "■ WRITING PROTECT") relating with<br>WP input. Writing with the WRSR command and reading with the RDSR<br>command are possible.                                                                                                                                                                                                                                               |
| 6 to 4  | _        | Not Used Bits<br>These are bits composed of nonvolatile memories, writing with the WRSR<br>command is possible. These bits are not used but they are read with the<br>RDSR command.                                                                                                                                                                                                                                                                                                                                            |
| 3       | BP1      | Block Protect<br>This is a bit composed of nonvolatile memory. This defines size of write                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2       | BP0      | protect block for the WRITE command (refer to "■ BLOCK PROTECT").<br>Writing with the WRSR command and reading with the RDSR command<br>are possible.                                                                                                                                                                                                                                                                                                                                                                          |
| 1       | WEL      | Write Enable Latch         This indicates FRAM Array and status register are writable. The WREN         command is for setting, and the WRDI command is for resetting. With the         RDSR command, reading is possible but writing is not possible with the         WRSR command. WEL is reset after the following operations.         After power ON.         After WRDI command recognition.         The rising edge of CS after WRSR command recognition.         The rising edge of CS after WRITE command recognition. |
| 0       | 0        | This is a bit fixed to "0".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

# ■ OP-CODE

MB85RS2MT accepts 9 kinds of command specified in op-code. Op-code is a code composed of 8 bits shown in the table below. Do not input invalid codes other than those codes. If  $\overline{CS}$  is risen while inputting op-code, the command are not performed.

| Name  | Description              | Op-code    |
|-------|--------------------------|------------|
| WREN  | Set Write Enable Latch   | 0000 0110в |
| WRDI  | Reset Write Enable Latch | 0000 0100в |
| RDSR  | Read Status Register     | 0000 0101в |
| WRSR  | Write Status Register    | 0000 0001в |
| READ  | Read Memory Code         | 0000 0011в |
| WRITE | Write Memory Code        | 0000 0010в |
| RDID  | Read Device ID           | 1001 1111в |
| FSTRD | Fast Read Memory Code    | 0000 1011в |
| SLEEP | Sleep Mode               | 1011 1001в |

# 

#### • WREN

The WREN command sets WEL (Write Enable Latch) . WEL has to be set with the WREN command before writing operation (WRSR command and WRITE command) . WREN command is applicable to "Up to 25 MHz operation".



#### • WRDI

The WRDI command resets WEL (Write Enable Latch) . Writing operation (WRSR command and WRITE command) are not performed when WEL is reset. WRDI command is applicable to "Up to 25 MHz operation".



#### • RDSR

The RDSR command reads status register data. After op-code of RDSR is input to SI, 8-cycle clock is input to SCK. The SI value is invalid for this time. SO is output synchronously to a falling edge of SCK. In the RDSR command, repeated reading of status register is enabled by sending SCK continuously before rising of  $\overline{CS}$ . RDSR command is applicable to "Up to 25 MHz operation".



#### • WRSR

The WRSR command writes data to the nonvolatile memory bit of status register. After performing WRSR op-code to a SI pin, 8 bits writing data is input. WEL (Write Enable Latch) is not able to be written with WRSR command. A SI value correspondent to bit 1 is ignored. Bit 0 of the status register is fixed to "0" and cannot be written. The SI value corresponding to bit 0 is ignored. WP signal level shall be fixed before performing WRSR command, and do not change the WP signal level until the end of command sequence. WRSR command is applicable to "Up to 25 MHz operation".



#### • READ

The READ command reads FRAM memory cell array data. Arbitrary 24 bits address and op-code of READ are input to SI. The 6-bit upper address bit is invalid. Then, 8-cycle clock is input to SCK. SO is output synchronously to the falling edge of SCK. While reading, the SI value is invalid. When  $\overline{CS}$  is risen, the READ command is completed, but keeps on reading with automatic address increment which is enabled by continuously sending clocks to SCK in unit of 8 cycles before  $\overline{CS}$  rising. When it reaches the most significant address, it rolls over to the starting address, and reading cycle keeps on infinitely. READ command is applicable to "Up to 25 MHz operation".



#### • WRITE

The WRITE command writes data to FRAM memory cell array. WRITE op-code, arbitrary 24 bits of address and 8 bits of writing data are input to SI. The 6-bit upper address bit is invalid. When 8 bits of writing data is input, data is written to FRAM memory cell array. Risen  $\overline{CS}$  will terminate the WRITE command, but if you continue sending the writing data for 8 bits each before  $\overline{CS}$  rising, it is possible to continue writing with automatic address increment. When it reaches the most significant address, it rolls over to the starting address, and writing cycle can be continued infinitely. WRITE command is applicable to "Up to 25 MHz operation".

|                                                                                                                                              | - |
|----------------------------------------------------------------------------------------------------------------------------------------------|---|
| 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 26 27 28 29 30 31 32 33 34 35 36 37 38 39<br>SCK                                                       | - |
| OP-CODE 24-bit Address Data In<br>SI \ 0 0 0 0 0 0 1 \ 0 / X X X X X X X X 17 16 \ X 5 X 4 X 3 X 2 X 1 X 0 X 7 X 6 X 5 X 4 X 3 X 2 X 1 X 0 X | - |
| MSB High-Z LSB MSB LSB                                                                                                                       | - |
| SO                                                                                                                                           | - |
|                                                                                                                                              |   |

#### • FSTRD

The FSTRD command reads FRAM memory cell array data. Arbitrary 24 bits address and op-code of FSTRD are input to SI followed by 8 bits dummy. The 6-bit upper address bit is invalid. Then, 8-cycle clock is input to SCK. SO is output synchronously to the falling edge of SCK. While reading, the SI value is invalid. When  $\overline{CS}$  is risen, the FSTRD command is completed, but keeps on reading with automatic address increment which is enabled by continuously sending clocks to SCK in unit of 8 cycles before  $\overline{CS}$  rising. When it reaches the most significant address, it rolls over to the starting address, and reading cycle keeps on infinitely. FSTRD command is applicable to "Up to 25 MHz (1.8 V to 2.7 V) and 40 MHz (2.7 V to 3.6 V) operation".

| CS  |                                                                                                                                                   | - |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|---|
| SCK | 0 1 2 3 4 5 6 7 8 9 10 11 12 13 1415 29 30 31 32 33 38 39 40 41 42 43 44 45 46 47<br>OP-CODE 24-bit Address 8-bit Dummy                           | - |
| SI  | $10000/1\sqrt{11} \times $ | _ |
| SO  | MSB High-Z LSB MSB Data Out LSB                                                                                                                   | - |
|     | Invali                                                                                                                                            | d |

#### • RDID

The RDID command reads fixed Device ID. After performing RDID op-code to SI, 32-cycle clock is input to SCK. The SI value is invalid for this time. SO is output synchronously to a falling edge of SCK. The output is in order of Manufacturer ID (8bit)/Continuation code (8bit)/Product ID (1st Byte)/Product ID (2nd Byte). In the RDID command, SO holds the output state of the last bit after 32-bit Device ID output by continuously sending SCK clock before CS is risen. RDID command is applicable to "Up to 25 MHz operation".

| cs                    |                                                                                                  |         |        |   |    |         |   |   |             |         |
|-----------------------|--------------------------------------------------------------------------------------------------|---------|--------|---|----|---------|---|---|-------------|---------|
|                       |                                                                                                  |         |        |   |    |         |   |   |             |         |
| SI1 0 0               | SI 1 0 0 0 1 1 1 1 1 1 Invalid                                                                   |         |        |   |    |         |   |   |             |         |
| SO High-Z             | so High-Z Data Out Data Out Data Out<br>(31)(30)(29)(28) )(8)(7)(6)(5)(4)(3)(2)(1)(0)<br>MSB LSB |         |        |   |    |         |   |   |             |         |
|                       |                                                                                                  |         |        | b | it |         |   |   | 1           |         |
|                       | 7                                                                                                | 6       | 5      | 4 | 3  | 2       | 1 | 0 | Hex         |         |
| Manufacturer ID       | 0                                                                                                | 0       | 0      | 0 | 0  | 1       | 0 | 0 | 04н         | Fujitsu |
| Continuation code     | 0                                                                                                | 1       | 1      | 1 | 1  | 1       | 1 | 1 | <b>7</b> Fн |         |
|                       | Pron                                                                                             | rietary | / 1160 |   | ſ  | Density |   |   | Hex         | <br>]   |
| Product ID (1st Byte) | 0                                                                                                |         | 1      | 0 | 1  |         | 0 | 0 | <b>28</b> н |         |
| (                     | Ŭ                                                                                                | Ŭ       | •      | • |    | Ŭ       | • | Ŭ |             |         |
|                       | Proprietary use                                                                                  |         |        |   |    | se      |   |   | Hex         | ]       |
| Product ID (2nd Byte) | 0                                                                                                | 0       | 0      | 0 | 0  | 0       | 1 | 1 | 03н         |         |
|                       |                                                                                                  |         |        |   |    |         |   |   |             |         |

FUITSU

#### • SLEEP

The SLEEP command shifts the LSI to a low power mode called "SLEEP mode". The transition to the SLEEP mode is carried out at the rising edge of  $\overline{CS}$  after operation code in the SLEEP command. However, when at least one SCK clock is inputted before the rising edge of  $\overline{CS}$  after operation code in the SLEEP command, this SLEEP command is canceled.

After the SLEEP mode transition, SCK and SI inputs are ignored and SO changes to a Hi-Z state.



Returning to an normal operation from the SLEEP mode is carried out after t<sub>REC</sub> (Max 400  $\mu$ s) time from the falling edge of  $\overline{CS}$  (see the figure below). It is possible to return  $\overline{CS}$  to H level before t<sub>REC</sub> time. However, it is prohibited to bring down  $\overline{CS}$  to L level again during t<sub>REC</sub> period.



# BLOCK PROTECT

Writing protect block for WRITE command is configured by the value of BP0 and BP1 in the status register.

| BP1 | BP0 | Protected Block              |
|-----|-----|------------------------------|
| 0   | 0   | None                         |
| 0   | 1   | 30000н to 3FFFFн (upper 1/4) |
| 1   | 0   | 20000н to 3FFFFн (upper 1/2) |
| 1   | 1   | 00000н to 3FFFFн (all)       |

# WRITING PROTECT

Writing operation of the WRITE command and the WRSR command are protected with the value of WEL, WPEN,  $\overline{WP}$  as shown in the table.

| WEL | WPEN | WP | Protected Blocks | Unprotected Blocks | Status Register |
|-----|------|----|------------------|--------------------|-----------------|
| 0   | Х    | Х  | Protected        | Protected          | Protected       |
| 1   | 0    | Х  | Protected        | Unprotected        | Unprotected     |
| 1   | 1    | 0  | Protected        | Unprotected        | Protected       |
| 1   | 1    | 1  | Protected        | Unprotected        | Unprotected     |

# ■ HOLD OPERATION

Hold status is retained without aborting a command if HOLD is "L" level while CS is "L" level. The timing for starting and ending hold status depends on the SCK to be "H" level or "L" level when a HOLD pin input is transited to the hold condition as shown in the diagram below. In case the HOLD pin transited to "L" level when SCK is "L" level, return the HOLD pin to "H" level at SCK being "L" level. In the same manner, in case the HOLD pin transited to "L" level when SCK is "L" level when SCK is "H" level when SCK is "H" level when SCK is "H" level at SCK being "L" level. In the same manner, in case the HOLD pin transited to "L" level when SCK is "H" level, return the HOLD pin to "H" level at SCK being "H" level. Arbitrary command operation is interrupted in hold status, SCK and SI inputs become do not care. And, SO becomes High-Z while reading command (RDSR, READ). If CS is rising during hold status, a command is aborted. In case the command is aborted before its recognition, WEL holds the value before transition to hold status.



# ■ ABSOLUTE MAXIMUM RATINGS

| Parameter                     | Symbol | Rat   | Unit      |      |  |
|-------------------------------|--------|-------|-----------|------|--|
| Farameter                     | Symbol | Min   | Max       | Unit |  |
| Power supply voltage*         | Vdd    | - 0.5 | + 4.0     | V    |  |
| Input voltage*                | VIN    | - 0.5 | Vdd + 0.5 | V    |  |
| Output voltage*               | Vout   | - 0.5 | Vdd + 0.5 | V    |  |
| Operation ambient temperature | TA     | - 40  | + 85      | °C   |  |
| Storage temperature           | Tstg   | - 55  | + 125     | °C   |  |

\*:These parameters are based on the condition that Vss is 0 V.

WARNING: Semiconductor devices may be permanently damaged by application of stress (including, without limitation, voltage, current or temperature) in excess of absolute maximum ratings. Do not exceed any of these ratings.

## RECOMMENDED OPERATING CONDITIONS

| Parameter                     | Symbol |                    | Unit |                    |      |  |
|-------------------------------|--------|--------------------|------|--------------------|------|--|
| Farameter                     | Symbol | Min                | Тур  | Max                | onit |  |
| Power supply voltage*         | Vdd    | 1.8                | 3.3  | 3.6                | V    |  |
| Input high voltage*           | VIH    | $V_{DD} 	imes 0.7$ | —    | Vdd + 0.5          | V    |  |
| Input low voltage*            | VIL    | - 0.5              | —    | $V_{DD} 	imes 0.3$ | V    |  |
| Operation ambient temperature | TA     | - 40               | —    | + 85               | °C   |  |

\*:These parameters are based on the condition that Vss is 0 V.

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated under these conditions.

Any use of semiconductor devices will be under their recommended operating condition. Operation under any conditions other than these conditions may adversely affect reliability of device and could result in device failure.

No warranty is made with respect to any use, operating conditions or combinations not represented on this data sheet. If you are considering application under any conditions other than listed herein, please contact sales representatives beforehand.

# ■ ELECTRICAL CHARACTERISTICS

# 1. DC Characteristics

#### (within recommended operating conditions)

| Parameter                      | Symbol Condition |                                                                   | ,                   | Unit |      |      |
|--------------------------------|------------------|-------------------------------------------------------------------|---------------------|------|------|------|
| Faiametei                      | Symbol           | Condition                                                         | Min                 | Тур  | Max  | Unit |
|                                |                  | $0 \le \overline{CS} < V_{DD}$                                    |                     |      | 200  |      |
| Input leakage current*1        | lu               | $\overline{CS} = V_{DD}$                                          | —                   |      | 1    | μA   |
|                                | 11               | $\overline{WP}, \overline{HOLD}, SCK$ SI = 0 V to V <sub>DD</sub> |                     | _    | 1    | ,    |
| Output leakage current*2       | ILO              | $SO = 0 V to V_{DD}$                                              |                     |      | 1    | μΑ   |
| Operating power supply current | ldd              | SCK = 25 MHz                                                      |                     |      | 10.6 | mA   |
| Standby current                | lsв              | All inputs $V_{SS}$ or<br>SCK = SI = $\overline{CS}$ = $V_{DD}$   |                     | 35   | 150  | μΑ   |
| Sleep current                  | lzz              | CS = V <sub>DD</sub><br>All inputs Vss or V <sub>DD</sub>         |                     |      | 10   | μΑ   |
| Output high voltage            | Vон              | Iон = − 2 mA                                                      | $V_{\text{DD}}-0.5$ |      |      | V    |
| Output low voltage             | Vol              | IoL = 2 mA                                                        |                     |      | 0.4  | V    |

\*1 : Applicable pin :  $\overline{CS}$ ,  $\overline{WP}$ ,  $\overline{HOLD}$ , SCK, SI

\*2 : Applicable pin : SO

# 2. AC Characteristics

|                                                               |              | Value (TBD)             |              |                       |        |     |  |
|---------------------------------------------------------------|--------------|-------------------------|--------------|-----------------------|--------|-----|--|
| Parameter                                                     | Symbol       | Up to 25 MHz operation* |              |                       |        |     |  |
| Parameter                                                     | Symbol       | $V_{DD} = 1.8$          | 8 V to 2.7 V | V <sub>DD</sub> = 2.7 | – Unit |     |  |
|                                                               |              | Min                     | Мах          | Min                   | Max    |     |  |
| SCK clock frequency<br>(All commands except<br>FSTRD command) | fск          | 0                       | 25           | 0                     | 25     | MHz |  |
| SCK clock frequency<br>(for FSTRD command)                    | fск          | 0                       | 25           | 0                     | 40     | MHz |  |
| Clock high time                                               | tсн          | 15                      | —            | 11                    | —      | ns  |  |
| Clock low time                                                | tc∟          | 15                      | —            | 11                    | —      | ns  |  |
| Chip select set up time                                       | <b>t</b> csu | 10                      | —            | 10                    | —      | ns  |  |
| Chip select hold time                                         | tсsн         | 10                      |              | 10                    | —      | ns  |  |
| Output disable time                                           | tod          |                         | 12           | -                     | 12     | ns  |  |
| Output data valid time                                        | todv         |                         | 18           | -                     | 9      | ns  |  |
| Output hold time                                              | tон          | 0                       |              | 0                     | —      | ns  |  |
| Deselect time                                                 | t⊳           | 40                      |              | 40                    |        | ns  |  |
| Data in rising time                                           | tR           |                         | 50           | -                     | 50     | ns  |  |
| Data falling time                                             | t⊧           |                         | 50           | -                     | 50     | ns  |  |
| Data set up time                                              | <b>t</b> su  | 5                       | —            | 5                     | —      | ns  |  |
| Data hold time                                                | tн           | 5                       | —            | 5                     | —      | ns  |  |
| HOLD set uptime                                               | tнs          | 10                      | —            | 10                    | —      | ns  |  |
| HOLD hold time                                                | tнн          | 10                      | —            | 10                    | —      | ns  |  |
| HOLD output floating time                                     | tнz          |                         | 20           |                       | 20     | ns  |  |
| HOLD output active time                                       | t∟z          |                         | 20           |                       | 20     | ns  |  |
| SLEEP recovery time                                           | <b>t</b> REC |                         | 400          |                       | 400    | μs  |  |

\* : All commands except FSTRD are applicable to "Up to 25 MHz operation".

# **AC Test Condition**

| Power supply voltage<br>Operation ambient temperature<br>Input voltage magnitude | : 1.8 V to 3.6 V<br>: $-40 \text{ °C to } + 85 \text{ °C}$<br>: $V_{DD} \times 0.7 \le V_{IH} \le V_{DD}$<br>$0 \le V_{IL} \le V_{DD} \times 0.3$ |
|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Input rising time                                                                | : 5 ns                                                                                                                                            |
| Input falling time                                                               | : 5 ns                                                                                                                                            |
| Input judge level                                                                | : V <sub>DD</sub> /2                                                                                                                              |
| Output judge level                                                               | : V <sub>DD</sub> /2                                                                                                                              |

# AC Load Equivalent Circuit



# 3. Pin Capacitance

| Parameter          | Symbol | Condition                          | Value |     | Unit |
|--------------------|--------|------------------------------------|-------|-----|------|
| Farameter          | Symbol | Condition                          | Min   | Max | Unit |
| Output capacitance | Co     | $V_{DD} = V_{IN} = V_{OUT} = 0 V,$ |       | 6   | pF   |
| Input capacitance  | Cı     | f = 1 MHz, T <sub>A</sub> = +25 °C |       | 8   | pF   |

# ■ TIMING DIAGRAM

Serial Data Timing



#### • Hold Timing



# POWER ON/OFF SEQUENCE



| Parameter                       | Symbol | Value |     | Unit |
|---------------------------------|--------|-------|-----|------|
| Faiametei                       |        | Min   | Max | Onic |
| CS level hold time at power OFF | tpd    | 0     |     | ns   |
| CS level hold time at power ON  | tpu    | 250   |     | ns   |
| Power supply rising time        | tr     | 0.05  | _   | ms/V |
| Power supply falling time       | tf     | 0.1   |     | ms/V |

If the device does not operate within the specified conditions of read cycle, write cycle or power on/off sequence, memory data can not be guaranteed.

# ■ FRAM CHARACTERISTICS

| Parameter            | Va               | lue | Unit       | Remarks                                                                                                                           |
|----------------------|------------------|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Farameter            | Min              | Max | Unit       | Remarks                                                                                                                           |
| Read/Write Endurance | 10 <sup>13</sup> |     | Times/byte | Operation Ambient Temperature $T_A = +85 \ ^{\circ}C$<br>Total numbers of reading and writing                                     |
| Data Retention       | 10               |     | Years      | Operation Ambient Temperature $T_A = +85 \ ^{\circ}C$<br>Retention time of the first reading/writing data<br>right after shipment |

Note : Total number of reading and writing defines the minimum value of endurance, as an FRAM memory operates with destructive readout mechanism.

# ■ NOTE ON USE

We recommend programming of the device after reflow. Data written before reflow cannot be guaranteed.

## ■ ESD AND LATCH-UP

| Test                                                                | DUT                                      | Value |
|---------------------------------------------------------------------|------------------------------------------|-------|
| ESD HBM (Human Body Model)<br>JESD22-A114 compliant                 |                                          |       |
| ESD MM (Machine Model)<br>JESD22-A115 compliant                     |                                          |       |
| ESD CDM (Charged Device Model)<br>JESD22-C101 compliant             |                                          |       |
| Latch-Up (I-test)<br>JESD78 compliant                               | MB85RS2MTPF-G-JNE2<br>MB85RS2MTPH-G-JNE1 |       |
| Latch-Up (V <sub>supply</sub> overvoltage test)<br>JESD78 compliant |                                          |       |
| Latch-Up (Current Method)<br>Proprietary method                     |                                          |       |
| Latch-Up (C-V Method)<br>Proprietary method                         |                                          |       |

• Current method of Latch-Up Resistance Test



Note : The voltage V<sub>IN</sub> is increased gradually and the current I<sub>IN</sub> of 300 mA at maximum shall flow. Confirm the latch up does not occur under I<sub>IN</sub> = ± 300 mA. In case the specific requirement is specified for I/O and I<sub>IN</sub> cannot be 300 mA, the voltage shall be increased to the level that meets the specific requirement. • C-V method of Latch-Up Resistance Test



Note : Charge voltage alternately switching 1 and 2 approximately 2 sec interval. This switching process is considered as one cycle. Repeat this process 5 times. However, if the latch-up condition occurs before completing 5 times, this test must be stopped immediately.

# ■ MB85RS2MTPF (8-pin plastic SOP) REFLOW CONDITIONS AND FLOOR LIFE

| Item                 | Condition                                                                                                             |                                                                                                                                               |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|
| Method               | IR (infrared reflow) , Convection                                                                                     |                                                                                                                                               |  |
| Times                | 2                                                                                                                     |                                                                                                                                               |  |
|                      | Before unpacking                                                                                                      | Please use within 2 years after production.                                                                                                   |  |
|                      | From unpacking to 2nd reflow                                                                                          | Within 8 days                                                                                                                                 |  |
| Floor life           | In case over period of floor life                                                                                     | Baking with 125 °C+/-3 °C for<br>24hrs+2hrs/-0hrs is required.<br>Then please use within 8 days.<br>(Please remember baking is up to 2 times) |  |
| Floor life condition | Between 5 °C and 30 °C and also below 70%RH required.<br>(It is preferred lower humidity in the required temp range.) |                                                                                                                                               |  |

#### **Reflow Profile**



# RESTRICTED SUBSTANCES

This product complies with the regulation below (Based on current knowledge as of November 2011).

- EU RoHS Directive (2002/95/EC)
- China RoHS (Administration on the Control of Pollution Caused by Electronic Information Products (电子信息产品污染控制管理办法))
- Vietnam RoHS (30/2011/TT-BCT)

Restricted substances in each regulation are as follows.

| Substances                            | Threshold | Contain status* |
|---------------------------------------|-----------|-----------------|
| Lead and its compounds                | 1,000 ppm | О               |
| Mercury and its compounds             | 1,000 ppm | О               |
| Cadmium and its compounds             | 100 ppm   | О               |
| Hexavalent chromium compound          | 1,000 ppm | О               |
| Polybrominated biphenyls (PBB)        | 1,000 ppm | О               |
| Polybrominated diphenyl ethers (PBDE) | 1,000 ppm | О               |

\* : The mark of "O" shows below a threshold value.

# ■ ORDERING INFORMATION

| Part number          | Package                           | Shipping form         | Minimum shipping<br>quantity |
|----------------------|-----------------------------------|-----------------------|------------------------------|
| MB85RS2MTPF-G-JNE2   | 8-pin plastic SOP<br>(FPT-8P-M08) | Tube                  | 1                            |
| MB85RS2MTPF-G-JNERE2 | 8-pin plastic SOP<br>(FPT-8P-M08) | Embossed Carrier tape | 2000                         |
| MB85RS2MTPH-G-JNE1   | 8-pin plastic DIP<br>(DIP-8P-M03) | Tube                  | 1                            |



# PACKAGE DIMENSION





ĬITSU

Please check the latest package dimension at the following URL. http://edevice.fujitsu.com/package/en-search/

(Continued)

# PRELIMINARY

#### (Continued)

| 8-pin plastic DIP | Lead pitch     | 2.54 mm      |
|-------------------|----------------|--------------|
|                   | Sealing method | Plastic mold |
|                   |                |              |
|                   |                |              |
|                   |                |              |
|                   |                |              |
| (DIP-8P-M03)      |                |              |



Please check the latest package dimension at the following URL. http://edevice.fujitsu.com/package/en-search/

## ■ MARKING







# FUJITSU SEMICONDUCTOR LIMITED

Nomura Fudosan Shin-yokohama Bldg. 10-23, Shin-yokohama 2-Chome, Kohoku-ku Yokohama Kanagawa 222-0033, Japan Tel: +81-45-415-5858 http://jp.fujitsu.com/fsl/en/

For further information please contact:

#### North and South America

FUJITSU SEMICONDUCTOR AMERICA, INC. 1250 E. Argues Avenue, M/S 333 Sunnyvale, CA 94085-5401, U.S.A. Tel: +1-408-737-5600 Fax: +1-408-737-5999 http://us.fujitsu.com/micro/

#### Europe

FUJITSU SEMICONDUCTOR EUROPE GmbH Pittlerstrasse 47, 63225 Langen, Germany Tel: +49-6103-690-0 Fax: +49-6103-690-122 http://emea.fujitsu.com/semiconductor/

#### Korea

FUJITSU SEMICONDUCTOR KOREA LTD. 902 Kosmo Tower Building, 1002 Daechi-Dong, Gangnam-Gu, Seoul 135-280, Republic of Korea Tel: +82-2-3484-7100 Fax: +82-2-3484-7111 http://kr.fujitsu.com/fsk/

#### Asia Pacific

FUJITSU SEMICONDUCTOR ASIA PTE. LTD. 151 Lorong Chuan, #05-08 New Tech Park 556741 Singapore Tel: +65-6281-0770 Fax: +65-6281-0220 http://sg.fujitsu.com/semiconductor/

FUJITSU SEMICONDUCTOR SHANGHAI CO., LTD. 30F, Kerry Parkside, 1155 Fang Dian Road, Pudong District, Shanghai 201204, China Tel: +86-21-6146-3688 Fax: +86-21-6146-3660 http://cn.fujitsu.com/fss/

FUJITSU SEMICONDUCTOR PACIFIC ASIA LTD. 2/F, Green 18 Building, Hong Kong Science Park, Shatin, N.T., Hong Kong Tel: +852-2736-3232 Fax: +852-2314-4207 http://cn.fujitsu.com/fsp/

#### All Rights Reserved.

FUJITSU SEMICONDUCTOR LIMITED, its subsidiaries and affiliates (collectively, "FUJITSU SEMICONDUCTOR") reserves the right to make changes to the information contained in this document without notice. Please contact your FUJITSU SEMICONDUCTOR sales representatives before order of FUJITSU SEMICONDUCTOR device. Information contained in this document, such as descriptions of function and application circuit examples is presented solely for reference to examples of operations and uses of FUJITSU SEMICONDUCTOR device. FUJITSU SEMICONDUCTOR disclaims any and all warranties of any kind, whether express or implied, related to such information, including, without limitation, quality, FUJITSU SEMICONDUCTOR device based on such information, you must assume any responsibility or liability arising out of or in connection with such information or any use thereof. FUJITSU SEMICONDUCTOR assumes no responsibility or liability for any damages whatsoever arising out of or in connection with such information or any use thereof.

Nothing contained in this document shall be construed as granting or conferring any right under any patents, copyrights, or any other intellectual property rights of FUJITSU SEMICONDUCTOR or any third party by license or otherwise, express or implied. FUJITSU SEMICONDUCTOR assumes no responsibility or liability for any infringement of any intellectual property rights or other rights of third parties resulting from or in connection with the information contained herein or use thereof.

The products described in this document are designed, developed and manufactured as contemplated for general use including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated for general use including manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high levels of safety is secured, could lead directly to death, personal injury, severe physical damage or other loss (including, without limitation, use in nuclear facility, aircraft flight control system, air traffic control system, mass transport control system, medical life support system and military application), or (2) for use requiring extremely high level of reliability (including, without limitation, submersible repeater and artificial satellite). FUJITSU SEMICONDUCTOR shall not be liable for you and/or any third party for any claims or damages or damages or damages and and or any third party for any claims or damages or damages and an artificial satellite).

arising out of or in connection with above-mentioned uses of the products. Any semiconductor devices fail or malfunction with some probability. You are responsible for providing adequate designs and safeguards against injury, damage or loss from such failures or malfunctions, by incorporating safety design measures into your facility, equipments and products such as redundancy, fire protection, and prevention of overcurrent levels and other abnormal

operating conditions. The products and technical information described in this document are subject to the Foreign Exchange and Foreign Trade Control Law of Japan, and may be subject to export or import laws or regulations in U.S. or other countries. You are responsible for ensuring compliance with such laws and regulations relating to export or re-export of the products and technical information described herein. All company names, brand names and trademarks herein are property of their respective owners.

Edited: Sales Promotion Department