# **Spread Spectrum Clock Generator**

# **MB88161**

#### DESCRIPTION

MB88161 is a clock generator for EMI (Electro Magnetic Interference) reduction. The peak of unnecessary radiation noise (EMI) can be attenuated by making the oscillation frequency slightly modulate periodically with the internal modulator.

#### **■ FEATURES**

- Input frequency: 20 MHz to 28 MHz (Multiplied by 1), 14 MHz to 40 MHz (Multiplied by 2)
- Multiplication rate: 1, 2
- Output frequency: 20 MHz to 28 MHz (Multiplied by 1), 28 MHz to 80 MHz (Multiplied by 2)
- Modulation rate: no modulation,  $\pm 0.5\%$ ,  $\pm 1.0\%$ ,  $\pm 2.0\%$ , -1.0%, -2.0%, -4.0% (The terminal can be selected.)
- Equipped with oscillation circuit: Range of oscillation 10 MHz to 40 MHz
- Built-in oscillation stabilization capacitance : 4pF (Typ)
- Modulation clock output Duty: 40% to 60%
- Modulation clock Cycle-Cycle Jitter: Less than 100 ps
- Low current consumption by CMOS process: 7.0 mA (24 MHz: no load, Typ-sample, Typ-condition)
- Power supply voltage: 2.7 V to 3.6 V
- Operating temperature :  $-40 \, ^{\circ}\text{C}$  to  $+85 \, ^{\circ}\text{C}$
- Package : BCC 18-pin

### ■ PACKAGE





# ■ PIN ASSIGNMENT



# **■ PIN DESCRIPTION**

| Pin no. | Pin name        | I/O | Description                                                 |  |
|---------|-----------------|-----|-------------------------------------------------------------|--|
| 1       | S1              | I   | Modulation rate setting pin (with pull-up resistance)       |  |
| 2       | NC              | _   | Non-connection pin (do not connect anything)                |  |
| 3       | NC              | _   | Non-connection pin (do not connect anything)                |  |
| 4       | NC              | _   | Non-connection pin (do not connect anything)                |  |
| 5       | NC              | _   | Non-connection pin (do not connect anything)                |  |
| 6       | MLTP            | Ţ   | Multiplication rate setting pin (with pull-down resistance) |  |
| 7       | V <sub>DD</sub> | _   | Power supply voltage pin                                    |  |
| 8       | XIN             | I   | Resonator connection pin/clock input pin                    |  |
| 9       | XOUT            | 0   | Resonator connection pin                                    |  |
| 10      | OE              | 1   | Clock output enable pin (with pull-up resistance)           |  |
| 11      | NC              | _   | Non-connection pin (do not connect anything)                |  |
| 12      | NC              | _   | Non-connection pin (do not connect anything)                |  |
| 13      | NC              | _   | Non-connection pin (do not connect anything)                |  |
| 14      | NC              | _   | Non-connection pin (do not connect anything)                |  |
| 15      | S0              | Ţ   | Modulation rate setting pin (with pull-up resistance)       |  |
| 16      | Vss             | _   | GND pin                                                     |  |
| 17      | SPRD            | I   | Modulation type setting pin (with pull-up resistance)       |  |
| 18      | OUT             | 0   | Modulation clock output pin (OE= "L" Hi-Z output)           |  |

# ■ I/O CIRCUIT TYPE

| Pin                | Circuit type                                                               | Remarks                                                                                                                                                                                                                               |
|--------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OE                 | Note : At OE="L" $22 \text{ k}\Omega$ Note : At OE="L" $22 \text{k}\Omega$ | <ul> <li>With pull-up resistor         The value of pull-up resistor is switched by the input level of OE signal.     </li> <li>800 kΩ at OE= "L" (Typ)         22 kΩ at OE= "H" (Typ)     </li> <li>CMOS hysteresis input</li> </ul> |
| S0,<br>S1,<br>SPRD | OE signal  Note: At OE="L" Pull Up cut                                     | <ul> <li>With pull-up resistor 50 kΩ (Typ)</li> <li>CMOS hysteresis input</li> <li>Pull-up resistor is disconnected at OE= "L", and internal signal is fixed to "L".</li> </ul>                                                       |
| MLTP               | OE signal  50 kΩ  Note: At OE="L" Pull Down cut                            | <ul> <li>With pull-down resistor 50 kΩ (Typ)</li> <li>CMOS hysteresis input</li> <li>Pull-down resistor is disconnected at OE= "L", and internal signal is fixed to "L".</li> </ul>                                                   |
| OUT                | OE signal  Note: At OE="L" Hi-Z output                                     | <ul> <li>CMOS output</li> <li>IoL = 8.0 mA</li> <li>Hi-Z output at OE= "L"</li> </ul>                                                                                                                                                 |

## (Continued)

| Pin       | Circuit type | Remarks                                                                                                                                                                         |
|-----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XIN, XOUT | XIN          | <ul> <li>Oscillation circuit</li> <li>Built-in feedback resistance:         500 kΩ (Typ)</li> <li>Built-in oscillation stabilization         capacitance: 4 pF (Typ)</li> </ul> |

### **■ HANDLING DEVICES**

### **Preventing Latch-up**

A latch-up can occur if, on this device, (a) a voltage higher than power supply voltage or a voltage lower than GND is applied to an input or output pin or (b) a voltage higher than the rating is applied between power supply and GND. The latch-up, if it occurs, significantly increases the power supply current and may cause thermal destruction of an element. When you use this device, be very careful not to exceed the maximum rating.

### Handling unused pins

Do not leave an unused input pin open, since it may cause a malfunction. Handle by, using a pull-up or pull-down resistor.

### Power supply pins

Please design connecting the power supply pin of this device by as low impedance as possible from the current supply source.

We recommend connecting electrolytic capacitor (about 10  $\mu$ F) and the ceramic capacitor (about 0.01  $\mu$ F) in parallel between power supply and GND near the device, as a bypass capacitor.

#### **Oscillation circuit**

Noise near the XIN pin and XOUT pin may cause the device to malfunction. Design printed circuit boards so that electric wiring of XIN pin or XOUT pin and the resonator do not intersect other wiring.

Design the printed circuit board that surrounds the XIN pin and XOUT pin with ground.

## **■ BLOCK DIAGRAM**



### **■ PIN SETTING**

After the pin setting is changed, the stabilization wait time of the modulation clock is required. The stabilization wait time of the modulation clock takes the maximum value of Lock-Up time in "• AC Characteristics" in

#### ■ ELECTRICAL CHARACTERISTICS.

Each setting pin contains the pull-up resistor or pull-down resistor. Therefore, these pins is set to default state for input opened.

### **MLTP** multiplication setting

| MLTP | Multiplication rate | Input Frequency  | Output Frequency | Remarks |
|------|---------------------|------------------|------------------|---------|
| L    | Multiplied by 1     | 20 MHz to 28 MHz | 20 MHz to 28 MHz | Default |
| Н    | Multiplied by 2     | 14 MHz to 40 MHz | 28 MHz to 80 MHz | _       |

Note: Set MLTP pin to "L" for input opened because MLTP pin has the pull-down resistor.

#### OE clock output enable

| OE | Status                                                   | Remarks |
|----|----------------------------------------------------------|---------|
| L  | Modulation clock output (OUT pin) Hi-Z/Power down status | _       |
| Н  | Operation status                                         | Default |

Note: When OE pin is set to "L", all oscillation circuits/PLL stop and enter power down mode, low-power consumption mode. Modulation clock output (OUT pin) becomes Hi-Z state during the power down. Set OE pin to "H" for input opened because OE pin has the pull-up resistor.

### SPRD modulation type setting

| SPRD | Modulation type | Remarks |
|------|-----------------|---------|
| L    | Down spread     | _       |
| Н    | Center spread   | Default |

Note: Set SPRD pin to "H" for input opened because SPRD pin has the pull-up resistor.

#### S0/S1 modulation rate setting

| <b>C</b> 1 | 60    | Modulat        | Remarks          |         |
|------------|-------|----------------|------------------|---------|
| 31         | S1 S0 | At down spread | At center spread | Remarks |
| L          | L     | No modulation  | No modulation    | _       |
| L          | Н     | <b>– 1.0%</b>  | ± 0.5%           | _       |
| Н          | L     | - 4.0%         | ± 2.0%           | _       |
| Н          | Н     | - 2.0%         | ± 1.0%           | Default |

Note: Set S1 pin and S0 pin to "H" for input opened because S1 pin and S0 pin have the pull-up resistor.

## • Center spread

Spectrum is spread (modulated) by centering on the non-spread frequency.



## • Down spread

Spectrum is spread (modulated) below the non-spread frequency.



## ■ ABSOLUTE MAXIMUM RATINGS

| Donomoton                      | Cumbal          | Rating                   |                                                  |        |  |
|--------------------------------|-----------------|--------------------------|--------------------------------------------------|--------|--|
| Parameter                      | Symbol          | Min                      | Max                                              | - Unit |  |
| Power supply voltage*          | V <sub>DD</sub> | - 0.5                    | + 4.0                                            | V      |  |
| Input voltage*                 | Vı              | Vss - 0.5                | V <sub>DD</sub> + 0.5                            | V      |  |
| Output voltage*                | Vo              | Vss - 0.5                | V <sub>DD</sub> + 0.5                            | V      |  |
| Storage temperature            | Тѕт             | <b>– 55</b>              | + 125                                            | °C     |  |
| Operation junction temperature | TJ              | - 40                     | + 125                                            | °C     |  |
| Output current                 | lo              | - 14                     | + 14                                             | mA     |  |
| Overshoot                      | Viover          | _                        | $V_{DD} + 1.0 \text{ (tover} \le 50 \text{ ns)}$ | V      |  |
| Undershoot                     | Viunder         | Vss-1.0 (tunder ≤ 50 ns) | _                                                | V      |  |

<sup>\* :</sup> The parameter is based on Vss = 0.0 V.

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.



### ■ RECOMMENDED OPERATING CONDITIONS

(Vss = 0.0 V)

| Parameter               | Symbol          | vmbol Pin Conditions |                                     |                             | Unit |                       |       |
|-------------------------|-----------------|----------------------|-------------------------------------|-----------------------------|------|-----------------------|-------|
| rarameter               | Syllibol        | FIII                 | Conditions                          | Min                         | Тур  | Max                   | Offic |
| Power supply voltage    | V <sub>DD</sub> | $V_{DD}$             | _                                   | 2.7                         | 3.3  | 3.6                   | V     |
| "H" level input voltage | ViH             | XIN, MLTP,           | _                                   | $V_{\text{DD}} \times 0.80$ |      | V <sub>DD</sub> + 0.3 | V     |
| "L" level input voltage | VıL             | OE, SPRD,<br>S1, S0  | _                                   | Vss                         | _    | $V_{DD} \times 0.20$  | V     |
| Input clock duty cycle  | toci            | XIN                  | Input frequency<br>14 MHz to 40 MHz | 40                          | 50   | 60                    | %     |
| Operating temperature   | Та              |                      | _                                   | - 40                        | _    | + 85                  | °C    |

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.

Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.



## **■ ELECTRICAL CHARACTERISTICS**

• DC Characteristics

(Ta = -40 °C to +85 °C,  $V_{DD} = 2.7$  V to 3.6 V,  $V_{SS} = 0.0$  V)

|                                                |                 |                                 |                                   | 1                   |                       |                 |      |
|------------------------------------------------|-----------------|---------------------------------|-----------------------------------|---------------------|-----------------------|-----------------|------|
| Parameter                                      | Symbol          | Pin                             | Conditions                        |                     | Value                 |                 | Unit |
| raiailletei                                    | Syllibol        |                                 | Conditions                        | Min                 | Тур                   | Max             |      |
| Power supply current                           | Icc             | V <sub>DD</sub>                 | 24 MHz output no load capacitance | _                   | 7.0                   | 11.0            | mA   |
| Power down current                             | <b>I</b> PD     | V <sub>DD</sub>                 | At power down<br>(At OE="L")      | _                   | 5                     | 20              | μΑ   |
| Output voltage                                 | Vон             | OUT                             | "H" level output,<br>Іон= – 8 mA  | $0.8 \times V_{DD}$ | _                     | V <sub>DD</sub> | V    |
| Output voltage                                 | Vol             | "L" level output,<br>Io∟ = 8 mA | Vss                               | _                   | 0.2 × V <sub>DD</sub> | V               |      |
| Output impedance                               | Zoc             | OUT                             | 20 MHz to 80 MHz                  | _                   | 30                    | _               | Ω    |
| Load capacitance                               | CL              | OUT                             | 20 MHz to 80 MHz                  | _                   | _                     | 15              | pF   |
| Built-in oscillation stabilization capacitance | Cosc            | XIN,<br>XOUT                    | _                                 | _                   | 4                     | _               | pF   |
|                                                | <b>R</b> риоен  | OE                              | VIH=0.8 × VDD                     | 10                  | 25                    | 100             | kΩ   |
|                                                | RPUOEL          | OE                              | VIL=0.0V                          | 500                 | 800                   | 1200            | kΩ   |
| Input pull-up resistance                       | Rpu             | OE,<br>SPRD,<br>S1, S0          | VIL=0.0V                          | 25                  | 50                    | 200             | kΩ   |
| Input pull-down resistance                     | R <sub>PD</sub> | MLTP                            | V <sub>I</sub> H=V <sub>DD</sub>  | 25                  | 50                    | 200             | kΩ   |

Note: When OE pin is set to "L", the pull-up resistor connected to SPRD pin, S1 pin, and S0 pin and the pull-down resistor connected to MLTP pin are disconnected, and internal signal is fixed to "L".

See "■ I/O CIRCUIT TYPE" for details.

## AC Characteristics

(Ta = - 40  $^{\circ}C$  to  $\,+$  85  $^{\circ}C,~V_{DD}$  = 2.7 V to 3.6 V, Vss = 0.0 V)

| Danamastan                                     | Courselle ed  | I Pin Conditions |                                                                                  |     | Value |     | Unit     |
|------------------------------------------------|---------------|------------------|----------------------------------------------------------------------------------|-----|-------|-----|----------|
| Parameter                                      | Symbol        | Pin              | Conditions                                                                       | Min | Тур   | Max | Unit     |
| Input fraguessy                                | fin           | XIN              | MLTP= "L" Crystal oscillation input                                              | 20  |       | 28  | - MHz    |
| Input frequency                                | lin           | AIIN             | MLTP= "H" Crystal oscillation input                                              | 14  | _     | 40  | IVIITZ   |
| Crystal oscillation                            | fx            | XIN,             | MLTP= "L" Fundamental oscillation                                                | 20  | _     | 28  | MHz      |
| frequency                                      | Ix            | XOUT             | MLTP= "H" Fundamental oscillation                                                | 14  | _     | 40  | - IVIITZ |
| Output frequency                               | fоит          | OUT              | MLTP= "L"                                                                        | 20  |       | 28  | MHz      |
| Output frequency                               | 1001          | 001              | MLTP= "H"                                                                        | 28  | _     | 80  | IVII IZ  |
| Output clock rise time                         | tr            | OUT              | 0.2 × V <sub>DD</sub> to 0.8 × V <sub>DD</sub><br>Load capacitance 15pF          | 0.4 | _     | 4.0 | ns       |
| Output clock fall time                         | tf            | OUT              | 0.2 × V <sub>DD</sub> to 0.8 × V <sub>DD</sub><br>Load capacitance 15 pF         | 0.4 | _     | 4.0 | ns       |
| Output clock duty cycle                        | <b>t</b> DCC  | OUT              | $0.5 \times V_{DD}$                                                              | 40  | _     | 60  | %        |
| Modulation frequency                           | fмор          | OUT              | Input frequency at 24MHz<br>Multiplied by 1                                      | _   | 32.0  | _   | - kHz    |
| iniodulation frequency                         | IMOD          | 001              | Input frequency at 24MHz<br>Multiplied by 2                                      |     | 21.3  |     | KIIZ     |
| Lock-Up time                                   | <b>t</b> LK   | OUT              | _                                                                                | _   | 4     | 10  | ms       |
| Cycle-Cycle jitter                             | tuc           | OUT              | Ta= + 25°C, $V_{DD}$ =3.3 $V$ , No load capacitance, Standard deviation $\sigma$ | _   | _     | 100 | ps       |
| Output enable "L" width                        | <b>t</b> oelw | OE               | _                                                                                | 1   |       |     | μs       |
| Power supply rise time                         | <b>t</b> vdr  | $V_{\text{DD}}$  | 0.0V to 2.7V                                                                     | 100 |       |     | μs       |
| Output Hi-Z start time after power down entry  | <b>t</b> PEZ  | OUT              | Rise time or fall time of<br>"OE" at 5 ns                                        | _   | _     | 10  | ns       |
| Output Hi-Z release time after power down exit | <b>t</b> PIZ  | OUT              | Rise time or fall time of<br>"OE" at 5 ns                                        | 0   | _     | _   | ns       |
| Output start time after power down exit        | <b>t</b> PIO  | OUT              | Rise time or fall time of<br>"OE" at 5 ns<br>Load capacitance 15 pF              | _   |       | 10  | ns       |

Note: The stabilization wait time of the modulation clock is required after the power is turned on or when the clock output enable setting (OE pin), multiplication setting (MLTP pin) or modulation rate setting (S1pin and S0 pin) is changed. The stabilization wait time of the modulation clock takes the maximum value of Lock-Up time.

# ■ OUTPUT CLOCK DUTY CYCLE (tDCC = tb/ta)



# ■ INPUT FREQUENCY (fin = 1/tin)



# ■ OUTPUT CLOCK RISE TIME/OUTPUT CLOCK FALL TIME (t<sub>r</sub>/t<sub>f</sub>)



# $\blacksquare$ CYCLE-CYCLE JITTER (t<sub>JC</sub> = | t<sub>n</sub> - t<sub>n+1</sub> |)



Note: Cycle-cycle jitter indicates the difference between a certain cycle and the immediately succeeding (or preceding) cycle.

# ■ OUTPUT ENABLE "L" WIDTH (toELw)



# ■ POWER SUPPLY RISE TIME (tvdr)



## ■ OUTPUT Hi-Z START TIME AFTER POWER DOWN ENTRY (tpez)



# ■ OUTPUT Hi-Z RELEASE TIME • OUTPUT START TIME AFTER POWER DOWN EXIT (tpiz • tpio)



## **■ MODULATION WAVEFORM**

• Modulation rate  $\pm 1.0\%$ , example of center spread



• Modulation rate -2.0%, example of down spread



## **■ LOCK-UP TIME**



The clock stabilization wait time is required when the power is turned on.

If the OE pin is fixed at "H" level, the maximum time after the power is turned on until the required clock is obtained is (the stabilization wait time of input clock to XIN pin) + (the lock-up time " $t_{LK}$ ").

For the stabilization wait time of input clock to the XIN pin, check the characteristics of the resonator or oscillator used.



If the OE pin is used for power down control, the required clock is obtained at most the lock-up time "t∟κ" after the OE pin goes "H" level.



If the setting pin (S1, S0, MLTP, or SPRD) is used for control during normal operation, the required clock is obtained at most the lock-up time "tlk" after the level at the pin is determined.

Note: The wait time for the clock signal output from the OUT pin to become stable is required after the IC is released from power-down mode by the OE pin or after another pin's setting is changed. During the period until the output clock signal becomes stable, the output frequency, output clock duty cycle, modulation period, and Cycle-Cycle jitter characteristic cannot be guaranteed. It is therefore advisable to perform processing such as cancelling a reset of the device at the succeeding stage after the lock-up time.

### **■ CRYSTAL OSCILLATION CIRCUIT**

The figure below shows the connection example about general crystal resonator. The oscillation circuit has the built-in feedback resistor ( $500k\Omega$ ) and oscillation stabilization capacitance (4 pF). Because the value of oscillation stabilization capacitance must be adjusted to the most suitable value of individual oscillator, add the capacitance (C1 and C2) to LSI external if necessary.



### **■ INTERCONNECTION CIRCUIT EXAMPLE**



C<sub>1</sub>, C<sub>2</sub> : Oscillation stabilization capacitance (see "■ CRYSTAL OSCILLATION CIRCUIT".)

 $C_3$ : Capacitor of 10  $\mu F$  or higher

 $C_4$ : Capacitor of about 0.01  $\mu F$  (connect a capacitor of good high frequency property (ex.

laminated ceramic capacitor) to close to this device)

R<sub>1</sub> : Impedance matching resistor for board pattern

# **■** ORDERING INFORMATION

| Part no.          | Package            | Emboss taping |  |
|-------------------|--------------------|---------------|--|
| MB88161PVB-G-EFE1 | 18-pin plastic BCC | EF type       |  |
| MB88161PVB-G-ERE1 | (LCC-18P-M05)      | ER type       |  |

## **■ PACKAGE DIMENSION**



# **FUJITSU LIMITED**

All Rights Reserved.

The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of Fujitsu semiconductor device; Fujitsu does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. Fujitsu assumes no liability for any damages whatsoever arising out of the use of the information.

Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of Fujitsu or any third party or does Fujitsu warrant non-infringement of any third-party's intellectual property right or other right by using such information. Fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein.

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).

Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.

Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.

#### F0602