# PWM-Embedded 3x4-Channel Constant-Current Sink Driver for LED Strips #### **Features** - Supply voltage - 6V~24V by internal LDO - 3.3V/5V direct input - 3x4-channel constant-current sink driver for LED strips - Constant current range: - $3\sim45$ mA @ $V_{DD}=6\sim24V$ or $V_{DD}=V_{CA}=5V$ - 3~30mA @ V<sub>DD</sub>=V<sub>CA</sub>=3.3V - 3 groups of current gain - Sustaining voltage at output channels: 28V (max.) - Embedded 16-bit PWM generator - Gray scale clock generated by the embedded oscillator - 16-bit S-PWM patented technology - Reliable data transmission - Daisy-chain topology - Two-wire transmission interface - Phase-inversed output clock - Built-in buffer for long distance transmission - RoHS-compliant packages - SSOP-24 - TSSOP-24 - QFN-24 ## **Application** - LED strips - Mesh display - Architectural lighting #### **Shrink SOP** GP: SSOP24L-150-0.64 **Thin Shrink SOP** GTS: TSSOP24L-173-0.65 **Quad Flat No-Lead** GFN: QFN24L-4\*4-0.5 ## **Product Description** MBI6033 is a 3x4-channel, constant-current, PWM-embedded sink driver for LED strips. MBI6033 provides constant current ranging from 3mA to 45mA for each output channel and are adjustable through only single external resistor and corresponding current gain settings. Besides, MBI6033 supports 6~24V wide range power systems and sustains 28V at output channels. With Scrambled-PWM (S-PWM) technology, MBI6033 enhances pulse width modulation by scrambling the "on" time into several "on" periods to increase visual refresh rate at the same gray scale performance. Besides, the gray scale clock (GCLK) is generated by the embedded oscillator. Moreover, MBI6033 provides 16-bit gray scale which provides 65,536 gray scales for each LED to enrich the color. 3 independent 7-bit current gain settings are built-in MBI6033, so the user can set independent output current for R/G/B LED by a single current set resistor and current gain instead of 3 current set resistors. In addition, MBI6033 features a two-wire transmission interface to make cluster-to-cluster connection easier. To improve the transmission quality, MBI6033 provides phase-inversed output clock to eliminate the accumulation of signal pulse width distortion. MBI6033 adopts manual-synchronization to maintain the synchronization of image frames between ICs. ## Pin Configuration **Terminal Description** | reminal description | | | | | | | | | |---------------------|-----------------|------------------|-------------|-----------|----------------------------------------------------------------------------------|--|--|--| | | Pin | | Names | Attribute | Description and function | | | | | GP | GTS* | GFN* | Names | Attribute | Description and function | | | | | 1 | 1 | 16 | REXT | 0 | Input terminals for setting output current by connecting to an external resistor | | | | | 2, 3, 15,<br>22 | 2, 3, 15,<br>22 | 6, 15, 17,<br>18 | GND | Р | Ground terminal | | | | | 4, 5, 6 | 4, 5, 6 | 19, 20,<br>21 | OUTA0,B0,C0 | 0 | Output terminals for constant-current output | | | | | 7, 8, 9 | 7, 8, 9 | 22, 23,<br>24 | OUTA1,B1,C1 | 0 | Output terminals for constant-current output | | | | | 10 | 10 | 1 | NC | - | Leave it unconnected | | | | | 11 | 11 | 2 | SDI | 1 | Input terminal for serial data input | | | | | 12 | 12 | 3 | CKI | 1 | Input terminal for clock input | | | | | 13 | 13 | 4 | СКО | 0 | Output terminal for clock output | | | | | 14 | 14 | 5 | SDO | 0 | Output terminal for serial data input | | | | | 16, 17,<br>18 | 16, 17,<br>18 | 10, 11,<br>12 | OUTA2,B2,C2 | 0 | Output terminals for constant-current output | | | | | 19, 20,<br>21 | 19, 20,<br>21 | 7, 8, 9 | OUTA3,B3,C3 | 0 | Output terminals for constant-current output | | | | | 23 | 23 | 13 | VDD | Р | Input voltage, 3.3V/5V/6~24V | | | | | 24 | 24 | 14 | VCA | 0 | Connecting a capacitor to GND to enhance the stability of CA | | | | <sup>\*</sup>The desired thermal conductivity will be improved on condition that a heat-conducting copper foil on PCB is soldered with thermal pad. ## Typical Application Circuit #### Note: - 1. TVS<sub>1</sub>~TVS<sub>3</sub> are Transient Voltage Suppressor (TVS). - 2. $C_1 \sim C_2$ are required. The values of the $C_1 \sim C_2$ are reference only. Tantalum capacitors and Ceramic capacitors are recommended. - 3. For hot plug, system grounding, connector design, external ESD protection, or detailed circuit information, please refer to the "*MBI6033 Application Note*" for detailed information. ## **Block Diagram** ## **Equivalent Circuits of Inputs and Outputs** CKO、SDO terminals CKI、SDI terminals **REXT terminals** OUTAn, Bn, Cn termainal ## Maximum Rating | Characteris | stic | Symbol | Rating | Unit | |--------------------------------|----------------------------------------------------|----------------------|-----------------------------|------| | Supply Voltage | | $V_{DD}$ | 0~28 | V | | LDO Output Voltage | | V <sub>CA</sub> | 0~7 | V | | Sustaining Voltage at CKI, SDI | Pins | V <sub>IN</sub> | -0.4~V <sub>CA</sub> +0.4 | V | | Sustaining Voltage at CKO, SD | O Pins | V <sub>OUT</sub> | -0.4~V <sub>CA</sub> +0.4 | V | | Sustaining Voltage at OUTn P | ins | V <sub>DS</sub> | -0.5~+28 | V | | Output Current per Output Char | nnel | I <sub>OUT</sub> | +50 | mA | | GND Terminal Current | | I <sub>GND</sub> | 630 | mA | | | GP | P <sub>D</sub> | 1.76 | W | | Heat dissipation | GTS | P <sub>D</sub> | 2.14 | W | | (On 4-Layer PCB, Ta=25°C)* | GFN | P <sub>D</sub> | 3.19 | W | | Thermal Resistance | GP | R <sub>th(j-a)</sub> | 70.9 | °C/W | | (By simulation, on 4-Layer | GTS | R <sub>th(j-a)</sub> | 58.45 | °C/W | | PCB)* | GFN | R <sub>th(j-a)</sub> | 39.15 | °C/W | | Junction Temperature | | $T_{j,max}$ | 150** | °C | | Operating Ambient Temperature | Э | T <sub>opr</sub> | -40~+85 | °C | | Storage Temperature | | T <sub>stg</sub> | -55~+150 | °C | | | Human Body Mode<br>(MIL-STD-883G<br>Method 3015.7) | НВМ | Class 2<br>(2000V to 3999V) | - | | ESD Rating | Machine Mode<br>(JEDEC<br>EIA/JESD22-A115,) | ММ | Class M3<br>(200V to 399V) | - | <sup>\*</sup>The PCB size is 76.2mm\*114.3mm in simulation. Please refer to JEDEC JESD51. Note: The performance of thermal dissipation is strongly related to the size of thermal pad, thickness and layer numbers of the PCB. The empirical thermal resistance may be different from simulative value. Users should plan for expected thermal dissipation performance by selecting package and arranging layout of the PCB to maximize the capability. <sup>\*\*</sup> Operation at the maximum rating for extended periods may reduce the device reliability; therefore, the suggested junction temperature of the device is under 125°C. ## **Electrical Characteristics** $(V_{DD}=6.0\sim24.0V \text{ or } V_{DD}=V_{CA}=5V, Ta=25^{\circ}C)$ | Characteristics | | Symbol | Cone | dition | Min. | Тур. | Max. | Unit | | |-----------------------------------------------|-----------|-----------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------|-------|----------|------|--| | Supply Voltage | | \ / | - | | 6 | - | 24 | V | | | Supply Voltage | | $V_{DD}$ | V <sub>DD</sub> =V <sub>CA</sub> | | 4.5 | 5 | 5.5 | | | | Sustaining Voltage Ports | e at OUT | $V_{DS}$ | OUTAn ~OUT | Cn =Off | - | - | 28 | V | | | Output Current | | I <sub>OUT</sub> | Refer to "Test<br>Electrical Char | | 5 | - | 45 | mA | | | Driving Current | | $I_{OH}$ | CKO, SDO at \ | $V_{OH}=V_{CA}-0.2V$ | 1.5 | 2.5 | 4.5 | mA | | | Driving Current | | I <sub>OL</sub> | CKO, SDO at \ | V <sub>OH</sub> =0.2V | 1.0 | 2.0 | 4.0 | mA | | | Output Leakage C | urrent | I <sub>OUT</sub> | $V_{DS}$ =28.0V, $\overline{O}$ 0UTCn =Off | UTAn ~ | - | - | 1.0 | μΑ | | | Current Skew (Ch | annel) | dl <sub>out1</sub> | I <sub>OUT</sub> =20mA<br>V <sub>DS</sub> =1.0V | R <sub>ext</sub> =680Ω | - | ±1.5 | ±3.0 | % | | | Current Skew (IC) | | dl <sub>OUT2</sub> | I <sub>OUT</sub> =20mA<br>V <sub>DS</sub> =1.0V | R <sub>ext</sub> =680Ω | - | ±1.5 | ±6.0 | % | | | Output Current vs. Output Voltage Regulation* | | $\%/dV_{DS}$ | V <sub>DS</sub> within 1.0V and 3.0V | | - | ±0.1 | ±0.5 | %/V | | | Output Current vs. Supply Voltage Regulation* | | $\%/dV_{DD}$ | V <sub>DD</sub> within 6V and 24V | | - | ±1.0 | ±2.0 | %/V | | | Input Voltage of<br>CKI and SDI | "H" level | $V_{IH}$ | - | | 2.0 | - | $V_{CA}$ | V | | | Pins | "L" level | V <sub>IL</sub> | - | | GND | - | 0.8 | V | | | Output Voltage | "H" level | V <sub>OH</sub> | I <sub>OH</sub> =+2.0mA | | V <sub>CA</sub> -0.2 | - | - | V | | | of CKO and<br>SDO Pins | "L" level | V <sub>OL</sub> | I <sub>OL</sub> =-2.0mA | | - | - | 0.2 | V | | | Voltage at R-EXT | | V <sub>REXT</sub> | OUTAn ~OUT | Cn =On | 0.58 | 0.617 | 0.64 | V | | | Knee Voltage* | | V <sub>Knee</sub> | R <sub>ext</sub> =467Ω at I <sub>0</sub> | <sub>DUT</sub> =30mA | - | 0.75 | 8.0 | V | | | | | | All channel off | ,REXT open | 2.0 | 3.0 | 4.5 | | | | | "Off" | I <sub>DD</sub> (off) | R <sub>ext</sub> =680Ω, CKI, SDI=Low,<br>CKO, SDO=NC, OUTAn ~<br>OUTCn =Off | | 6.0 | 8.0 | 10 | | | | Supply Current** | "~" | 1 /25 | | $R_{\text{ext}}$ =680 $\Omega$ , CKI, SDI=Low,<br>CKO, SDO=NC, $\overline{\text{OUTAn}} \sim \overline{\text{OUTCn}}$ =On | | 9.0 | 11 | mA | | | | "On" | I <sub>DD</sub> (on) | R <sub>ext</sub> =680Ω, CK<br>CKO, SDO=NO<br>OUTCn =On | | 15 | 18 | 21 | | | <sup>\*</sup>One channel turns on. <sup>\*\*</sup> The supply current may vary with the loading conditions. ## **Electrical Characteristics** $(V_{DD}=V_{CA}=3.3V, Ta=25^{\circ}C)$ | Characteristics | | Symbol | Condition | | Min. | Тур. | Max. | Unit | |-----------------------------------------------------|--------------|-----------------------|---------------------------------------------------------|---------------------------------------------------------------|----------------------|----------|------|------| | Supply Voltage | | $V_{DD}$ | V <sub>DD</sub> =V <sub>CA</sub> | | 3.0 | | 3.6 | V | | Sustaining Voltage Ports | e at OUT | V <sub>DS</sub> | OUTAn ~OUTCn =Off | | - | - | 28.0 | V | | Output Current | | I <sub>OUT</sub> | Refer to "Test C<br>Electrical Chara | | 3 | - | 30 | mA | | D · · · · · · · · · · · | | I <sub>OH</sub> | CKO, SDO at V | OH=VCA-0.2V | 1.5 | 2.5 | 4.5 | mA | | Driving Current | | I <sub>OL</sub> | CKO, SDO at V | <sub>OH</sub> =0.2V | 1.0 | 2.0 | 4.0 | mA | | Output Leakage C | Current | I <sub>OUT</sub> | V <sub>DS</sub> =28.0V, OU | JTAn ~OUTCn | - | - | 1.0 | μΑ | | Current Skew (Ch | annel) | dl <sub>OUT1</sub> | I <sub>OUT</sub> =20mA<br>V <sub>DS</sub> =1.0V | R <sub>ext</sub> =680Ω | - | ±1.5 | ±3.0 | % | | Current Skew (IC) | ) | dl <sub>OUT2</sub> | I <sub>OUT</sub> =20mA<br>V <sub>DS</sub> =1.0V | R <sub>ext</sub> =680Ω | - | ±1.5 | ±6.0 | % | | Output Current vs<br>Output Voltage Re | | %/dV <sub>DS</sub> | V <sub>DS</sub> within 1.0V | and 3.0V | - | ±0.1 | ±0.5 | %/V | | Output Current vs.<br>Supply Voltage<br>Regulation* | | %/dV <sub>DD</sub> | V <sub>DD</sub> within 3.0V and 3.6V | | - | ±1.0 | ±2.0 | %/V | | Input Voltage of | "H"<br>level | V <sub>IH</sub> | - | 2.0 | - | $V_{CA}$ | V | | | CKI, SDI Pins | "L"<br>level | V <sub>IL</sub> | - | GND | - | 0.8 | V | | | Output Voltage | "H"<br>level | V <sub>OH</sub> | I <sub>OH</sub> =+2.0mA | | V <sub>CA</sub> -0.2 | - | - | V | | of CKO, SDO<br>Pins | "L"<br>level | V <sub>OL</sub> | I <sub>OL</sub> =-2.0mA | - | - | 0.2 | V | | | Voltage at R-EXT | A,B,C | V <sub>REXT</sub> | OUTAn ~OUTCn =On | | 0.58 | 0.617 | 0.64 | V | | Knee Voltage* | | V <sub>Knee</sub> | $R_{\text{ext}}$ =467 $\Omega$ at $I_{\text{O}}$ | <sub>UT</sub> =30mA | | 0.80 | 0.85 | V | | | | | All channel off, | REXT open | 2.0 | 3.0 | 4.5 | | | | "Off" | I <sub>DD</sub> (off) | , , , , , , , , , , , , , , , , , , , | R <sub>ext</sub> =360Ω, CKI,SDI=Low,<br>CKO, SDO= NC, OUTAn ~ | | 7.0 | 9.0 | | | Supply Current** | "Os" | L- (on) | R <sub>ext</sub> =680Ω, CKI<br>CKO, SDO=NC<br>OUTCn =On | | 6.0 | 8.0 | 10.0 | mA | | | "On" | I <sub>DD</sub> (on) | R <sub>ext</sub> =680Ω, CKI<br>CKO, SDO=NC<br>OUTCn =On | | | | | | <sup>\*</sup>One channel turns on. <sup>\*\*</sup>The supply current may vary with the loading conditions. ## **Switching Characteristics** $(V_{DD}=6.0\sim24.0V; V_{CA}=V_{DD}=5V, Ta=25°C)$ | Characteristic | | | Condition | Min. | Тур. | Max. | Unit | |----------------------------------|-------------------------------------------|--------------------|---------------------------------------------|------|------|------|------| | | CKI↑-CKO↓ | t <sub>P1</sub> | | 11 | 16 | 21 | ns | | | CKO↓-SDO | t <sub>P2</sub> | | 15 | 25 | 35 | ns | | Danasanatia | CKO↓-SDI | t <sub>P5</sub> | | 15 | 25 | 35 | ns | | Propagatio<br>n delay<br>time | GCLK↑ - OUTAO, OUTA1, OUTA2,<br>OUTA3 ↓ ↑ | t <sub>P7</sub> | | 32 | 40 | 48 | ns | | ("H" to "L"<br>or "L" to<br>"H") | GCLK↑ - OUTBO, OUTB1,<br>OUTB2, OUTB3↓↑ | t <sub>P8</sub> | VLED=5V | 40 | 48 | 56 | ns | | , | GCLK↑ - OUTCO, OUTC1, OUTC2, OUTC3 ↓ ↑ | t <sub>P9</sub> | CL=10pF<br>Vds=1V<br>R <sub>ext</sub> =680Ω | 48 | 56 | 64 | ns | | Dia a Tima | CKO/SDO/SDI | t <sub>CR</sub> | $R_L = 200\Omega$ | 2 | 5 | 8 | ns | | Rise Time | OUTA~ OUTC | t <sub>OR1</sub> | | 20 | 30 | 40 | ns | | Fall Time | CKO/SDO/SDI | t <sub>CF</sub> | | 2 | 5 | 8 | ns | | Fall Time | OUTA~ OUTC | $t_{OF1}$ | | 20 | 30 | 40 | ns | | Hold Time | SDI-CKI↓ | t <sub>H(D)</sub> | | 8 | - | - | ns | | Setup Time | CKI↓-SDI | t <sub>S (D)</sub> | | 8 | - | - | ns | | Pulse<br>Width | СКІ | t <sub>W</sub> | | 15 | - | - | ns | | Frequency | СКІ | F <sub>CKI</sub> | Flat(AWG26),<br>50cm distance | 0.2 | - | 10 | MHz | | | PWM clock | F <sub>PCKL</sub> | - | 8.0 | 10 | 12.0 | MHz | | | Internal oscillator | - | - | 8.0 | 10 | 12.0 | MHz | | Timeout peri | od** | $t_{timeout}$ | - | 21 | - | - | us | #### Note: <sup>\*</sup>The maximum frequency may be limited by different application conditions. Please refer to the application note for details. <sup>\*\*</sup>The period of internal OSC is 8MHz (min.) $\sim$ 12MHz (max.), so the time-out period is 168x83.3ns (13.9us) $\sim$ 168x125ns (21us). Please refer to time out mechanism section. <sup>\*\*\*</sup>The Gray Scale Clock Frequency is 12MHz (max.) when the GCLK=frequency of internal oscillator. ## Switching Characteristics $(V_{DD}=V_{CA}=3.3V, Ta=25^{\circ}C)$ | V DD CA | Characteristic | Symbol | Condition | Min. | Тур. | Max. | Unit | |----------------------------------|-------------------------------------------|----------------------|-------------------------------------------------------|------|------|------|------| | | CKI↑-CKO↓ | t <sub>P1</sub> | | 18 | 23 | 28 | ns | | | CKO↓-SDO | t <sub>P2</sub> | | 20 | 30 | 40 | ns | | | CKO↓-SDI | t <sub>P5</sub> | | 20 | 30 | 40 | ns | | Propagation delay time | GCLK↑ - OUTAO, OUTA1,<br>OUTA2, OUTA3 ↓ ↑ | t <sub>P7</sub> | | 32 | 40 | 48 | ns | | ("H" to "L"<br>or "L" to<br>"H") | GCLK↑ - OUTBO, OUTB1,<br>OUTB2, OUTB3↓↑ | t <sub>P8</sub> | VLED=5V | 40 | 48 | 56 | ns | | | GCLK↑ - OUTCO, OUTC1,<br>OUTC2, OUTC3 ↓ ↑ | t <sub>P9</sub> | CL=10pF<br>Vds=1V<br>$R_{ext}$ =680Ω<br>$R_{L}$ =200Ω | 48 | 56 | 64 | ns | | Dia a Tima | CKO/SDO/SDI | t <sub>CR</sub> | 11 -20012 | 2 | 5 | 8 | ns | | Rise Time | OUTA~ OUTC | t <sub>OR1</sub> | | 25 | 35 | 45 | ns | | Fall Time | CKO/SDO/SDI | t <sub>CF</sub> | | 2 | 5 | 8 | ns | | raii Time | OUTA~ OUTC | t <sub>OF1</sub> | | 25 | 35 | 45 | ns | | Hold Time | SDI-CKI↓ | t <sub>H(D)</sub> | | 10 | - | - | ns | | Setup Time | CKI↓-SDI | t <sub>S (D)</sub> | | 10 | - | - | ns | | Pulse Width | CKI | t <sub>W</sub> | | 15 | - | - | ns | | Frequency | СКІ | F <sub>CKI</sub> | Flat(AWG26),<br>50cm distance | 0.2 | - | 10 | MHz | | ' ' | PWM clock | F <sub>PCKL</sub> | - | 9.0 | 11.0 | 13.0 | MHz | | | Internal oscillator | - | - | 9.0 | 11.0 | 13.0 | MHz | | Timeout perio | od** | t <sub>timeout</sub> | | 18.6 | - | - | us | #### Note: <sup>\*</sup>The maximum frequency may be limited by different application conditions. Please refer to the application note for details <sup>\*\*</sup>The period of internal OSC is 9MHz (min.) ~ 13MHz (max.), so the time-out period is 168x76.9ns (12.9us) ~ 168x111.1ns (18.6us). Please refer to time out mechanism section. <sup>\*\*\*</sup>The Gray Scale Clock Frequency is 13MHz (max.) when the GCLK=frequency of internal oscillator. MBI6033 PWM-Embedded 3x4-Channel Constant-Current Sink Driver for LED Strips Test Circuit for Electrical / Switching Characteristics ## **Timing Waveform** Note: Odd IC means 1st, 3rd, 5th ... ICs connected to controller #### **Output Timing** ## Sink Driver for LED Strips #### Data programming sequence The above figure shows an application example of MBI6033. The drivers are connected serially and the data sequence sent by the controller is shown in Fig. 6. All commands are composed of "Header" and "Data", as shown in the above figure. The programming data sequence is from ICn, ICn-1, ... to IC0 and for each IC, MSB bit is sent first. (Please also refer to sec. of "The structure of data packet") #### **Control Interface** MBI6033 adopts the SPI-like interface (CKI/SDI). By SPI-like interface, MBI6033 samples the data (SDI) at the falling edge of the clock (CKI). The above waveform is the example of the SPI-like interface. ## Principle of Operation MBI6033 receives the data packet containing targeted gray scale data from the controller, and turns on the output channels according to the gray scale data. The gray scale clock of PWM generator, GCLK, is generated by the embedded oscillator. MBI6033 provides SPI-like interface (CKI, SDI), a two-wire only transmission interface, to address the data, so that MBI6033 receives the data directly without latching data. #### Input Voltage Regulation MBI6033 integrates a LDO which can convert $6\sim24V$ input voltage to 5V to supply the internal circuit. A user can connect a capacitor in CA pin to compensate LDO. Although CA is an output pin, the driving current is very tiny. Do not use the output of CA pin to drive any device. If a user would like to power MBI6033 by regulated 5V or 3.3V, connect both $V_{DD}$ and CA pins to regulated 5V or 3.3V. #### **Gray Scale Control** MBI6033 provides 16-bit S-PWM gray scale mode to 64 segments, so that the visual refresh rate can be increased. For example, with S-PWM, the default PWM clock frequency is 12MHz, so, the visual refresh rate of 16-bit gray scale mode will be increased to 12MHz/65,536x64=11.72KHz MBI6033 continuously repeats the PWM cycle and turns on the output ports according to the image data until the next image data is correctly recognized. Once the next input data is correctly recognized, MBI6033 will stop the present PWM cycle and restart a new PWM cycle to show the new data immediately. #### 16-bit gray scale data The following is the equation for the duty cycle of output in 16-bit gray scale mode. the duty cycle of output (%)= $$\frac{16\text{-bit gray scale data}}{65536} \times 100\%$$ According to the above equation, the following table shows the examples: Table 1. 16-bit gray mode scale output result | Example | ole Gray scale data Duty Cycle of C | | | | |---------|-------------------------------------|-------|--|--| | 1 | 65,535 | 99.9% | | | | 2 | 32,768 | 50% | | | | 3 | 16,384 | 25% | | | | | • | • | | | | | • | • | | | | | • | • | | | #### **Phase-inversed Output Clock** MBI6033 enhances the capability of cascading MBI6033 by phase-inversed output clock function. By phase-inversed output clock, the clock phase will be inversed from CKI to CKO to eliminate the accumulation of the pulse width deviation. This improves the signal integrity of data transmission. The following chart illustrates the phase-inversed output clock results. #### The Structure of Data Packet MBI6033's data packet contains three parts: 1. Prefix: The prefix is a symbol of "Silent-to-Reset", i.e. a time period for MBI6033 to distinguish two data packets. 2. Header: The header defines the cascaded IC numbers and also contains a command to decide the data type. 3. Data: This is the data for each IC. It may be gray scale data, dot correction data, or configuration data. #### Structure of a data packet: | Prefix Header | Data | |---------------|------| |---------------|------| #### Prefix MBI6033 identifies the data as a new packet after time-out. Then users can follow the "time-out" protocol (time-out duration: stop $t_{tout}$ + 1CKI + stop $t_{tout}$ ) to re-start packet decoding scheme. If both CKI and SDI are tied-low and stop for more than the setting of CKI time-out period, MBI6033 will start to check the valid command of the next data packet. The prefix between two data packets helps MBI6033 identify the data packet correctly. The following timing diagram illustrates the interval between two data packets in 16-bit gray scale mode. Time-out reset is to prevent ICs from misreading during the data transmission. The procedure is described below, The CKI should be tied-low and stop for more than time-out period - -> one CKI pulse (SDI keep) - -> CKI should be tied-low and stop for more than time-out period. Where the time-out period is at least than 21 $\mu$ s. ### Setting the Data Types by the Command MBI6033 provides three kinds of commands and input data types shown as the table below: | Command H[7:0] | Data Type | |----------------|-----------------------| | 8'b11010101 | Current gain mode | | 8'b11110011 | Non-current gain mode | | 8'b11000001 | Software reset | Once MBI6033 receives the SDI=1 (1'b1), MBI6033 will start to check if the data is a valid command or not. If the 8-bit data is a valid command, the driver will latch the specific data according to the protocol. If the 8-bit data is not a valid command, MBI6033 will wait for another SDI=1 (1'b1) to check the validity of the next command. #### **Time-Out Reset for Transmission Abort** Time-out reset is to prevent ICs from misreading during the data transmission. The procedure is described below, The CKI should be tied-low and stop for more than time-out period - -> one CKI pulse (SDI keep) - -> CKI should be tied-low and stop for more than time-out period. Where the time-out period is at least than 21 $\mu$ s. #### **Header Packet Format** #### 48-bit header | Bit | Definition | Value | Function | |-------|------------|----------------------------------|-----------------------------------------------------------------------------------------| | 47:40 | LI[7:0] | 8'b11010101 | Gray scale mode with current gain | | 47.40 | H[7:0] | 8'b11110011 | Gray scale mode without current gain | | 39:26 | S[13:0] | 14'b00000000000000 | Wait counter data. Always send 14'b 000000000000000000000000000000000000 | | | L[13:0] | N -1<br>N=Number of IC in series | Set the number of IC in series. The L[13:10] don't care. Only the L[9:0] are effective. | | 25:12 | | 14'bxxxx0000000000 ~ | For example: if we have 3 IC's in cascade, | | | | 14'bxxxx1111111111 | Length[13:0]=14'b0000 0000 0000 10 | | 11:4 | CF[7:0] | 8'b00000000~8'b11111111 | The configuration data. 8'b00000000 (default) | | 3:0 | X1[3:0] | 4'b0000 | Reserved. Please keep "0000" | ## Configuration Mode | MSB | | | | | | | | LSB | |---------------|----|-----|---|----|---|---|---|-----| | Bit | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | | Default Value | 0 | 000 | | 00 | | 0 | 0 | | | Bit | Definition | Value | Function | |------|----------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | Reserved | 1'b0 | The value is suggested to be "0" | | | | 000(default) | GCLK=frequency of internal oscillator, i.e. 10MHz (typ.). | | | | 3'b001 | GCLK=frequency of internal oscillator divided by 2, i.e. 5MHz (typ.). | | | | 3'b 010 | GCLK=frequency of internal oscillator divided by 4, i.e. 2.5MHz (typ.). | | | | 3'b 011 | GCLK=frequency of internal oscillator divided by 8, i.e. 1.25MHz (typ.). | | 10:8 | GCLK frequency | 3'b 100 | GCLK=frequency of internal oscillator divided by 16, i.e. 625KHz (typ.). | | | | 3'b 101 | GCLK=frequency of internal oscillator divided by 64, i.e. 156.25KHz (typ.). | | | | 3'b 110 | GCLK=frequency of internal oscillator divided by 128, i.e. 78.125KHz (typ.). | | | | 3'b 111 | GCLK=frequency of internal oscillator divided by 256, i.e.39.0625KHz (typ.). | | 7:6 | Reserved | 2'b00 | Reserved. Please keep "00" | | 5 | Output turn-on | 1'b0 | Turn-on the output "1", all constant-current outputs (OUTC3-OUTA0) are controlled by the GS PWM timing controller. "0", all constant-current outputs are forced off and PWM counter is reset to "0". Note: when this bit is from "0" to "1", PWM counter will be reset. | | 4 | Reserved | 1'b0 | Reserved. Please keep "0" | #### **Current Gain** 24-bit current gain data | Bit | Definition | Value | Function | | |-------|------------------------|-------------|-----------------------------------------------------------------------|--| | 23:16 | CGC <sub>N</sub> [7] | 1'b0 | Reserved. Please keep "0" | | | | CGC <sub>N</sub> [6:0] | 7b'0000000~ | The CGC <sub>N</sub> [6:0] are 7 bits current gain data of Nth driver | | | | | 7b'1111111 | for OUTC. | | | 15:8 | CGB <sub>N</sub> [7] | 1'b0 | Reserved. Please keep "0" | | | | CGB <sub>N</sub> [6:0] | 7b'0000000~ | The CGB <sub>N</sub> [6:0] are 7 bits current gain data of Nth driver | | | | | 7b'1111111 | for OUTB. | | | 7:0 | CGA <sub>N</sub> [7] | 1'b0 | Reserved. Please keep "0" | | | | CGA <sub>N</sub> [6:0] | 7b'0000000~ | The CGA <sub>N</sub> [6:0] are 7 bits current gain data of Nth driver | | | | | 7b'1111111 | for OUTA. | | 192-bit gray scale data | Bit | Definition | Value | Function | |-------|---------------------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------| | 191:0 | C3 <sub>N</sub> [15:0]~<br>A0 <sub>N</sub> [15:0] | Each channel is 16-bit.<br>16'h0000 ~ 16'hffff | 16-bit x 12 channels gray scale data of the Nth driver. The data of OUTC <sub>IN</sub> is sent first. | The gray scale data of the last IC is sent first, followed by the previous ICs, and the first IC's gray scale data is sent in the end of the packet. #### **Example of 16-bit Gray Scale with Current Gain** #### **Example of 16-bit Gray Scale without Current Gain** ### **Constant Current** - 1) MBI6033 performs excellent current skew: the maximum current variation between channels is less than ±3%, and that between ICs is less than ±6%. - 2) In addition, in the saturation region, the output current keeps constant when the output voltage ( $V_{DS}$ ) is changed. This characteristic guarantees the LED show the same brightness regardless of the variations of LED forward voltages ( $V_F$ ). ## Setting the Output Current The output current of each channel ( $I_{OUT}$ ) is set by an external resistor, $R_{ext}$ . The relationship between $I_{OUT}$ and $R_{ext}$ is shown in the following figure. The output current of each channel ( $I_{OUT}$ ) is set by an external resistor, $R_{ext}$ . When output channels are turned on, $V_{REXT}$ is around 0.61V. The relationship between $I_{OUT}$ and $R_{ext}$ is shown in the following figure. Also, the output current can be calculated from the equation: $I_{OUTA} = (V_{REXT}/R_{ext})x23xCG_A/127$ $I_{OUTB} = (V_{REXT}/R_{ext})x23xCG_B/127$ $I_{OUTC} = (V_{REXT}/R_{ext})x23xCG_C/127$ ## Package Power Dissipation (PD) The maximum power dissipation, $P_D(max)=(T_{j,max}-T_a)/R_{th(j-a)}$ , decreases as the ambient temperature increases. The power dissipation (P<sub>D</sub>) is calculated by the equation: $\mathsf{P}_{\mathsf{D}} \text{=} (\mathsf{V}_{\mathsf{DD}} \mathsf{x} \mathsf{I}_{\mathsf{DD}}) \text{+} (\mathsf{I}_{\mathsf{OUTA}} \mathsf{x} \mathsf{V}_{\mathsf{DSA}}) \text{+} (\mathsf{I}_{\mathsf{OUTB}} \mathsf{x} \mathsf{V}_{\mathsf{DSB}}) \text{+} (\mathsf{I}_{\mathsf{OUTC}} \mathsf{x} \mathsf{V}_{\mathsf{DSC}})$ Please refer to the following figure to design within the safe operation area. ## Load Supply Voltage (V<sub>LED</sub>) The design of V LED should fulfill two targets: - 1. Less power consumption and heat - 2. Sufficiently headroom for the LED and driver IC to operate in the constant-current region. From the figure below, $V_{DS}=V_{LED}-V_F$ , which $V_{LED}$ is the supply voltage of LED. $P_{D (act)}$ will be greater than $P_{D (max)}$ , if $V_{DS}$ drops too much voltage on the driver. In this case, it is recommended to use the lowest possible supply voltage or to set an external resistor to reduce the by $V_{DROP}$ . #### $V_{DS}=(V_{LED}-V_F)-V_{DROP}$ Please refer to the following figure for the application of the resister. ## Switching Noise Reduction The output ports of LED drivers are frequently switching in typical applications. This behavior usually causes switching noise due to the parasitic inductance on PCB. To eliminate switching noise, please refer to "Application Note for 8-bit and 16-bit LED Drivers-Overshoot". ## Soldering Process of "Pb-free & Green" Package Plating\* Macroblock has defined "Pb-Free & Green" to mean semiconductor products that are compatible with the current RoHS requirements and selected 100% pure tin (Sn) to provide forward and backward compatibility with both the current industry-standard SnPb-based soldering processes and higher-temperature Pb-free processes. Pure tin is widely accepted by customers and suppliers of electronic devices in Europe, Asia and the US as the lead-free surface finish of choice to replace tin-lead. Also, it is backward compatible to reflow processes which adopt tin/lead (SnPb) solder paste. Please refer to JEDEC J-STD-020C for temperature setting. However, in the whole Pb-free soldering processes and materials, 100% pure tin (Sn) will all require from 245 °C to 260°C for proper soldering on boards, referring to JEDEC J-STD-020C as shown below. | Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm³<br>≥2000 | |-------------------|--------------------------------|------------------------------------|---------------------| | <1.6mm | 260 +0 °C | 260 +0 °C | 260 +0 °C | | 1.6mm – 2.5mm | 260 +0 °C | 250 +0 °C | 245 +0 °C | | ≧2.5mm | 250 +0 °C | 245 +0 °C | 245 +0 °C | <sup>\*</sup>For details, please refer to Macroblock's "Policy on Pb-free & Green Package". ## Package Outline MBI6033GP Outline Drawing MBI6033GTS Outline Drawing MBI6033GFN Outline Drawing Note 1: The unit for the outline drawing is mm. Note 2: Please use the maximum dimensions for the thermal pad layout. To avoid the short circuit risk, the vias or circuit traces shall not pass through the maximum area of thermal pad. ## **Product Top Mark Information** ## **Product Revision History** | Datasheet version | Device version code | |-------------------|---------------------| | V1.00 | Α | ## **Product Ordering Information** | Product Ordering Number* | RoHS-Compliant Package Type | Weight (g) | |--------------------------|-----------------------------|------------| | MBI6033GP-A | SSOP24L-150-0.64 | 0.11 | | MBI6033GTS-A | TSSOP24-173 -0.65 | 0.0967 | | MBI6033GFN-A | QFN24L-4*4-0.5 | 0.0379 | <sup>\*</sup>Please place your order with the "product ordering number" information on your purchase order (PO). # PWM-Embedded 3x4-Channel Constant-Current Sink Driver for LED Strips #### Disclaimer Macroblock reserves the right to make changes, corrections, modifications, and improvements to their products and documents or discontinue any product or service. Customers are advised to consult their sales representative for the latest product information before ordering. All products are sold subject to the terms and conditions supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. Macroblock's products are not designed to be used as components in device intended to support or sustain life or in military applications. Use of Macroblock's products in components intended for surgical implant into the body, or other applications in which failure of Macroblock's products could create a situation where personal death or injury may occur, is not authorized without the express written approval of the Managing Director of Macroblock. Macroblock will not be held liable for any damages or claims resulting from the use of its products in medical and military applications. Related technologies applied to the product are protected by patents. All text, images, logos and information contained on this document is the intellectual property of Macroblock. Unauthorized reproduction, duplication, extraction, use or disclosure of the above mentioned intellectual property will be deemed as infringement.