## $\mathbf{Navigator}^{\mathsf{TM}}$ Motion Processor

# MC2500 Series Technical Specifications

for Stepping Motion Control



#### **NOTICE**

This document contains proprietary and confidential information of Performance Motion Devices, Inc., and is protected by federal copyright law. The contents of this document may not be disclosed to third parties, translated, copied or duplicated in any form, in whole or in part, without the express written permission of PMD.

The information contained in this document is subject to change without notice. No part of this document may be reproduced or transmitted in any form, by any means, electronic or mechanical, for any purpose, without the express written permission of PMD.

Copyright 1998, 1999, 2000 by Performance Motion Devices, Inc. **Navigator** and **C-Motion** are trademarks of Performance Motion Devices, Inc

#### Warranty

PMD warrants performance of its products to the specifications applicable at the time of sale in accordance with PMD's standard warranty. Testing and other quality control techniques are utilized to the extent PMD deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Performance Motion Devices, Inc. (PMD) reserves the right to make changes to its products or to discontinue any product or service without notice, and advises customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

#### **Safety Notice**

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage. Products are not designed, authorized, or warranted to be suitable for use in life support devices or systems or other critical applications. Inclusion of PMD products in such applications is understood to be fully at the customer's risk.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent procedural hazards.

#### **Disclaimer**

PMD assumes no liability for applications assistance or customer product design. PMD does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of PMD covering or relating to any combination, machine, or process in which such products or services might be or are used. PMD's publication of information regarding any third party's products or services does not constitute PMD's approval, warranty or endorsement thereof.



#### **Related Documents**

#### Navigator Motion Processor User's Guide (MC2000UG)

How to set up and use all members of the Navigator Motion Processor family.

#### Navigator Motion Processor Programmer's Reference (MC2000PR)

Descriptions of all Navigator Motion Processor commands, with coding syntax and examples, listed alphabetically for quick reference.

#### **Navigator Motion Processor Technical Specifications**

Four booklets containing physical and electrical characteristics, timing diagrams, pinouts, and pin descriptions of each series:

MC2100 Series, for brushed servo motion control (MC2100TS);

MC2300 Series, for brushless servo motion control (MC2300TS);

MC2400 Series, for microstepping motion control (MC2400TS);

MC2500 Series, for stepping motion control (MC2500TS);

MC2800 Series, for brushed servo and brushless servo motion control (MC2800TS).

#### Navigator Motion Processor Developer's Kit Manual (DK2000M)

How to install and configure the DK2000 developer's kit PC board.



## **Table of Contents**

| Warra   | nnty                                             | iii |
|---------|--------------------------------------------------|-----|
| Safety  | Notice                                           | iii |
| Disclai | imer                                             | iii |
| Relate  | d Documents                                      | v   |
| Table   | of Contents                                      | vii |
| 1 The   | Navigator Family                                 | 9   |
| 2 Func  | ctional Characteristics                          | 11  |
| 2.1     | Configurations, parameters, and performance      |     |
| 2.2     | Physical characteristics and mounting dimensions |     |
| 2.      | 2.1 CP chip                                      |     |
|         | 2.2 I/O chip                                     |     |
| 2.3     | Environmental and electrical ratings             |     |
| 2.4     | System configuration                             |     |
| 2.5     | Peripheral device address mapping.               |     |
| 3 Elect | trical Characteristics                           | 16  |
| 3.1     | DC characteristics.                              |     |
| 3.2     | AC characteristics                               |     |
| 4 I/O T | Fiming Diagrams                                  | 18  |
| 4.1     | Clock                                            |     |
| 4.2     | Quadrature encoder input                         | 18  |
| 4.3     | Reset                                            |     |
| 4.4     | Host interface, 8/8 mode                         | 19  |
| 4.      | 4.1 Instruction write, 8/8 mode                  | 19  |
| 4.      | 4.2 Data write, 8/8 mode                         |     |
| 4.      | 4.3 Data read, 8/8 mode                          | 20  |
| 4.      | 4.4 Status read, 8/8 mode                        |     |
| 4.5     | Host interface, 8/16 mode                        | 21  |
| 4.      | 5.1 Instruction write, 8/16 mode                 | 21  |
| 4.      | 5.2 Data write, 8/16 mode                        | 21  |
| 4.      | 5.3 Data read, 8/16 mode                         |     |
| 4.      | 5.4 Status read, 8/16 mode                       | 22  |
| 4.6     | Host interface, 16/16 mode                       | 23  |
| 4.      | 6.1 Instruction write, 16/16 mode                | 23  |
| 4.      | 6.2 Data write, 16/16 mode                       |     |
| 4.      | 6.3 Data read, 16/16 mode                        |     |
| 4.      | 6.4 Status read, 16/16 mode                      |     |
| 4.7     |                                                  |     |
| 4.      | 7.1 External memory read                         |     |
| 4.      | 7.2 External memory write                        |     |
| 4.8     | Peripheral device timing                         |     |
| 4.      | 8.1 Peripheral device read                       |     |
| 4.      | 8.2 Peripheral device write                      | 26  |

| 5 Pinor | uts and Pin Descriptions    | 27 |
|---------|-----------------------------|----|
| 5.1     | Pinouts for MC2540          | 27 |
| 5.2     | Pinouts for MC2520          |    |
| 5.3     | Pinouts for MC2510          |    |
| 5.4     | Pin description tables      |    |
| 5.4     | .4.1 I/O chip               |    |
| 5.4     | .4.2 CP chip                |    |
|         | r                           |    |
| 6 Appl  | lication Notes              |    |
| 6.1     | Design Tips                 |    |
| 6.2     | ISA Bus Interface           |    |
| 6.3     | RS-232 Serial Interface     | 40 |
| 6.4     | RS 422/485 Serial Interface | 42 |
| 6.5     | 12-bit A/D Interface        |    |
| 6.6     | 16-bit A/D Input            |    |
| 6.7     | RAM Interface               |    |
| 6.8     | User-defined I/O            |    |

## 1 The Navigator Family

|                             | MC2100<br>Series                                   | MC2300<br>Series                                   | MC2400<br>Series                                   | MC2500<br>Series                                   | MC2800<br>Series                                                             |
|-----------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------|
| # of axes                   | 4, 2, or 1                                         | 4, 2 or 1                                          | 4, 2 or 1                                          | 4, 2, or 1                                         | 4 or 2                                                                       |
| Motor type supported        | Brushed servo                                      | Brushless<br>servo                                 | Stepping                                           | Stepping                                           | Brushed servo<br>+ brushless servo                                           |
| Output format               | Brushed servo<br>(single phase)                    | Commutated<br>(6-step or<br>sinusoidal)            | Microstepping                                      | Pulse and direction                                | Brushed servo<br>(single phase)<br>+ commutated<br>(6-step or<br>sinusoidal) |
| Incremental encoder input   | √                                                  | √                                                  | √                                                  | √                                                  | √                                                                            |
| Parallel word device input  | √                                                  | √                                                  | <b>√</b>                                           | <b>√</b>                                           | V                                                                            |
| Parallel communication      | √                                                  | √                                                  | <b>√</b>                                           | <b>√</b>                                           | <b>√</b>                                                                     |
| Serial communication        | <b>√</b>                                           | √                                                  | <b>√</b>                                           | <b>√</b>                                           | <b>√</b>                                                                     |
| Diagnostic port             | <b>√</b>                                           | √                                                  | <b>√</b>                                           | √                                                  | <b>√</b>                                                                     |
| S-curve profiling           | <b>√</b>                                           | √                                                  | <b>√</b>                                           | <b>√</b>                                           | <b>√</b>                                                                     |
| Electronic gearing          | √                                                  | √                                                  | <b>√</b>                                           | <b>√</b>                                           | <b>√</b>                                                                     |
| On-the-fly changes          | √                                                  | √                                                  | <b>√</b>                                           | <b>√</b>                                           | <b>√</b>                                                                     |
| Directional limit switches  | √                                                  | √                                                  | <b>√</b>                                           | <b>√</b>                                           | <b>√</b>                                                                     |
| Programmable bit output     | √                                                  | √                                                  | <b>√</b>                                           | <b>√</b>                                           | <b>√</b>                                                                     |
| Software-invertable signals | √                                                  | √                                                  | √                                                  | √                                                  | √                                                                            |
| PID servo control           | <b>√</b>                                           | √                                                  | -                                                  | -                                                  | <b>√</b>                                                                     |
| Feedforward (accel & vel)   | √                                                  | √                                                  | -                                                  | -                                                  | <b>√</b>                                                                     |
| Derivative sampling time    | √                                                  | √                                                  | -                                                  | -                                                  | √                                                                            |
| Data trace/diagnostics      | √                                                  | √                                                  | <b>√</b>                                           | <b>√</b>                                           | √                                                                            |
| PWM output                  | √                                                  | √                                                  | √                                                  | -                                                  | √                                                                            |
| Motion error detection      | √                                                  | √                                                  | √ (with encoder)                                   | √ (with encoder)                                   | √                                                                            |
| Axis settled indicator      | ✓                                                  | √                                                  | √ (with encoder)                                   | √ (with encoder)                                   | √                                                                            |
| DAC-compatible output       | √                                                  | √                                                  | √                                                  | ı                                                  | √                                                                            |
| Pulse & direction output    | -                                                  | -                                                  | -                                                  | <b>√</b>                                           | -                                                                            |
| Index & Home signals        | √                                                  | √                                                  | √                                                  | <b>→</b>                                           | √                                                                            |
| Position capture            | √                                                  | √                                                  | √                                                  | <b>√</b>                                           | √                                                                            |
| Analog input                | √                                                  | √                                                  | √                                                  | <b>√</b>                                           | √                                                                            |
| User-defined I/O            | √                                                  | √                                                  | √                                                  | √                                                  | √                                                                            |
| External RAM support        | <b>√</b>                                           | <b>√</b>                                           | <b>√</b>                                           | <b>√</b>                                           | <b>√</b>                                                                     |
| Chipset part numbers        | MC2140<br>(4 axes)<br>MC2120<br>(2 axes)<br>MC2110 | MC2340<br>(4 axes)<br>MC2320<br>(2 axes)<br>MC2310 | MC2440<br>(4 axes)<br>MC2420<br>(2 axes)<br>MC2410 | MC2540<br>(4 axes)<br>MC2520<br>(2 axes)<br>MC2510 | MC2840<br>(4 axes)<br>MC2820<br>(2 axes)                                     |
| Developer's Kit p/n         | (1 axis)<br>DK2100                                 | (1 axis)<br>DK2300                                 | (1 axis)<br>DK2400                                 | (1 axis)<br>DK2500                                 | DK2800                                                                       |

#### Introduction

This manual describes the operational characteristics of the MC2540, MC2520 and MC2510 Motion Processors from PMD. These devices are members of PMD's second-generation motion processor family, which consists of 14 separate products organized into 5 series.

Each of these devices is a complete chip-based motion processor. They provide trajectory generation and related motion control functions, and high speed pulse and direction outputs. Together these products provide a software-compatible family of dedicated motion processors that can handle a large variety of system configurations.

Each of these chips utilize a similar architecture, consisting of a high-speed computation unit, along with an ASIC (Application Specific Integrated Circuit). The computation unit contains special onboard hardware that makes it well suited for the task of motion control.

Each chipset consists of two PQFP (Plastic Quad Flat Pack) ICs: a 100-pin Input/Output (I/O) chip, and a 132-pin Command Processor (CP) chip.

Four of the series in the Navigator family are designed for a particular type of motor or control scheme. The fifth allows the user to control 2 servo motor types (brushed and brushless). Here is a summary description of each series.

#### **Family Summary**

MC2100 Series (MC2140, MC2120, MC2110) – This series outputs motor commands in either Sign/Magnitude PWM or DAC-compatible format for use with brushed servo motors, or with brushless servo motors having external commutation.

MC2300 Series (MC2340, MC2320, MC2310) – This series outputs sinusoidally or 6-step commutated motor signals appropriate for driving brushless motors. Depending on the motor type, the output is a two-phase or three-phase signal in either PWM or DAC-compatible format.

MC2400 Series (MC2440, MC2420, MC2410) – This series provides microstepping signals for stepping motors. Two phased signals per axis are generated in either PWM or DAC-compatible format.

MC2500 Series (MC2540, MC2520, MC2510) – These chipsets provide high-speed pulse and direction signals for stepping motor systems.

MC2800 Series (MC2840, MC2820) – This series outputs sinusoidally or 6-step commutated motor signals appropriate for driving brushless servo motors as well as PWM or DAC- compatible outputs for driving brushed servo motors.

#### 2 Functional Characteristics

#### 2.1 Configurations, parameters, and performance

Available configurations

4 axes (MC2540), 2 axes (MC2520), or 1 axis (MC2510)

**Operating modes** 

Open loop (pulse generator is driven by trajectory generator output)
Stall detection (pulse generator is driven by trajectory generator output and

encoder feedback is used for stall detection)

Communication modes

8/8 parallel (8 bit external parallel bus with  $\acute{8}$  bit internal command word size) 8/16 parallel (8 bit external parallel bus with 16 bit internal command word size) 16/16 parallel(16-bit external parallel bus with 16-bit internal command word size)

Point to point asynchronous serial Multidrop asynchronous serial 1,200 baud to 416,667 baud

Serial port baud rate range

Position range Velocity range

Acceleration/deceleration ranges

Jerk range Profile modes -2,147,483,648 to +2,147,483,647 counts

-32,768 to +32,767 counts/sample with a resolution of 1/65,536 counts/sample -32,768 to +32,767 counts/sample<sup>2</sup> with a resolution of 1/65,536 counts/sample<sup>2</sup> 0 to ½ counts/sample<sup>3</sup>, with a resolution of 1/4,294,967,296 counts/sample<sup>3</sup> S-curve point-to-point (Velocity, acceleration, jerk, and position parameters)

parameters)

Velocity-contouring (Velocity, acceleration, and deceleration parameters)

Trapezoidal point-to-point (Velocity, acceleration, deceleration, and position

Electronic Gear (Encoder or trajectory position of one axis used to drive a second

-32,768 to +32,767 with a resolution of 1/65,536 (negative and positive direction)

axis. Master and slave axes and gear ratio parameters)

Electronic gear ratio range

 Maximum pulse rate
 4.98 M-pulses/sec

 Maximum encoder rate
 Incremental (up to 5 Mcounts/sec)

Parallel-word (up to 160 Mcounts/sec)

Parallel encoder word size 16 bits

Parallel encoder read rate

Cycle rate timing range

Minimum cycle time

Limit switches

Position-capture triggers Other digital signals (per axis) Software-invertable signals 20 kHz (reads all axes every 50 μsec)

102.4 μsec to 32.767 milliseconds102.4 μsec per enabled axis

2 per axis: one for each direction of travel 2 per axis: index and home signals

1 AxisIn signal per axis, 1 AxisOut signal per axis

Encoder A, Encoder B, Index, Home, AxisIn, AxisOut, PositiveLimit, NegativeLimit, Pulse, Direction (all individually programmable per axis)

**Analog input** 8 10-bit analog inputs

User defined discrete I/O 256 16-bit wide user defined I/O

RAM/external memory support 65,536 blocks of 32,768 16 bit words per block. Total accessible memory is

2,147,483,648 16 bit words

Trace modes one-time

continuous

Max. number of trace variables4Number of traceable variables20Number of host instructions112

## 2.2 Physical characteristics and mounting dimensions

#### 2.2.1 CP chip

All dimensions are in inches (with millimeters in brackets).



| Dimension | Minimum<br>(inches) | Maximum<br>(inches) | Minimum<br>(mm) | Maximum<br>(mm) |
|-----------|---------------------|---------------------|-----------------|-----------------|
| D         | 1.070               | 1.090               | 27.178          | 27.686          |
| D1        | 0.934               | 0.966               | 23.723          | 24.536          |
| D2        | 1.088               | 1.112               | 27.635          | 28.244          |
| D3        | 0.800               | nominal             | 20.32 r         | ominal          |

## 2.2.2 I/O chip

All dimensions are in millimeters.



| Dimension | Minimum | Nominal  | Maximum | Minimum   | Nominal       | Maximum    |
|-----------|---------|----------|---------|-----------|---------------|------------|
|           | (mm)    | (mm)     | (mm)    | (inches)  | (inches)      | (inches)   |
| Α         |         |          | 3.40    |           |               | 0.1338583  |
| A1        | 0.25    | 0.33     |         | 0.0098425 | 0.0129921     |            |
| A2        | 2.55    | 2.80     | 3.05    | 0.1003937 | 0.1102362     | 0.1200787  |
| b         | 0.22    |          | 0.38    | 0.0086614 |               | 0.0149606  |
| С         | 0.13    |          | 0.23    | 0.0051181 |               | 0.0090551  |
| D         | 22.95   | 23.20    | 23.45   | 0.9035433 | 0.9133858     | 0.9232283  |
| D1        | 19.90   | 20.00    | 20.10   | 0.7834646 | 0.7874016     | 0.7913386  |
| E         | 16.95   | 17.20    | 17.45   | 0.6673228 | 0.6771654     | 0.6870079  |
| E1        | 13.90   | 14.00    | 14.01   | 0.5472441 | 0.5511811     | 0.5515748  |
| е         |         | 0.65 BSC |         |           | 0.0255906 BSC | <u> </u>   |
| L         | 0.73    | 0.88     | 1.03    | 0.0287402 | 0.0346457     | 0.0405512  |
| CCC       |         |          | 0.10    |           |               | 0.0039370  |
| theta     | 0°      |          | 7°      | 0°        |               | 0.2755906° |

#### 2.3 Environmental and electrical ratings

All ratings and ranges are for both the I/O and CP chips.

Storage Temperature ( $T_s$ )-55 °C to 150 °COperating Temperature ( $T_s$ )0 °C to 70 °C\*

**Power Dissipation (Pa)** 600 mW (I/O and CP combined)

Nominal Clock Frequency (Fctk) 40.0 MHz
Supply Voltage Limits (Vcc) -0.3V to +7.0V
Supply Voltage Operating Range (Vcc) 4.75V to 5.25V

#### 2.4 System configuration

The following figure shows the principal control and data paths in an MC2500 system.



The CP chip contains the profile generator, which calculates velocity, acceleration, and position values for a trajectory. The output of the trajectory generator is used to produce pulse and direction signals that control motor position.

<sup>\*</sup> An industrial version with an operating range of -40°C to 85°C is also available. Please contact PMD for more information.

Optional axis position information returns to the motion processor through the I/O chip, in the form of encoder feedback, or through the CP chip, in the form of parallel-word feedback. This position feedback may be used to detect motor stalling errors.

#### 2.5 Peripheral device address mapping

Device addresses on the CP chip's data bus are memory-mapped to the following locations:

| Address | Device                | Description                                                                                                  |  |  |
|---------|-----------------------|--------------------------------------------------------------------------------------------------------------|--|--|
| 0200h   | Serial port data      | Contains the configuration data (transmission rate, parity, stop bits, etc) for the asynchronous serial port |  |  |
| 0800h   | Parallel-word encoder | Base address for parallel-word feedback devices                                                              |  |  |
| 1000h   | User-defined          | Base address for user-defined I/O devices                                                                    |  |  |
| 2000h   | RAM page pointer      | Page pointer to external memory                                                                              |  |  |
| 4000h   | Reserved              | Reserved for future use                                                                                      |  |  |
| 8000h   | I/O chip              | Base address for I/O chip communications                                                                     |  |  |

## **3 Electrical Characteristics**

#### 3.1 DC characteristics

( $V_{cc}$  and  $T_a$  per operating ratings,  $F_{clk}$  = 40.0 MHz)

| Symbol           | Parameter                                                                                                                                               | Minimum          | Maximum                 | Conditions                                                 |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------|------------------------------------------------------------|
| Vcc              | Supply Voltage                                                                                                                                          | 4.75 V           | 5.25 V                  |                                                            |
| l <sub>dd</sub>  | Supply Current                                                                                                                                          |                  | 120 mA                  | open outputs                                               |
|                  | Input Vo                                                                                                                                                | oltages          |                         |                                                            |
| V <sub>ih</sub>  | Logic 1 input voltage                                                                                                                                   | 2.0 V            | V <sub>cc</sub> + 0.3 V |                                                            |
| Vil              | Logic 0 input voltage                                                                                                                                   | -0.3 V           | 0.8 V                   |                                                            |
| Vihreset         | Logic 1 voltage for reset pin (reset)                                                                                                                   | 2.2 V            | V <sub>cc</sub> + 0.3 V |                                                            |
|                  | Output V                                                                                                                                                | /oltages         |                         |                                                            |
| V <sub>oh</sub>  | Logic 1 Output Voltage                                                                                                                                  | 2.4 V            |                         | @CP I <sub>o</sub> = -23 mA<br>@I/O I <sub>o</sub> = -6 mA |
| Vol              | Logic 0 Output Voltage                                                                                                                                  |                  | 0.33 V                  | @CP I <sub>o</sub> = 6 mA<br>@I/O I <sub>o</sub> = 6 mA    |
|                  | Oth                                                                                                                                                     | ner              |                         |                                                            |
| lout             | Tri-State output leakage current                                                                                                                        | -5 μΑ            | 5 μΑ                    | @CP<br>0 < V <sub>out</sub> < V <sub>cc</sub>              |
| l <sub>in</sub>  | Input current                                                                                                                                           | -10 μA<br>-10 μA | 10 μA<br>-10 μA         | @CP<br>@I/O<br>0 < V <sub>i</sub> < V <sub>cc</sub>        |
| Cio              | Input/Output capacitance                                                                                                                                | 15 pF            | 10 pF                   | @CP typical<br>@I/O                                        |
|                  | Analog                                                                                                                                                  | ı Input          |                         |                                                            |
| Z <sub>ai</sub>  | Analog input source impedance                                                                                                                           |                  | 9kΩ                     |                                                            |
| E <sub>dnl</sub> | Differential nonlinearity error. Difference between the step width and the ideal value.                                                                 | -1               | 1.5 LSB                 |                                                            |
| Einl             | Integral nonlinearity error.  Maximum deviation from the best straight line through the ADC transfer characteristics, excluding the quantization error. |                  | +/-1.5 LSB              |                                                            |

#### 3.2 AC characteristics

See timing diagrams, section 4, for *Tn* numbers. The symbol "~" indicates active low signal.

| Timing Interval                        | Tn | Minimum  | Maximum         |
|----------------------------------------|----|----------|-----------------|
| Clock Frequency (Fclk)                 |    | > 0 MHz  | 40 MHz (note 1) |
| Clock Pulse Width                      | T1 | 10 nsec  |                 |
| Clock Period (note 3)                  | T2 | 25 nsec  |                 |
| Encoder Pulse Width                    | T3 | 150 nsec |                 |
| Dwell Time Per State                   | T4 | 75 nsec  |                 |
| Index Setup and Hold (relative to Quad | T5 | 0 nsec   |                 |
| A and Quad B low)                      |    |          |                 |

| Timing Interval                    | Tn  | Minimum  | Maximum  |
|------------------------------------|-----|----------|----------|
| ~HostSlct Hold Time                | T6  | 0 nsec   |          |
| ~HostSlct Setup Time               | T7  | 0 nsec   |          |
| HostCmd Setup Time                 | T8  | 0 nsec   |          |
| HostCmd Hold Time                  | Т9  | 0 nsec   |          |
| Read Data Access Time              | T10 |          | 25 nsec  |
| Read Data Hold Time                | T11 |          | 10 nsec  |
| ~HostRead High to HI-Z Time        | T12 |          | 20 nsec  |
| HostRdy Delay Time                 | T13 | 100 nsec | 150 nsec |
| ~HostWrite Pulse Width             | T14 | 70 nsec  |          |
| Write Data Delay Time              | T15 |          | 15 nsec  |
| Write Data Hold Time               | T16 | 0 nsec   |          |
| Read Recovery Time (note 2)        | T17 | 60 nsec  |          |
| Write Recovery Time (note 2)       | T18 | 60 nsec  |          |
| Read Pulse Width                   | T19 | 70 nsec  |          |
| Address Setup Delay Time           | T20 |          | 7 nsec   |
| Data Access Time                   | T21 |          | 19 nsec  |
| Data Hold Time                     | T22 |          | 2 nsec   |
| Address Setup Delay Time           | T23 |          | 7 nsec   |
| Address Setup to WriteEnable High  | T24 | 72 nsec  |          |
| RAMSIct Low to WriteEnable High    | T25 |          | 79 nsec  |
| Address Hold Time                  | T26 | 17 nsec  |          |
| WriteEnable Pulse Width            | T27 | 39 nsec  |          |
| Data Setup Time                    | T28 |          | 3 nsec   |
| Data Setup before Write High Time  | T29 |          | 42 nsec  |
| Address Setup Delay Time           | T30 |          | 7 nsec   |
| Data Access Time                   | T31 |          | 71 nsec  |
| Data Hold Time                     | T32 |          | 2 nsec   |
| Address Setup Delay Time           | T33 |          | 7 nsec   |
| Address Setup to WriteEnable High  | T34 | 122 nsec |          |
| PeriphSlct Low to WriteEnable High | T35 |          | 129 nsec |
| Address Hold Time                  | T36 | 17 nsec  |          |
| WriteEnable Pulse Width            | T37 | 89 nsec  |          |
| Data Setup Time                    | T38 |          | 3 nsec   |
| Data Setup before Write High Time  | T39 |          | 92 nsec  |
| Read to Write Delay Time           | T40 | 50 nsec  |          |
| Reset Low Pulse Width              | T50 | 5.0 μsec |          |
| RAMSIct Low to Strobe Low          | T51 | •        | 1 nsec   |
| Strobe High to RAMSIct High        | T52 |          | 4 nsec   |
| WriteEnable Low to Strobe Low      | T53 |          | 1 nsec   |
| Strobe High to WriteEnable High    | T54 |          | 3 nsec   |
| PeriphSlct Low to Strobe Low       | T55 |          | 1 nsec   |
| Strobe High to PeriphSlct High     | T56 |          | 4 nsec   |
| Device Ready/ Outputs Initialized  | T57 |          | 1 msec   |

Device Ready/ Outputs Initialized | 157 | 1 msec | 1 msec | Note 1 Performance figures and timing information valid at  $F_{clk} = 40.0$  MHz only. For timing information and performance parameters at  $F_{clk} < 40.0$  MHz refer to section 6.1.

Note 2 For 8/8 and 8/16 interface modes only.

Note 3 The clock low/high split has an allowable range of 45-55%.

## 4 I/O Timing Diagrams

For the values of *Tn*, please refer to the table in Section 0.

#### 4.1 Clock



#### 4.2 Quadrature encoder input



#### 4.3 Reset



#### 4.4 Host interface, 8/8 mode

#### 4.4.1 Instruction write, 8/8 mode



#### 4.4.2 Data write, 8/8 mode



Note: If setup and hold times are met, ~HostSlct and HostCmd may be de-asserted at this point.

#### 4.4.3 Data read, 8/8 mode



Note: If setup and hold times are met, ~HostSlct and HostCmd may be de-asserted at this point.

#### 4.4.4 Status read, 8/8 mode



#### 4.5 Host interface, 8/16 mode

#### 4.5.1 Instruction write, 8/16 mode



Note: If setup and hold times are met, ~HostSlct and HostCmd may be de-asserted at this point.

#### 4.5.2 Data write, 8/16 mode



Note: If setup and hold times are met, ~HostSlct and HostCmd may be de-asserted at this point.

#### 4.5.3 Data read, 8/16 mode



Note: If setup and hold times are met, ~HostSlct and HostCmd may be de-asserted at this point.

#### 4.5.4 Status read, 8/16 mode



#### 4.6 Host interface, 16/16 mode

#### 4.6.1 Instruction write, 16/16 mode



#### 4.6.2 Data write, 16/16 mode



#### 4.6.3 Data read, 16/16 mode



#### 4.6.4 Status read, 16/16 mode



## 4.7 External memory timing

#### 4.7.1 External memory read

Note: PMD recommends using memory with an access time no greater than 15 nsec.



#### 4.7.2 External memory write



## 4.8 Peripheral device timing

#### 4.8.1 Peripheral device read



#### 4.8.2 Peripheral device write



## **5 Pinouts and Pin Descriptions**

#### 5.1 Pinouts for MC2540



#### 5.2 Pinouts for MC2520



#### 5.3 Pinouts for MC2510



## 5.4 Pin description tables

## 5.4.1 I/O chip

## I/O Chip

| Pin Name and Number            |                | Direction | Description                                                                                                                                                                                                                                                                     |  |  |
|--------------------------------|----------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| HostCmd                        | 81             | Input     | This signal is asserted <i>high</i> to write a host instruction to the Motion Processor, or to read the status of the HostRdy and HostIntrpt signals. It is asserted <i>low</i> to read or write a data word.                                                                   |  |  |
| HostRdy                        | 8              | Output    | This signal is used to synchronize communication between the Motion Processor and the host. HostRdy will go <i>low</i> (indicating host port busy) at the end of a read or write operation according to the interface mode in use, as follows:  Interface Mode HostRdy goes low |  |  |
|                                |                |           | 8/8 after the instruction byte is transferred after the second byte of each data word is transferred after the second byte of the instruction word                                                                                                                              |  |  |
|                                |                |           | after the second byte of each data word is transferred after the 16-bit instruction word                                                                                                                                                                                        |  |  |
|                                |                |           | after each 16-bit data word                                                                                                                                                                                                                                                     |  |  |
|                                |                |           | serial <i>n/a</i> HostRdy will go <i>high</i> , indicating that the host port is ready to transmit, when the last transmission has been processed. All host port communications must be made with HostRdy <i>high</i> (ready).                                                  |  |  |
|                                |                |           | A typical busy-to-ready cycle is 12.5 microseconds.                                                                                                                                                                                                                             |  |  |
| ~HostRead                      | 92             | Input     | When ~HostRead is <i>low</i> , a data word is read from the Motion Processor.                                                                                                                                                                                                   |  |  |
| ~HostWrite                     | 100            | Input     | When -HostWrite is <i>low</i> , a data word is written to the Motion Processor.                                                                                                                                                                                                 |  |  |
| ~HostSlct                      | 94             | Input     | When -HostSlct is <i>low</i> , the host port is selected for reading or writing operations.                                                                                                                                                                                     |  |  |
| CPIntrpt                       | 77             | Output    | I/O chip to CP chip interrupt. This signal sends an interrupt to the CP chip whenever a host—chipset transmission occurs. It should be connected to CP chip pin 53, I/OIntrpt.                                                                                                  |  |  |
| CPR/~W                         | 53             | Input     | This signal is <i>high</i> when the I/O chip is reading data from the I/O chip, and <i>low</i> when it is writing data. It should be connected to CP chip pin 4, R/W.                                                                                                           |  |  |
| CPStrobe                       | 54             | Input     | This signal goes <i>low</i> when the data and address become valid during Motion Processor communication with peripheral devices on the data bus, such as external memory or a DAC. It should be connected to CP chip pin 6, Strobe.                                            |  |  |
| CPPeriphSlct                   | 52             | Input     | This signal goes <i>low</i> when a peripheral device on the data bus is being addressed. It should be connected to CP chip pin 130, PeriphSlct.                                                                                                                                 |  |  |
| CPAddr0<br>CPAddr1<br>CPAddr15 | 41<br>43<br>50 | Input     | These signals are <i>high</i> when the CP chip is communicating with the I/O chip (as distinguished from any other device on the data bus). They should be connected to CP chip pins 110 (Addr0), 111 (Addr1), and 128 (Addr15).                                                |  |  |
| MasterClkIn                    | 89             | Input     | This is the master clock signal for the Motion Processor. It is driven at a nominal 40 MHz                                                                                                                                                                                      |  |  |
| CPClk                          | 24             | Output    | This signal provides the clock pulse for the CP chip. Its frequency is half that of MasterClkIn (pin 89), or 20 MHz nominal. It is connected directly the CP chip I/Oclk signal (pin 58).                                                                                       |  |  |

I/O Chip

| Pin Name and Number Direction                                                                                                                                                                                               |                                                                                                                     | Direction                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| HostMode1 HostMode0  HostMode0  HostData0 HostData1 HostData2 HostData3 HostData4 HostData5 HostData6 HostData7 HostData8 HostData9 HostData10 HostData11 HostData11 HostData11 HostData12 HostData13 HostData13 HostData13 | 91<br>5<br>12<br>10<br>99<br>98<br>1<br>11<br>97<br>95<br>76<br>74<br>73<br>75<br>2<br>3<br>7                       | Direction Input  Bi-directional, tri-state | These two signals determine the host communications mode, as follows:  HostMode1 HostMode0  0                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| HostData15  CPData0  CPData1  CPData2  CPData3  CPData4  CPData5  CPData6  CPData7  CPData8  CPData9  CPData10  CPData11  CPData12  CPData12  CPData13  CPData13  CPData14  CPData15  Pulse1  Pulse2  Pulse3                | 6<br>38<br>36<br>35<br>32<br>31<br>37<br>42<br>39<br>18<br>14<br>71<br>13<br>70<br>15<br>69<br>68<br>21<br>85<br>20 | Bi-directional  Output                     | These signals transmit data between the I/O chip and pins Data0-15 of the CP chip, via the Motion Processor data bus.  These pins provide the Pulse signal to the motor. This signal is always a square wave, regardless of the pulse rate. A "step" occurs when the signal transitions from a high state to a low state. For the MC2540 all 4                                                                                                                                                                                    |  |  |
| Pulse4  Direction1 Direction2 Direction3 Direction4                                                                                                                                                                         | 61<br>60<br>59<br>26                                                                                                | Output                                     | pins are valid. For MC2520 only Pulse1 and Pulse2 are valid. For MC2510 only Pulse1 is valid.  Invalid axis pins may be left unconnected.  These pins indicate the direction of motion and work in conjunction with the pulse signal. A high level on this signal indicates a positive direction move and a low level indicates a negative direction move. For MC2540 all 4 pins are valid. For MC2520 only Direction1 and Direction2 are valid. For MC2510 only Direction1 is valid.  Invalid axis pins may be left unconnected. |  |  |

#### I/O Chip

| Pin Name and                                                                                                                                                                            |                                      | Direction                                                                                                                                                                                                                                                                                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AtRest1<br>AtRest2<br>AtRest3<br>AtRest4                                                                                                                                                | 23<br>86<br>63<br>80                 | Output                                                                                                                                                                                                                                                                                          | The AtRest signal indicates the axis is at rest and the step motor can be switched to low power or standby. A high level on this signal indicates the axis is at rest. A low signal indicates the axis is in motion. For MC2540 all 4 pins are valid. For MC2520 only AtRest1 and AtRest2 are valid. For MC2510 only AtRest1 is valid. Invalid axis pins may be left unconnected.                                                                                                                                                                                                                                       |
| QuadA1       47         QuadB1       25         QuadA2       48         QuadB2       44         QuadA3       33         QuadB3       51         QuadA4       30         QuadB4       58 |                                      | Input                                                                                                                                                                                                                                                                                           | These pins provide the A and B quadrature signals for the incremental encoder for each axis. When the axis is moving in the positive (forward) direction, signal A leads signal B by 90°.  The theoretical maximum encoder pulse rate is 5.1 MHz. Actual maximum rate will vary, depending on signal noise.  NOTE: Many encoders require a pull-up resistor on each signal to establish a proper high signal. Check your encoder's electrical specifications.  For MC2540, all 8 pins are valid. For MC2520, only the first four pins (axes 1 and 2) are valid. For MC2510, only the first two pins (axis 1) are valid. |
|                                                                                                                                                                                         |                                      |                                                                                                                                                                                                                                                                                                 | WARNING! If a valid axis pin is not used, its signal should be tied high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                         |                                      |                                                                                                                                                                                                                                                                                                 | Invalid axis pins may be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| -Index1 49<br>-Index2 93<br>-Index3 83<br>-Index4 28                                                                                                                                    | 3 1                                  | These pins provide the Index quadrature signals for the incremental encoders. A valid index pulse is recognized by the chipset when ~Index, A, and B are all <i>low</i> .  For MC2540, all 4 pins are valid. For MC2520, only ~Index1 and ~Index2 are valid. For MC2510, only ~Index1 is valid. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                                         |                                      |                                                                                                                                                                                                                                                                                                 | WARNING! If a valid axis pin is not used, its signal should be tied high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                         |                                      |                                                                                                                                                                                                                                                                                                 | Invalid axis pins may be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| -Home1 82<br>-Home2 29<br>-Home3 88<br>-Home4 45                                                                                                                                        | 29<br>88                             | Input                                                                                                                                                                                                                                                                                           | These pins provide the Home signals, general-purpose inputs to the position-capture mechanism. A valid Home signal is recognized by the chipset when ~Homen goes low. These signals are similar to ~Index, but are not gated by the A and B encoder channels.  For MC2140, all 4 pins are valid. For MC2120, only ~Home1 and ~Home2 are valid. For MC2110, only ~Home1 is valid.                                                                                                                                                                                                                                        |
|                                                                                                                                                                                         |                                      |                                                                                                                                                                                                                                                                                                 | WARNING! If a valid axis pin is not used, its signal should be tied high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                         |                                      |                                                                                                                                                                                                                                                                                                 | Invalid axis pins may be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Vcc                                                                                                                                                                                     | 16, 17,<br>90                        | 40, 65, 66, 67,                                                                                                                                                                                                                                                                                 | All of these pins must be connected to the I/O chip's digital supply voltage, which should be in the range 4.75 to 5.25 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| GND                                                                                                                                                                                     | 4, 9, 22, 34, 46, 57, 64, 72, 84, 96 |                                                                                                                                                                                                                                                                                                 | I/O chip ground. All of these pins must be connected to the digital power supply return.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| unassigned                                                                                                                                                                              | 19, 27,<br>87                        | 55, 56, 62, 78,                                                                                                                                                                                                                                                                                 | These pins may be left unconnected (floating).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

#### 5.4.2 CP chip

#### CP chip

| Pin Name and Number                                                                                          |                                                                                             | Direction          | Description                                                                                                                                                                                                                                                             |
|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ~WriteEnbl                                                                                                   | 1                                                                                           | Output             | When low, this signal enables data to be written to the bus.                                                                                                                                                                                                            |
| R/~W                                                                                                         | 4                                                                                           | Output             | This signal is <i>high</i> when the CP chip is performing a read, and <i>low</i> when it is performing a write. It should be connected to I/O chip pin 53, CPR/-W.                                                                                                      |
| ~Strobe                                                                                                      | 6                                                                                           | Output             | This signal is <i>low</i> when the data and address are valid during CP communications. It should be connected to I/O chip pin 54, CPStrobe.                                                                                                                            |
| ~PeriphSlct                                                                                                  | 130                                                                                         | Output             | This signal is <i>low</i> when peripheral devices on the data bus are being addressed. It should be connected to I/O chip pin 52, CPPeriphSlct.                                                                                                                         |
| ~RAMSIct                                                                                                     | 129                                                                                         | Output             | This signal is <i>low</i> indicates that external memory is being accessed.                                                                                                                                                                                             |
| ~Reset                                                                                                       | 41                                                                                          | Input              | This is the master reset signal. When brought <i>low</i> , this pin resets the chipset to its initial conditions.                                                                                                                                                       |
| W/~R                                                                                                         | 132                                                                                         | Output             | This signal is the inverse of R/-W; it is <i>high</i> when R/-W is low, and vice versa. For some decode circuits, this is more convenient than R/-W.                                                                                                                    |
| SrlRcv                                                                                                       | 43                                                                                          | Input              | This pin receives serial data from the serial transceiver.                                                                                                                                                                                                              |
|                                                                                                              |                                                                                             |                    | NOTE! If this signal is not used, it should be tied high.                                                                                                                                                                                                               |
| SrlXmt                                                                                                       | 44                                                                                          | Output             | This pin transmits serial data to the asynchronous serial port.                                                                                                                                                                                                         |
| SrlEnable                                                                                                    | 99                                                                                          | Output             | This pin sets the serial port enable line. SrlEnable is always <i>high</i> for the point-to-point protocol and is <i>high</i> during transmission for the multi-drop protocol.                                                                                          |
| ~HostIntrpt                                                                                                  | 98                                                                                          | Output             | When <i>low</i> , this signal causes an interrupt to be sent to the host processor.                                                                                                                                                                                     |
| I/OIntrpt                                                                                                    | 53                                                                                          | Input              | This signal interrupts the CP chip when a host I/O transfer is complete. It should be connected to I/O chip pin 77, CPIntrpt.                                                                                                                                           |
| Data0 Data1 Data2 Data3 Data4 Data5 Data6 Data7 Data8 Data9 Data10 Data11 Data12 Data13 Data14 Data14 Data15 | 9<br>10<br>11<br>12<br>15<br>16<br>17<br>18<br>19<br>22<br>23<br>24<br>25<br>26<br>27<br>28 | Bi-<br>directional | Multi-purpose data lines. These pins comprise the CP chip's external data bus, used for all communications with the I/O chip and peripheral devices such as external memory or DACs. They may also be used for parallel-word input and for user-defined I/O operations. |

#### CP chip

| Pin Name and Number                                                                                          |                                                                                                              | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Addr0 Addr1 Addr2 Addr3 Addr4 Addr5 Addr6 Addr7 Addr8 Addr9 Addr10 Addr11 Addr12 Addr13 Addr14 Addr14 Addr15 | 110<br>111<br>112<br>114<br>115<br>116<br>117<br>118<br>119<br>122<br>123<br>124<br>125<br>126<br>127<br>128 | Output    | Multi-purpose Address lines. These pins comprise the CP chip's external address bus, used to select devices for communication over the data bus. Addr0, Addr1, and Addr15 are connected to the corresponding CPAddr pins on the I/O chip, and are used to communicate between the CP and I/O chips. Other address pins may be used for DAC output, parallel word input, or user-defined I/O operations. See the <i>Navigator Motion Processor User's Guide</i> for a complete memory map. |
| I/OCIk                                                                                                       | 58                                                                                                           | Input     | The CP chip clock signal. It should be connected to I/O chip pin 24, CPClk.                                                                                                                                                                                                                                                                                                                                                                                                               |
| AnalogVcc                                                                                                    | 84                                                                                                           | Input     | CP chip analog power supply voltage. This pin must be connected to the analog input supply voltage, which must be in the range 4.5-5.5 V                                                                                                                                                                                                                                                                                                                                                  |
| AnalogRefHigh                                                                                                | 85                                                                                                           | Input     | CP chip analog high voltage reference for A/D input. The allowed range is AnalogRefLow to AnalogVcc.                                                                                                                                                                                                                                                                                                                                                                                      |
| AnalogRefLow                                                                                                 | 86                                                                                                           | Input     | CP chip analog low voltage reference for A/D input. The allowed range is AnalogGND to AnalogRefHigh.                                                                                                                                                                                                                                                                                                                                                                                      |
| AnalogGND                                                                                                    | 87                                                                                                           |           | CP chip analog input ground. This pin must be connected to the analog input power supply return.                                                                                                                                                                                                                                                                                                                                                                                          |
| Analog1<br>Analog2<br>Analog3<br>Analog4<br>Analog5<br>Analog6<br>Analog7<br>Analog8                         | 74<br>89<br>75<br>88<br>76<br>83<br>77<br>82                                                                 | Input     | These signals provide general-purpose analog voltage levels, which are sampled by an internal A/D converter. The A/D resolution is 10 bits. The allowed range is AnalogRefLow to AnalogRefHigh.                                                                                                                                                                                                                                                                                           |
| PosLim1<br>PosLim2<br>PosLim3<br>PosLim4                                                                     | 63<br>65<br>54<br>49                                                                                         | Input     | These signals provide inputs from the positive-side (forward) travel limit switches. On power-up or Reset these signals default to active <i>low</i> interpretation, but the interpretation can be set explicitly using the <b>SetSignalSense</b> instruction. For MC2540, all 4 pins are valid. For MC2520, only PosLim1 and PosLim2 are valid. For MC2510, only PosLim1 is valid.                                                                                                       |
|                                                                                                              |                                                                                                              |           | WARNING! If a valid axis pin is not used, its signal should be tied high. PosLim2 is an output during device reset and as such any connection to GND or $V_{\rm cc}$ must be via a series resistor.                                                                                                                                                                                                                                                                                       |
|                                                                                                              |                                                                                                              |           | Invalid axis pins may also be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| NegLim1<br>NegLim2<br>NegLim3<br>NegLim4                                                                     | 64<br>66<br>55<br>51                                                                                         | Input     | These signals provide inputs from the negative-side (reverse) travel limit switches. On power-up or Reset these signals default to active <i>low</i> interpretation, but the interpretation can be set explicitly using the <b>SetSignalSense</b> instruction. For MC2540, all 4 pins are valid. For MC2520, only NegLim1 and NegLim2 are valid. For MC2510, only NegLim1 is valid.                                                                                                       |
|                                                                                                              |                                                                                                              |           | WARNING! If a valid axis pin is not used, its signal should be tied high. NegLim1 is an output during device reset and as such any connection to GND or V <sub>cc</sub> must be via a series resistor.                                                                                                                                                                                                                                                                                    |
|                                                                                                              |                                                                                                              |           | Invalid axis pins may also be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                           |

#### CP chip

| Pin Name and Number                          |                                                             | Direction                          | Description                                                                                                                                                                                                                                                                                                        |
|----------------------------------------------|-------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AxisOut1<br>AxisOut2<br>AxisOut3<br>AxisOut4 | 94<br>95<br>96<br>97                                        | Output                             | Each of these pins can be conditioned to track the state of any bit in the Status registers associated with its axis.  For MC2540, all 4 pins are valid. For MC2520, only AxisOut1 and AxisOut2 are valid. For MC2510, only AxisOut1 is valid.  Invalid or unused pins may be left unconnected.                    |
| AxisIn1<br>AxisIn2<br>AxisIn3<br>AxisIn4     | 72<br>100<br>106<br>67                                      | Input                              | These are general-purpose programmable inputs. They may be used as a breakpoint input, to stop a motion axis, or to cause an UPDATE to occur. For MC2540, all 4 pins are valid. For MC2520, only AxisIn1 and AxisIn2 are valid. For MC2510, only AxisIn1 is valid. Invalid or unused pins may be left unconnected. |
| Vcc                                          |                                                             | 21, 35, 36, 40,<br>52, 60, 62, 93, | CP digital supply voltage. All of these pins must be connected to the supply voltage. $V_{cc}$ must be in the range 4.75 - 5.25 $V$                                                                                                                                                                                |
|                                              | 103, 121                                                    | L                                  | WARNING! Pin 35 must be tied HIGH with a pull-up resistor. A nominal value of 22K Ohms is suggested.                                                                                                                                                                                                               |
| GND                                          | 3, 8, 14, 20, 29, 37, 46, 56, 59, 61, 71, 92, 104, 113, 120 |                                    | CP ground. All of these pins must be connected to the power supply return.                                                                                                                                                                                                                                         |
| AGND                                         | 78-81                                                       |                                    | These signals must be tied to AnalogGND.  If the analog input circuitry is not used, these pins must be tied to GND.                                                                                                                                                                                               |
| unassigned                                   | 45, 48, 73, 90, 91, 105, 107-9                              |                                    | These signals may be connected to GND for better noise immunity and reduced power consumption or they can be left unconnected (floating).                                                                                                                                                                          |
|                                              | 5, 30-34, 38, 39, 42, ,<br>57, 68-70, 101, 102,<br>131      |                                    | These signals may be left unconnected (floating).                                                                                                                                                                                                                                                                  |

## **6 Application Notes**

#### 6.1 Design Tips

The following are recommendations for the design of circuits that utilize a PMD Motion Processor.

#### Serial Interface

The serial interface is a convenient interface that can be used before host software has been written to communicate through the parallel interface. It is recommended that even if the serial interface is not utilized as a standard communication interface, that the serial receive and transmit signals are brought to test points so that they may be connected during initial board configuration/debugging. This is especially important during the prototype phase. The serial receive line should include a pull-up resistor to avoid spurious interrupts when it is not connected to a transceiver.

If the serial configuration decode logic is not implemented (see section 6.3) and the serial interface may be used for debugging as mentioned above, the CP data bus should be tied high. This places the serial interface in a default configuration of 9600,n,8,1 after power on or reset.

#### Controlling pulse output during reset

When the motion processor is in a reset state (when the reset line is held low) or immediately after a power on, the pulse outputs can be in an unknown state, causing undesirable motor movement. It is recommended that the enable line of any motor amplifier be held in a disabled state by the host processor or some logic circuitry until communication to the motion processor is established. This can be in the form of a delay circuit on the amplifier enable line after power up, or the enable line can be ANDed with the CP reset line.

#### Reducing noise and power consumption

To reduce the emission of electrical noise and reduce power consumption (caused by floating inputs), all unused input signals can be tied through a resistor to Vcc or directly to GND. The following CP pins can be tied if not used: 45, 48, 68-70, 73, 90, 91, 101, 102, 105, 107-109, 78-81.

#### Parallel word encoder input

When using parallel word input for motor position, it is useful to also decode this information into the User I/O space. This allows the current input value to be read using the chip instruction ReadIO for diagnostic purposes.

#### Using a non standard system clock frequency

It is often desirable to share a common clock among several components in a design. In the case of the PMD Motion Processors it is possible to use a clock below the standard value of 40MHz. In this case all system frequencies will be reduced as a fraction of the input clock verses the standard 40MHz clock. The list below shows the affected system parameters:-

- Serial baud rate
- Maximum pulse rate
- Timing characteristics as shown in section 3.2
- Cycle time

For example, if an input clock of 34MHz is used with a serial baud rate of 9600 and the step range (SetStepRange) set to 625KHz the following timing changes will result:-

- Serial baud rate decreases to 9600 bps \*34/40 = 8160 bps
- Maximum step rate decreases to 625 KHz \*34/40 = 531.25 KHz
- Cycle time per axis increases to  $102.4 \,\mu\text{sec} *40/34 = 120.48 \,\mu\text{sec}$

### 6.2 ISA Bus Interface

A complete, ready-to-use ISA (PC/AT) bus interface circuit has been provided to illustrate Navigator host interfacing, as well as to make it easier for the customer to build a Navigator development system.

The interface between the PMD Navigator chipset and the ISA (PC-AT) bus is shown on the following page.

#### Comments on Schematic

This interface uses a CPLD and two 74LS245s to buffer the data lines. This interface assumes a base address is assigned in the address space of A9-A0, 300-400 hex. These addresses are generally available for prototyping and other system-specific uses without interfering with system assignments. This interface occupies 16 addresses from XX0 to XXF hex though it does not use all the addresses. Four select lines are provided allowing the base address to be set from 300 to 3F0 hex for the select lines SW1-SW4 equal to 0- F respectively. The address assignments used are as follows, where BADR is the base address, 340 hex for example:

| Address | use                             |
|---------|---------------------------------|
| 340h    | read-write data                 |
| 342h    | write command -read status      |
| 344h    | write command -read status      |
| 348h    | write reset [Data = don't care] |

The base address (BADR) is decoded in the 74LS688. It is combined with SA1, SA2, and SA3, (BADR+0,2,4) to form HSELN to select the I/O chip and the 245's. (BADR+2,4) asserts HCMD.

Two addresses are used to be compatible with the first generation products, which used BADR+2 to write command and BADR+4 to read status.

B+8 and IOW\* generate a reset pulse, -RS, for the CP chip. The reset instruction is OR'd with RESET on the bus to initialize the PMD chipset when the PC is reset.



# 6.3 RS-232 Serial Interface

The interface between the Navigator chipset and an RS-232 serial port is shown in the following figure.

### **Comments on Schematic**

S1 and S2 encode the characteristics of the serial port such as baud rate, number of stop bits, parity, etc. The CP will read these switches during initialization, but these parameters may also be set or changed using the **SetSerialPort** chipset command. The DB9 connector wired as shown can be connected directly to the serial port of a PC without requiring a null modem cable.



### 6.4 RS 422/485 Serial Interface

The interface between the Navigator chipset and an RS-422/485 serial port is shown in the following figure.

#### **Comments on Schematic**

Use the included table to determine the jumper setup that matches the chosen configuration. If using RS485, the last CP must have its jumpers set to RS485 LAST. The DB9 connector wiring is for example only. The DB9 should be wired according to the specification that accompanies the connector to which it is attached.

For correct operation, logic should be provided that contains the start up serial configuration for the chipset. Refer to the RS232 Serial Interface schematic for an example of the required logic.

Note that the RS485 interface cannot be used in point to point mode. It can only be used in a multi-drop configuration where the chip SrlEnable line is used to control transmit/receive operation of the serial transceiver.

Chips in a multi-drop environment should not be operated at different baud rates. This will result in communication problems.



### 6.5 12-bit A/D Interface

The following schematic shows a typical interface circuit between the Navigator chipset and a quad 12 bit 2's complement A/D converter used as a position input device.

### **Comments on Schematic**

The A/D converter samples all 4 axes and sequentially converts and stores the 2's complement digital words. The data is read out sequentially, axis 1 to 4. DACRD- is used to perform the read and is also used to load the counter to FFh. The counter will be reloaded for each read and will not count significantly between reads. The counter will therefore start counting down after the last read and will generate the cvt- pulse after 12.75  $\mu$ sec. The conversions will take approximately 35  $\mu$ sec, and the data will be available for the next set of reads after 50  $\mu$ sec. The 12 bit words from the A/D are extended to 16 bits with the 74LS244.



# 6.6 16-bit A/D Input

The interface between the Navigator chipset and 16 bit A/D converters as parallel input position devices is shown in the following figure.

#### **Comments on Schematic**

The schematic shows a 16 bit A/D used to provide parallel position input to axis 1 and axis 2. The expansion to the remaining two axes is easily implemented. The 374 registers are required on the output of the A/D converters to make the 68-nanosecond access time of the CP. The worst-case timing of the A/D's specify 83 nanoseconds for data on the bus and 83 nanoseconds from data to tri-state on the bus. Each time the data is read the 169 counter is set to 703 decimal. This provides a 35.2-microsecond delay before the next conversion. With a 10-microsecond conversion time the data will be available for the next set of reads after 50 microseconds. The delay is used to provide a position sample close to the actual position.



# 6.7 RAM Interface

The following schematic shows an interface circuit between the Navigator chipset and external ram.

### **Comments on Schematic**

The CP is capable of directly addressing 32K words of 16-bit memory. It will also use a 16 bit paging register to address up to 32K word pages. The schematic shows the paging and addressing for 128KB RAM chips, i.e. 4 pages per RAM chip. The page address decoding is shown for only 6 of the 16 possible paging bits. The decoding time from W/R and DS- to the memory output must not exceed 18 ns. for a read with no wait states. The writes provide 25 extra ns access time for W/R and DS- to reverse the CP data bus.



# 6.8 User-defined I/O

The interface between the Navigator chipset and 16 bits of user output and 16 bits of user input is shown in the following figure.

### **Comments on Schematic**

The schematic implements 1 word of user output registered in the 74LS377's and 1 word of user inputs read via the 244's. The schematic decodes the low 3 bits of the address to 8 possible UIO addresses UIO0 through UIO7. Registers and buffers are shown for only UIO0, but the implementation shown may be easily extended. The lower 8 address bits may be decoded to provide up to 256 user output words and 256 user input words of 16 bits.



For additional information, or for technical assistance, please contact PMD at (781) 674-9860.

You can also e-mail your request to 'support@pmdcorp.com'.

Visit our website at http://www.pmdcorp.com/.