Order this document by MC34115/D



# MC34115

# Continuously Variable Slope Delta Modulator/Demodulator

Providing a simplified approach to digital speech encoding/decoding, the MC34115 CVSD is designed for speech synthesis and commercial telephone applications. A single IC provides both encoding and decoding functions.

- Encode and Decode Functions Selectable with a Digital Input
- Utilization of Compatible I<sup>2</sup>L Linear Bipolar Technology
- CMOS Compatible Digital Output
- Digital Input Threshold Selectable (V<sub>CC</sub>/2 Reference Provided On–Chip)
- 3-Bit Algorithm

## CONTINUOUSLY VARIABLE SLOPE DELTA MODULATOR/DEMODULATOR

SEMICONDUCTOR TECHNICAL DATA



ORDERING INFORMATION

| Device    | Operating<br>Temperature Range | Package     |
|-----------|--------------------------------|-------------|
| MC34115P  | T <sub>A</sub> = 0° to +70°C   | Plastic DIP |
| MC34115DW | $I_{A} = 0 10 + 70 C$          | SO–16L      |

**CVSD Block Diagram** Encode/Decode Clock Vcc 14 15 16 Analog Input Analog<sub>o-</sub> 2 Feedback Digital 13 Data Input 3–Bit Shift Register Digital 12 Threshold Vth 11 Coincidence Logic Output Digital Output<sup>C</sup> V/I Integrator Converter V<sub>CC</sub>/2 Output V<sub>CC</sub>/2 Ref Amplifier 3 Slope Syllabic Filter 4 Polarity - Gain Control Switch IRef IGC lo∤ | Int 76 68 50 6 6 Analog Ref Filter VEE Output Input Input (+) (-) This device contains 144 active transistors.

© Motorola, Inc. 1996

## **MAXIMUM RATINGS** (All voltages referenced to $V_{EE}$ , $T_A = 25^{\circ}C$ ,

unless otherwise noted.) (Note 2)

| Rating                                                      | Symbol              | Value                                       | Unit |
|-------------------------------------------------------------|---------------------|---------------------------------------------|------|
| Power Supply Voltage                                        | VCC                 | -0.4 to +18                                 | Vdc  |
| Differential Analog Input Voltage                           | V <sub>ID</sub>     | ±5.0                                        | Vdc  |
| Digital Threshold Voltage                                   | V <sub>th</sub>     | -0.4 to V <sub>CC</sub>                     | Vdc  |
| Logic Input Voltage<br>(Clock, Digital Data, Encode/Decode) | V <sub>Logic</sub>  | -0.4 to +18                                 | Vdc  |
| Coincidence Output Voltage                                  | VO(Con)             | -0.4 to +18                                 | Vdc  |
| Syllabic Filter Input Voltage                               | V <sub>I(Syl)</sub> | –0.4 to V <sub>CC</sub>                     | Vdc  |
| Gain Control Input Voltage                                  | VI(GC)              | –0.4 to V <sub>CC</sub>                     | Vdc  |
| Reference Input Voltage                                     | V <sub>I(ref)</sub> | V <sub>CC</sub> /2 – 1.0 to V <sub>CC</sub> | Vdc  |
| V <sub>CC</sub> /2 Output Current                           | I <sub>ref</sub>    | -25                                         | mA   |
| Operating Ambient Temperature Range                         | TA                  | 0 to +70                                    | °C   |
| Operating Junction Temperature                              | Тj                  | +150                                        | °C   |
| Storage Temperature Range                                   | T <sub>stg</sub>    | -55 to +125                                 | °C   |

NOTE: ESD data available upon request.

#### **ELECTRICAL CHARACTERISTICS** ( $V_{CC}$ = 12 V, $V_{EE}$ = Gnd, $T_A$ = 0° to 70°C, unless otherwise noted.)

| Characteristic                                                                                            | Symbol          | Min        | Тур        | Max                   | Unit      |
|-----------------------------------------------------------------------------------------------------------|-----------------|------------|------------|-----------------------|-----------|
| Power Supply Voltage Range (Figure 1)                                                                     | Vcc             | 4.75       | 12         | 16.5                  | Vdc       |
| Power Supply Current (Figure 1)<br>(Idle Channel)                                                         | ICC             |            |            |                       | mA        |
| V <sub>CC</sub> = 5.0 V<br>V <sub>CC</sub> = 15 V                                                         |                 |            | 4.6<br>7.0 | 7.5<br>12             |           |
| Clock Rate                                                                                                | SR              | -          | 16 k       | -                     | Samples/s |
| Gain Control Current Range (Figure 2)                                                                     | IGCR            | 0.002      | -          | 3.0                   | mA        |
| Analog Comparator Input Range (Pins 1 and 2) 4.75 V $\leq$ V_{CC} $\leq$ 16.5 V                           | VI              | 1.3        | -          | V <sub>CC</sub> – 1.3 | Vdc       |
| Analog Output Range (Pin 7)<br>4.75 V $\leq$ V <sub>CC</sub> $\leq$ 16.5 V, I <sub>O</sub> = $\pm$ 5.0 mA | Vo              | 1.3        | -          | V <sub>CC</sub> – 1.3 | Vdc       |
| Input Bias Currents (Figure 3)<br>Comparator in Active Region                                             | Ι <sub>ΙΒ</sub> |            |            |                       | μΑ        |
| Analog Input (I1)                                                                                         |                 | -          | 0.5        | 2.5                   |           |
| Analog Feedback (I2)                                                                                      |                 | -          | 0.5        | 2.5                   |           |
| Syllabic Filter Input (I3)<br>Reference Input (I5)                                                        |                 | -          | 0.06       | 0.5<br>0.5            |           |
| Input Offset Current<br>Comparator in Active Region                                                       | IIO             |            | 0.00       | 0.0                   | μΑ        |
| Analog Input/Analog Feedback                                                                              |                 | -          | 0.15       | 0.8                   |           |
| Integrator Amplifier<br> I5 – I6  (Figure 4)                                                              |                 | -          | 0.02       | 0.2                   |           |
| Input Offset Voltage<br>V/I Converter (Pins 3 and 4) (Figure 5)                                           | VIO             | -          | 2.0        | 10                    | mV        |
| Transconductance<br>V/I Converter, 0 to 3.0 mA<br>Integrator Amplifier, 0 to +5.0 mA Load                 | gm              | 0.1<br>1.0 | 0.3<br>10  | -                     | mA/mV     |

NOTES: 1. All propagation delay times measured 50% to 50% from the negative going (from V<sub>CC</sub> to +0.4 V) edge of the clock. 2. Devices should not be operated at these values. The "Electrical Characteristics" provide conditions for actual device operation. 3. Dynamic total loop offset (SV<sub>offset</sub>) equals V<sub>IO</sub> (comparator) (Figure 3) minus V<sub>IOX</sub> (Figure 5). The input offset voltages of the analog comparator and of the integrator amplifier include the effects of input offset current through the input resistors. The slope polarity switch current mismatch appears as an average voltage across the 10 k integrator resistor. The clock frequency is 16 kHz. Idle channel performance is guaranteed if this dynamic total loop offset is less than one–half of the change in integrator output voltage during one clock cycle (ramp step size).

| ELECTRICAL CHARACTERISTICS | (continued) (V <sub>CC</sub> = 12 V, V <sub>EE</sub> = Gnd, $T_A = 0^\circ$ to 70°C, unless o | therwise noted.) |
|----------------------------|-----------------------------------------------------------------------------------------------|------------------|
|----------------------------|-----------------------------------------------------------------------------------------------|------------------|

| Characteristic                                                                                                                                                                                                                                                                       | Symbol                                                                       | Min                                      | Тур                          | Max                           | Unit           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------|------------------------------|-------------------------------|----------------|
| Propagation Delay Times (Note 1)<br>Clock Trigger to Digital Output<br>$C_L = 25 \text{ pF to Gnd}$<br>Clock Trigger to Coincidence Output<br>$C_L = 25 \text{ pF to Gnd}, R_L = 4.0 \text{ k}\Omega \text{ to V}_{CC}$                                                              | <sup>t</sup> PLH<br><sup>t</sup> PHL<br><sup>t</sup> PLH<br><sup>t</sup> PHL |                                          | 1.0<br>0.8<br>1.0<br>0.8     | 3.0<br>3.0<br>3.5<br>2.5      | μs             |
| Coincidence Output Voltage – Low Logic Stage (I <sub>OL(Con)</sub> = 3.0 mA)                                                                                                                                                                                                         | VOL(Con)                                                                     | _                                        | 0.12                         | 0.25                          | Vdc            |
| Coincidence Output Leakage Current – High Logic State (V <sub>OH</sub> = 15 V)                                                                                                                                                                                                       | IOH(Con)                                                                     | _                                        | 0.01                         | 0.5                           | μA             |
| Applied Digital Threshold Voltage Range (Pin 12)                                                                                                                                                                                                                                     | V <sub>th</sub>                                                              | 1.2                                      | _                            | V <sub>CC</sub> – 2.0         | Vdc            |
| Digital Threshold Input Current<br>1.2 V $\leq$ V <sub>th</sub> $\leq$ V <sub>CC</sub> – 2.0 V<br>V <sub>IL</sub> Applied to Pins 13, 14 and 15<br>V <sub>IH</sub> Applied to Pins 13, 14 and 15                                                                                     | ll(th)                                                                       |                                          | _<br>_10                     | 5.0<br>-50                    | μΑ             |
| Maximum Integrator Amplifier Output Current                                                                                                                                                                                                                                          | IО                                                                           | ±5.0                                     | -                            | -                             | mA             |
| V <sub>CC</sub> /2 Generator Maximum Output Current (Source Only)                                                                                                                                                                                                                    | I <sub>ref</sub>                                                             | -10                                      | _                            | -                             | mA             |
| V <sub>CC</sub> /2 Generator Output Impedance (0 to -10 mA)                                                                                                                                                                                                                          | zref                                                                         | -                                        | 3.0                          | 6.0                           | Ω              |
| $V_{CC}/2$ Generator Tolerance (4.75 V $\leq$ $V_{CC} \leq$ 16.5 V)                                                                                                                                                                                                                  | εr                                                                           | -                                        | _                            | ±3.5                          | %              |
| Logic Input Voltage (Pins 13, 14 and 15)<br>Low Logic State<br>High Logic State                                                                                                                                                                                                      | VIL<br>VIH                                                                   | V <sub>EE</sub><br>V <sub>th</sub> + 0.4 |                              | V <sub>th</sub> - 0.4<br>16.5 | Vdc            |
| Dynamic Total Loop Offset Voltage (Note 3) (Figures 3, 4 and 5)<br>$I_{GC} = 33 \ \mu A, V_{CC} = 12 \ V$<br>$T_A = 25^{\circ}C$<br>$0^{\circ}C \le T_A \le +70^{\circ}C$<br>$I_{GC} = 33 \ \mu A, V_{CC} = 5.0 \ V$<br>$T_A = 25^{\circ}C$<br>$0^{\circ}C \le T_A \le +70^{\circ}C$ | ΣV <sub>offset</sub>                                                         |                                          | ±2.5<br>±3.0<br>±4.0<br>±4.5 | ±7.0<br>±10<br>±8.0<br>±12    | mV             |
| Digital Output Voltage (Pin 9)<br>$I_{OL} = 3.6 \text{ mA}$<br>$I_{OH} = -0.35 \text{ mA}$                                                                                                                                                                                           | Vol<br>Voh                                                                   | _<br>V <sub>CC</sub> – 1.0               | 0.1<br>V <sub>CC</sub> – 0.2 | 0.4<br>-                      | Vdc            |
| Syllabic Filter Applied Voltage (Pin 3) (Figure 2)                                                                                                                                                                                                                                   | V <sub>I(Syl)</sub>                                                          | 3.2                                      | -                            | VCC                           | Vdc            |
| Integrating Current (Figure 2)<br>$I_{GC} = 12 \ \mu A$<br>$I_{GC} = 1.5 \ m A$<br>$I_{GC} = 3.0 \ m A$                                                                                                                                                                              | I <sub>Int</sub>                                                             | 8.0<br>1.4<br>2.75                       | 10<br>1.5<br>3.0             | 12<br>1.6<br>3.25             | μA<br>mA<br>mA |
| Dynamic Integrating Current Match (Figure 6) (I <sub>GC</sub> = 1.5 mA)                                                                                                                                                                                                              | VO(Ave)                                                                      | -                                        | ±100                         | ±300                          | mV             |
| Input Current – High Logic State (V <sub>IH</sub> = 16.5 V)<br>Digital Data Input<br>Clock In <u>put</u><br>Encode/Decode Input                                                                                                                                                      | liΗ                                                                          |                                          | -<br>-<br>-                  | 5.0<br>5.0<br>5.0             | μΑ             |
| Input Current – Low Logic State ( $V_{IL} = 0 V$ )<br>Digital Data Input<br>Clock In <u>put</u><br>Encode/Decode Input<br>Clock Input, $V_{IL} = 0.4 V$                                                                                                                              | Ι <sub>Ι</sub> Γ                                                             | -10<br>-360<br>-36<br>-72                | -<br>-<br>-<br>-             | -<br>-<br>-<br>-              | μΑ             |

 NOTES: 1. All propagation delay times measured 50% to 50% from the negative going (from V<sub>CC</sub> to +0.4 V) edge of the clock.
2. Devices should not be operated at these values. The "Electrical Characteristics" provide conditions for actual device operation.
3. Dynamic total loop offset (ΣV<sub>offset</sub>) equals V<sub>IO</sub> (comparator) (Figure 3) minus V<sub>IOX</sub> (Figure 5). The input offset voltages of the analog comparator and of the integrator amplifier include the effects of input offset current through the input resistors. The slope polarity switch current mismatch appears as an average voltage across the 10 k integrator resistor. The clock frequency is 16 kHz. Idle channel performance is guaranteed if this dynamic total loop offset is less than one-half of the change in integrator output voltage during one clock output (remy change is polarity). clock cycle (ramp step size).

## MC34115 DEFINITION AND FUNCTION OF PINS

#### Pin 1 – Analog Input

This is the analog comparator inverting input where the voice signal is applied. It may be ac or dc coupled depending on the application. If the voice signal is to be level shifted to the internal reference voltage, then a bias resistor between Pins 1 and 10 is used. The resistor is used to establish the reference as the new dc average of the ac coupled signal. The analog comparator was designed for low hysteresis (typically less than 0.1 mV) and high gain (typically 70 dB).

#### Pin 2 – Analog Feedback

This is the noninverting input to the analog signal comparator. In an encoder application it should be connected to the analog output of the encoder circuit. This may be Pin 7 or a low pass filter output connected to Pin 7. In a decode circuit, Pin 2 is not used and may be tied to  $V_{CC}/2$  at Pin 10 or ground.

The analog input comparator has bias currents of 2.5  $\mu$ A max, thus the driving impedances of Pins 1 and 2 should be equal to avoid disturbing the idle channel characteristics of the encoder.

### Pin 3 – Syllabic Filter

This is the point at which the syllabic filter voltage is returned to the IC in order to control the integrator step size. It is an NPN input to an op amp. The syllabic filter consists of an RC network between Pins 11 and 3. Typical time constant values of 6.0 ms to 50 ms are used in voice codecs.

#### Pin 4 – Gain Control Input

The syllabic filter voltage appears across C<sub>S</sub> of the syllabic filter and is the voltage between V<sub>CC</sub> and Pin 3. The active voltage to current (V–I) converter drives Pin 4 to the same voltage at a slew rate of typically 0.5 V/µs. Thus the current injected into Pin 4 (I<sub>GC</sub>) is the syllabic filter voltage divided by the R<sub>X</sub> resistance. Figure 7 shows the relationship between I<sub>GC</sub> (x–axis) and the integrating current, I<sub>Int</sub> (y–axis). The discrepancy, which is most significant at very low currents, is due to circuitry within the slope polarity switch which enables trimming to a low total loop offset. The R<sub>X</sub> resistor is then varied to adjust the loop gain of the codec, but should be no larger than 5.0 k $\Omega$  to maintain stability.

### Pin 5 – Reference Input

This pin is the noninverting input of the integrator amplifier. It is used to reference the dc level of the output signal. In an encoder circuit, it must reference the same voltage as Pin 1 and is tied to Pin 10.

### Pin 6 – Filter Input

This inverting op amp input is used to connect the integrator external components. The integrating current (I<sub>Int</sub>) flows into Pin 6 when the analog input (Pin 1) is high with respect to the analog feedback (Pin 2) in the encode mode or when the digital data input (Pin 13) is high in the decode mode. For the opposite states, I<sub>Int</sub> flows out of Pin 6. Single integration systems require a capacitor and resistor between Pins 6 and 7. Multipole configurations will have different circuitry. The resistance between Pins 6 and 7 should typically be between 8.0 k $\Omega$  and 13 k $\Omega$  to maintain good idle channel characteristics.

#### Pin 7 – Analog Output

This is the integrator op amp output. It is capable of driving a 600  $\Omega$  load referenced to V<sub>CC</sub>/2 to +6.0 dBm and can otherwise be treated as an op amp output. Pins 5, 6 and 7 provide full access to the integrator op amp for designing integration filter networks. The slew rate of the internally compensated integrator op amp is typically 0.5 V/µs. Pin 7 output is current limited for both polarities of current flow at typically 30 mA.

#### Pin 8 – VEE

The circuit is designed to work in either single or dual power supply applications. Pin 8 is always connected to the most negative supply.

#### Pin 9 – Digital Output

The digital output provides the results of the delta modulator's conversion. It swings between V<sub>CC</sub> and V<sub>EE</sub> and is CMOS or TTL compatible. Pin 9 is inverting with respect to Pin 1 and noninverting with respect to Pin 2. It is clocked on the falling edge of Pin 14. The typical 10% to 90% rise and fall times are 250 ns and 50 ns respectively for V<sub>CC</sub> = 12 V and C<sub>L</sub> = 25 pF to ground.

### Pin 10 – V<sub>CC</sub>/2 Output

An internal low impedance mid–supply reference is provided for use in single supply applications. The internal regulator is a current source and must be loaded with a resistor to ensure its sinking capability. If a +6.0 dBmo signal is expected across a 600  $\Omega$  input bias resistor, then Pin 10 must sink 2.2 V/600  $\Omega$  = 3.66 mA. This is possible only if Pin 10 sources 3.66 mA into a resistor normally and will source the difference under peak load. The reference load resistor is chosen accordingly. A 0.1  $\mu$ F bypass capacitor from Pin 10 to VEE is also recommended. The VCC/2 reference is capable of sourcing 10 mA and can be used as a reference elsewhere in the system circuitry.

### Pin 11 – Coincidence Output

The coincidence output will be low whenever the content of the internal 3-bit shift register is all 1s or all 0s. Pin 11 is an open collector NPN device and requires a pull-up resistor. If the syllabic filter is to have equal charge and discharge time constants, the value of Rp should be much less than Rs. In systems requiring different charge and discharge constants, the charging constant is R<sub>S</sub>C<sub>S</sub> while the decay constant is (R<sub>S</sub> + Rp)C<sub>S</sub>. Thus, longer decays are easily achievable. The NPN device should not be required to sink more than 3.0 mA. The typical 10% to 90% rise and fall times are 200 ns and 100 ns respectively for R<sub>L</sub> = 4.0 k $\Omega$  to 12 V and C<sub>L</sub> = 25 pF to ground.

### Pin 12 – Digital Threshold

This input sets the switching threshold for Pins 13, 14 and 15. It is intended to aid in interfacing different logic families without external parts. Typically it is connected to the  $V_{CC}/2$  reference for CMOS interface or can be biased two diode drops above  $V_{EE}$  for TTL interface.

#### Pin 13 – Digital Data Input

In a decode application, the digital data stream is applied to Pin 13. In an encoder it may be unused or may be used to transmit a signaling message under the control of Pin 15. It is an inverting input with respect to Pin 9. When Pins 9 and 13 are connected, a toggle flip–flop is formed and a forced idle channel pattern can be transmitted. The digital data input level should be maintained for 0.5  $\mu$ s before and after the clock trigger for proper clocking.

#### Pin 14 – Clock Input

The clock input determines the data rate of the codec circuit. A 16 k bit rate requires a 16 kHz clock. The switching threshold of the clock input is set by Pin 12. The shift register circuit toggles on the falling edge of the clock input. The

minimum high time for the clock input is 300 ns and minimum low time is 900 ns.

### Pin 15 – Encode/Decode

This pin controls the connection of the analog input comparator and the digital input comparator to the internal shift register. If high, the result of the analog comparison will be clocked into the register on the falling edge at Pin 14. If low, the digital input state will be entered. This allows use of the IC as an encoder/decoder or simplex codec without external parts. Furthermore, it allows non-voice patterns to be forced onto the transmission line through Pin 13 in an encoder.

### Pin 16 - VCC

The power supply range is from 4.75 to 16.5 V between Pin VCC and VEE.



### Figure 2. I<sub>GCR</sub> – Gain Control Range and I<sub>Int</sub> – Integrating Current



 Digital Output = Digital Data input
For static testing, the clock is only necessary for preconditioning to obtain proper state for a given input.

Figure 3. Input Bias Currents, Analog Comparator Offset Voltage and Current



**NOTE:** The analog comparator offset voltage is tested under dynamic conditions and therefore must be measured with appropriate filtering.





- **NOTES:** 1. Integrator amplifier offset voltage plus slope polarity switch mismatch.
  - V<sub>IOX</sub> is the average voltage of the triangular waveform observed at the measurement points.



Figure 6. Dynamic Integrating Current Match



**NOTES:** 1. V<sub>O(AV)</sub>, Dynamic Integrating Current Match, is the average voltage of the triangular waveform observed at the measurement points, across 10 k $\Omega$  resistor with I<sub>GC</sub> = 1.5 mA.

2. See Note 3 in the Electrical Characteristics table.

3. See Figures 8 and 9.

## MC34115 **TYPICAL PERFORMANCE CURVES**

Figure 7. Typical IInt versus IGC (Mean ±2 o) 80  $T_A = 25^{\circ}C$ INTEGRATING CURRENT MATCH (mV) f<sub>CLK</sub> = 16 kHz (See Figure 6, 60 VO(AV), NORMALIZED DYNAMIC 40 Normalized to 10 k $\Omega$ @ IGC = 1.5 mA) 20 0 -20 -40 V<sub>CC</sub> = 12 V  $T_A = 25^{\circ}C$ -60 l Int 10 -80 7.0 9.0 14 15 5.0 6.0 8.0 10 11 12 13 1.0 2.0 3.0 5.0 7.0 10 20 30 50 70 100 V<sub>CC</sub>, SUPPLY VOLTAGE (V)  $I_{GC}$ , GAIN CONTROL CURRENT ( $\mu$ A) – PIN 4

Figure 9. Normalized Dynamic Integrating **Current Match versus Clock Frequency** 











Figure 8. Normalized Dynamic Integrating Current Match versus V<sub>CC</sub>

### Figure 12. CVSD Waveforms



Figure 13. Block Diagram of the CVSD Decoder





## MC34115 CIRCUIT DESCRIPTION

The continuously variable slope delta modulator (CVSD) is a simple alternative to more complex conventional conversion techniques in systems requiring digital communication of analog signals. The human voice is analog, but digital transmission of any signal over great distance is attractive. Signal/noise ratios do not vary with distance in digital transmission and multiplexing, switching and repeating hardware is more economical and easier to design. However, instrumentation A–D converters do not meet the communications requirements. The CVSD A–D is well suited to the requirements of digital communications and is an economically efficient means of digitizing analog inputs for transmission.

#### The Delta Modulator

The innermost control loop of a CVSD converter is a simple delta modulator. A block diagram CVSD Encoder is shown in Figure 11. A delta modulator consists of a comparator in the forward path and an integrator in the feedback path of a simple control loop. The inputs to the comparator are the input analog signal and the integrator output. The comparator output reflects the sign of the difference between the input voltage and the integrator output. That sign bit is the digital output and also controls the direction of ramp in the integrator. The comparator is normally clocked so as to produce a synchronous and band–limited digital bit stream.

If the clocked serial bit stream is transmitted, received, and delivered to a similar integrator at a remote point, the remote integrator output is a copy of the transmitting control loop integrator output. To the extent that the integrator at the transmitting locations tracks the input signal, the remote receiver reproduces the input signal. Low pass filtering at the receiver output will eliminate most of the quantizing noise, if the clock rate of the bit stream is an octave or more above the bandwidth of the input signal. Voice bandwidth is 4.0 kHz and clock rates from 8.0 k and up are possible. Thus, the delta modulator digitizes and transmits the analog input to a remote receiver. The serial, unframed nature of the data is ideal for communications networks. With no input at the transmitter, a continuous one zero alternation is transmitted. If the two integrators are made leaky, then during any loss of contact the receiver output decays to zero and receive restart begins without framing when the receiver reacquires. Similarly, a delta modulator is tolerant of sporadic bit errors. Figure 12 shows the delta modulator waveforms while Figure 13 shows the corresponding CVSD decoder block diagram.

#### The Companding Algorithm

The fundamental advantages of the delta modulator are its simplicity and the serial format of its output. Its limitations are its ability to accurately convert the input within a limited digital bit rate. The analog input must be band limited and amplitude limited. The frequency limitations are governed by the nyquist rate while the amplitude capabilities are set by the gain of the integrator.

The frequency limits are bounded on the upper end; that is, for any input bandwidth there exists a clock frequency larger than that bandwidth which will transmit the signal with a specific noise level. However, the amplitude limits are bounded on both upper and lower ends. For a signal level, one specific gain will achieve an optimum noise level. Unfortunately, the basic delta modulator has a small dynamic range over which the noise level is constant.

The continuously variable slope circuitry provides increased dynamic range by adjusting the gain of the integrator. For a given clock frequency and input bandwidth the additional circuitry increases the delta modulator's dynamic range. External to the basic delta modulator is an algorithm which monitors the past few outputs of the delta modulator in a simple shift register. The register is 3-bits long. The accepted CVSD algorithm simply monitors the contents of the shift register and indicates if it contains all 1s or 0s. This condition is called coincidence. When it occurs, it indicates that the gain of the integrator is too small. The coincidence output charges a single-pole low pass filter. The voltage output of this syllabic filter controls the integrator gain through a pulse amplitude modulator whose other input is the sign bit or up/down control.

The simplicity of the all 1s, all 0s algorithm should not be taken lightly. Many other control algorithms using the shift register have been tried. The key to the accepted algorithm is that it provides a measure of the average power or level of the input signal. Other techniques provide more instantaneous information about the shape of the input curve. The purpose of the algorithm is to control the gain of the integrator and to increase the dynamic range. Thus, a measure of the average input level is what is needed.

The algorithm is repeated in the receiver and thus the level data is recovered in the receiver. Because the algorithm operates only on the past serial data, it changes the nature of the bit stream without changing the channel bit rate.

The effect of the algorithm is to compand the input signal. If a CVSD encoder is played into a basic delta modulator, the output of the delta modulator will reflect the shape of the input signal but all of the output will be at an equal level. Thus, the algorithm at the output is needed to restore the level variations. The bit stream in the channel is as if it were from a standard delta modulator with a constant level input.

The delta modulator encoder with the CVSD algorithm provides an efficient method for digitizing a voice input in a manner which is especially convenient for digital communications requirements.

Figure 15. 16 kHz Simplex Voice Codec (Using MC34115, Single–Pole Companding and Single Integration)



## **APPLICATIONS INFORMATION**

### **CVSD DESIGN CONSIDERATIONS**

A simple CVSD encoder using the MC34115 is shown in Figure 15. This IC is a general purpose CVSD building block which allows the system designer to tailor the encoder's transmission characteristics to the application. Thus, the achievable transmission capabilities are constrained by the fundamental limitations of delta modulation and the design of encoder parameters. The performance is not dictated by the internal configuration of the MC34115. There are six design considerations involved in designing these basic CVSD building blocks into a specific codec application.

These are listed below:

- 1. Selection of clock rate
- 2. Selection of loop gain
- 3. Selection of minimum step size
- 4. Design of integration filter transfer function
- 5. Design of syllabic filter transfer function
- 6. Design of low pass filter at the receiver

The circuit in Figure 15 is the most basic CVSD circuit possible. For many applications in secure radio or other intelligible voice channel requirements, it is entirely sufficient.

In this circuit, items 4 and 5 are reduced to their simplest form. The syllabic and integration filters are both single–pole networks. The selection of items 1 through 3 govern the codec performance.

#### Layout Considerations

Care should be exercised to isolate all digital signal paths (Pins 9, 11, 13 and 14) from analog signal paths (Pins 1 to 7 and 10) in order to achieve proper idle channel performance.

#### **Clock Rate**

With minor modifications, the circuit in Figure 15 may be operated anywhere from 9.6 to 64 kHz clock rates. Obviously the higher the clock rate the higher the S/N performance. The circuit in Figure 15 typically produces the S/N performance shown in Figure 16. The selection of clock rate is usually dictated by the bandwidth of the transmission medium. Voice bandwidth systems will require no higher than 9600 Hz. Some radio systems will allow 12 kHz. Private 4–wire telephone systems are often operated at 16 kHz and commercial telephone performance can be achieved at 32 k bits and above.





#### Selection of Loop Gain

The gain of the circuit in Figure 15 is set by resistor  $R_X$ .  $R_X$  must be selected to provide the proper integrator step size for high level signals such that the companding ratio does not exceed about 25%. The companding ratio is the active low duty cycle of the coincidence output on Pin 11 of the codec circuit. Thus, the system gain is dependent on:

- 1. The maximum level and frequency of the input signal.
- 2. The transfer function of the integration filter.

For voice codecs the typical input signal is taken to be a sine wave at 1.0 kHz of 0 dBmo level. In practice, the useful dynamic range extends about 6.0 dB above the design level. In any system the companding ratio should not exceed 30%.

To calculate the required step size current, we must describe the transfer characteristics of the integration filter. In the basic circuit of Figure 15, a single–pole of 160 Hz is used.  $R1 = 10 k\Omega$ ,  $C1 = 0.1 \mu F$ 

$$\frac{V_{O}}{I_{i}} = \frac{1}{C \left(S + \frac{1}{RC}\right)} \equiv \frac{K}{S + \omega_{O}}$$
$$\omega_{O} = 2 \pi f$$
$$10^{3} = \omega_{O} = 2 \pi f$$
$$f = 159.2 \text{ Hz}$$

Note that the integration filter produces a single–pole response from 300 to 3.0 kHz. The current required to move the integrator output a specific voltage from zero is simply:

$$I_i = \frac{V_O}{R} + C \frac{dV_O}{dt}$$

Now a 0 dBmo sine wave has a peak value of 1.0954 V. In 1/8 of a cycle of a sine wave centered around the zero crossing, the sine wave changes by approximately its peak value. The CVSD step should trace that change. The required current for a 0 dBm 1.0 kHz sine wave is:

$$I_{i} = \frac{1.1 \text{ V}}{*2 (10 \text{ k}\Omega)} + \frac{0.1 \text{ }\mu\text{F} (1.1)}{0.125 \text{ ms}} = 0.935 \text{ mA}$$

\* The maximum voltage across R when maximum slew is required is:

Now the voltage range of the syllabic filter is the power supply voltage, thus:

$$R_{X} = 0.25 (V_{CC}) \frac{1}{0.935 \text{ mA}}$$

A similar procedure can be followed to establish the proper gain for any input level and integration filter type.

#### **Minimum Step Size**

The final parameter to be selected for the simple codec in Figure 15 is idle channel step size. With no input signal, the digital output becomes a one-zero alternating pattern and the analog output becomes a small triangle wave. Mismatches of internal currents and offsets limit the minimum step size which will produce a perfect idle channel pattern. The MC34115 is tested to ensure that a 20 mVpp minimum step size at 16 kHz will attain a proper idle channel. The idle channel step size must be twice the specified total loop offset if a one-zero idle pattern is desired. In some applications a much smaller minimum step size (e.g., 0.1 mV) can produce quiet performance without providing a 1 - 0 pattern.

To set the idle channel step size, the value of  $R_{min}$  must be selected. With no input signal, the slope control algorithm is inactive. A long series of ones or zeros never occurs. Thus, the voltage across the syllabic filter capacitor (C<sub>S</sub>) would decay to zero. However, the voltage divider of R<sub>S</sub> and R<sub>min</sub> (see Figure 15) sets the minimum allowed voltage across the syllabic filter capacitor. That voltage must produce the desired ramps at the analog output. Again we write the filter input current equation:

$$I_i = \frac{V_O}{R} + C \frac{dV_O}{dt}$$

For values of V<sub>O</sub> near V<sub>CC</sub>/2 the V<sub>O</sub>/R term is negligible; thus:

$$I_i = C_S \frac{\Delta V_O}{\Delta T}$$

where  $\Delta T$  is the clock period and  $\Delta V_O$  is the desired peak–to–peak value of the idle output. For a 16 k bit system using the circuit in Figure 15:

$$i = \frac{0.1 \ \mu F \ 20 \ mV}{62.5 \ \mu s} = 32 \ \mu A$$

The voltage on CS which produces a 32  $\mu A$  current is determined by the value of  $R_X.$ 

 $I_i R_x = V_S min; \text{ for } 32 \,\mu\text{A}, V_S min = 41.6 \text{ mV}$ 

In Figure 15 R<sub>S</sub> is 18 k $\Omega$ . That selection is discussed with the syllabic filter considerations. The voltage divider of R<sub>S</sub> and R<sub>min</sub> must produce an output of 41.6 mV.

$$V_{CC} \frac{R_{S}}{R_{S} + R_{min}} = V_{S} \min R_{min} \approx 2.4 \text{ M}\Omega$$

Having established these three parameters – clock rate, loop gain and minimum step size – the encoder circuit in Figure 15 will function at near optimum performance for input levels around 0 dBm.

## MC34115 INCREASING CVSD PERFORMANCE

#### Integration Filter Design

The circuit in Figure 15 uses a single–pole integration network formed with a 0.1  $\mu$ F capacitor and a 10 k $\Omega$  resistor. It is possible to improve the performance of the circuit in Figure 15 by 1.0 or 2.0 dB by using a two–pole integration network. The improved circuit is shown in Figure 17.

The first pole is still placed below 300 Hz to provide the 1/S voice content curve and a second pole is placed somewhere above the 1.0 kHz frequency. For telephony circuits, the second pole can be placed above 1.8 kHz to exceed the 1633 touchtone frequency. In other communication systems, values as low as 1.0 kHz may be selected. In general, the lower in frequency the second pole is placed, the greater the noise improvement. Then, to ensure the encoder loop stability, a zero is added to keep the phase shift less than 180°. This zero should be placed slightly above the low-pass output filter break frequency so as not to reduce the effectiveness of the second pole. A network of 235 Hz, 2.0 kHz and 5.2 kHz is typical for telephone applications while 160 Hz, 1.2 kHz and 2.8 kHz might be used in voice only channels. (Voice only channels can use an output low-pass filter which breaks at about 2.5 kHz.) The two-pole network in Figure 17 has a transfer function of:

$$\frac{V_{O}}{I_{i}} = \frac{R0R1\left(S + \frac{1}{R1C1}\right)}{R2C2(R0 + R1)\left(S + \frac{1}{(R0 + R1)C1}\right)S + \left(\frac{1}{R2C2}\right)}$$

Figure 17. Improved Filter Configuration



**NOTE:** These component values are for the telephone channel circuit poles described in the text. The R2, C2 product can be provided with different values of R and C. R2 should be chosen to be equal to the termination resistor on Pin 1.

Thus, the two poles and the zero can be selected arbitrarily as long as the zero is at a higher frequency than the first pole. The values in Figure 17 represent one implementation of the telephony filter requirement.

The selection of the two–pole filter network affects the selection of the loop gain value and the minimum step size resistor. The required integrator current for a given change in voltage now becomes:

$$I_{i} = \frac{V_{O}}{R0} + \left(\frac{R2C2}{R0} + \frac{R1C1}{R0} + C1\right) \frac{\Delta V_{O}}{\Delta T} + \left(\frac{R2C2C1}{R0} + \frac{R1C1R2C2}{R0}\right) \frac{\Delta V_{O}^{2}}{\Delta T^{2}}$$

The calculation of desired gain resistor  $R_X$  then proceeds exactly as previously described.

#### Syllabic Filter Design

The syllabic filter in Figure 15 is a simple single–pole network of 18 k $\Omega$  and 0.33  $\mu$ F. This produces a 6.0 ms time constant for the averaging of the coincidence output signal. The voltage across the capacitor determines the integrator current which in turn establishes the step size. The integrator current and the resulting step size determine the companding ratio and the S/N performance. The companding ratio is defined as the voltage across C<sub>S</sub>/V<sub>CC</sub>.

The S/N performance may be improved by modifying the voltage to current transformation produced by  $R_X$ . If different portions of the total  $R_X$  are shunted by diodes, the integrator current can be other than  $(V_{CC} - V_S)/R_X$ . These breakpoint curves must be designed experimentally for the particular system application. In general, one would wish that the current would double with input level. To design the desired curve, supply current to Pin 4 of the codec from an external source. Input a signal level and adjust the current until the S/N performance is optimum. Then record the syllabic filter voltage and the current. Repeat this for all desired signal levels. Then derive the resistor diode network which produces that curve on a curve tracer.

Once the network is designed with the curve tracer, it is then inserted in place of  $R_X$  in the circuit and the forced optimum noise performance will be achieved from the active syllabic algorithm.

Diode breakpoint networks may be very simple or moderately complex and can improve the usable dynamic range of any codec. In the past they have been used in high performance telephone codecs.

Typical resistor-diode networks are shown in Figure 18.

#### Figure 18. Resistor–Diode Networks



#### **Output Low Pass Filter**

A low pass filter is required at the receiving circuit output to eliminate quantizing noise. In general, the lower the bit rate, the better the filter must be. The filter in Figure 19 provides excellent performance for 12 kHz to 40 kHz systems.

MC34115 Figure 19. High Performance Elliptic Filter for CVSD Output







 $R_{\chi_1}$ ,  $R_{\chi_2}$  – 3.3 k $\Omega$  $R_{M1}$ ,  $R_{M2}$  – 10  $M\Omega$ Minimum step size = 20 mV  $C_{S1},\,C_{S2}-0.05\,\mu F$  $C_{11}, C_{12} - 0.05 \,\mu\text{F}$ 2 MC34115 1 MC3403 (or MC3406) NOTE: All Res. 5% All Cap. 5%

#### **Input Filter Specifications**

12 dB/Octave Rolloff above 3.3 kHz 6.0 dB/Octave Rolloff below 50 Hz

#### **Output Filter Specifications**

Break Frequency - 3.3 kHz Stop Band - 9.0 kHz Stop Band Atten. - 50 dB Rolloff - > 40 dB/Octave

#### **Filter Components**

| R1 – 965 Ω    | C1 – 3.3 μF  |
|---------------|--------------|
| R2 – 72 kΩ    | C2 – 837 pF  |
| R3 – 72 kΩ    | C3 – 536 pF  |
| R4 – 63.46 kΩ | C4 – 1000 pF |
| R5 – 127 kΩ   | C5 – 222 pF  |
| R6 – 365.5 kΩ | C6 – 77 pF   |
| R7 – 1.645 MΩ | C7 – 38 pF   |
| R8 – 72 kΩ    | C8 – 837 pF  |
| R9 – 72 kΩ    | C9 – 536 pF  |
| R10 – 29.5 Ω  |              |
| R11 – 72 kΩ   |              |
|               |              |

NOTE: All Res. 0.1% to 1% All Cap. 1%

0

### OUTLINE DIMENSIONS



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and **(Motorola** are registered trademarks of Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 or 602–303–5454

MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609 INTERNET: http://Design-NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–81–3521–8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298



MC34115/D