MC68HC908LD64 Technical Data HCMOS Microcontroller Unit # MC68HC908LD64 ## **Technical Data** Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. Motorola and $\bigcirc$ are registered trademarks of Motorola, Inc. DigitalDNA is a trademark of Motorola, Inc. © Motorola, Inc., 2001 MC68HC908LD64 - Rev. 2.0 ## **List of Sections** | Section 1. General Description | 31 | |------------------------------------------------|-----| | Section 2. Memory Map | 41 | | Section 3. Random-Access Memory (RAM) | 61 | | Section 4. FLASH Memory | 63 | | Section 5. Configuration Register (CONFIG) | 75 | | Section 6. Central Processor Unit (CPU) | | | Section 7. Oscillator (OSC) | 95 | | Section 8. Clock Generator Module (CGM) | 99 | | Section 9. System Integration Module (SIM) | 113 | | Section 10. Monitor ROM (MON) | 137 | | Section 11. Timer Interface Module (TIM) | 149 | | Section 12. Pulse Width Modulator (PWM) | 171 | | Section 13. Analog-to-Digital Converter (ADC) | 177 | | Section 14. Universal Serial Bus Module (USB) | 187 | | Section 15. Multi-Master IIC Interface (MMIIC) | 221 | | Section 16. DDC12AB Interface | 235 | | Section 17. Sync Processor | | | Section 18. On-Screen Display (OSD) | | | Section 19. Input/Output (I/O) Ports | | | Section 20. External Interrupt (IRQ) | 315 | | Section 21. Keyboard Interrupt Module (KBI) | 321 | | Section 22. Computer Operating Properly (COP) | 329 | | Section 23. Break Module (BRK) | | | Section 24. Electrical Specifications | 343 | | Section 25. Mechanical Specifications | 357 | | Section 26. Ordering Information | 359 | MC68HC908LD64 — Rev. 2.0 # List of Sections MC68HC908LD64 — Rev. 2.0 ### **Table of Contents** **Technical Data** ### **Section 1. General Description** 1.1 1.2 1.3 1.4 1.5 1.6 **Section 2. Memory Map** 2.1 2.2 2.3 2.4 2.5 Section 3. Random-Access Memory (RAM) 3.1 3.2 3.3 **Section 4. FLASH Memory** 4.1 4.2 | 4 | 1.3 | Functional Description | |------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | l.4<br>l.4.1 | FLASH Control Registers | | 4 | 1.5 | FLASH Block Erase Operation | | 4 | 1.6 | FLASH Mass Erase Operation | | 4 | 1.7 | FLASH Program Operation70 | | | l.8<br>l.8.1 | FLASH Block Protection | | | | Section 5. Configuration Register (CONFIG) | | 5 | 5.1 | Contents | | 5 | 5.2 | Introduction75 | | 5 | 5.3 | Functional Description75 | | 5 | 5.4 | Configuration Register | | | | Section 6. Central Processor Unit (CPU) | | 6 | 5.1 | Contents | | 6 | 5.2 | Introduction78 | | 6 | 5.3 | Features | | 6<br>6<br>6<br>6 | 6.4<br>6.4.1<br>6.4.2<br>6.4.3<br>6.4.4<br>6.4.5 | CPU Registers 79 Accumulator 79 Index Register 80 Stack Pointer 80 Program Counter 81 Condition Code Register 82 | | 6 | 5.5 | Arithmetic/Logic Unit (ALU)84 | | 6 | 6.6<br>6.6.1<br>6.6.2 | Low-Power Modes | | 6 | 6.7 | CPU During Break Interrupts | | Technical Data | | MC68HC908LD64 — Rev. 2.0 | | 6.8 | Instruction Set Summary | 85 | |--------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------| | 6.9 | Opcode Map | 85 | | | Section 7. Oscillator (OSC) | | | 7.1 | Contents | 95 | | 7.2 | Introduction | 95 | | 7.3 | Oscillator External Connections | 96 | | 7.4<br>7.4.1<br>7.4.2<br>7.4.3<br>7.4.4<br>7.4.5 | Oscillator Enable Signal (SIMOSCEN) External Clock Source (OSCXCLK) | 97<br>97<br>97 | | 7.5<br>7.5.1<br>7.5.2 | Low Power Modes | 98 | | 7.6 | Oscillator During Break Mode | 98 | | | Section 8. Clock Generator Module (CG | iM) | | 8.1 | Contents | • | | 8.2 | Introduction | 100 | | 8.3 | Features | 100 | | 8.4<br>8.4.1 | Functional Description | | | 8.5<br>8.5.1<br>8.5.2<br>8.5.3<br>8.5.4<br>8.5.5<br>8.5.6<br>8.5.7 | PLL Analog Ground Pin (VSSA) | 103<br>103<br>104<br>)104 | | 2.0 | | Technical Data | | 8.6<br>8.6.1<br>8.6.2<br>8.6.3<br>8.6.4 | CGM I/O Registers | 105<br>106<br>108 | |-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | 8.7 | Interrupts | 111 | | 8.8<br>8.8.1<br>8.8.2 | Low-Power Modes | 111 | | 8.9 | CGM During Break Interrupts | 112 | | | Section 9. System Integration Module (SIM) | | | 9.1 | Contents | 113 | | 9.2 | Introduction | 114 | | 9.3<br>9.3.1<br>9.3.2<br>9.3.3<br>9.4<br>9.4.1<br>9.4.2<br>9.4.2.<br>9.4.2.<br>9.4.2.<br>9.4.2. | Computer Operating Properly (COP) Reset | 117<br>117<br>118<br>118<br>119<br>120<br>121<br>121 | | 9.5<br>9.5.1<br>9.5.2<br>9.5.3<br>9.6<br>9.6.1<br>9.6.1. | SIM Counter SIM Counter During Power-On Reset SIM Counter During Stop Mode Recovery SIM Counter and Reset States Exception Control Interrupts 1 Hardware Interrupts | 122<br>122<br>123<br>123<br>124 | | 9.6.1. | | |-----------------|------------------------------------------| | 9.6.2<br>9.6.2. | Interrupt Status Registers | | 9.6.2. | • | | 9.6.3 | Reset | | 9.6.4 | Break Interrupts | | 9.6.5 | Status Flag Protection in Break Mode | | 9.7 | Low-Power Modes | | 9.7.1 | Wait Mode | | 9.7.2 | Stop Mode | | 9.8 | SIM Registers | | 9.8.1 | SIM Break Status Register (SBSR) | | 9.8.2 | SIM Reset Status Register (SRSR) | | 9.8.3 | SIM Break Flag Control Register (SBFCR) | | | Section 10. Monitor ROM (MON) | | 10.1 | Contents | | 10.2 | Introduction | | 10.3 | Features | | 10.4 | Functional Description | | 10.4.1 | <b>5</b> | | 10.4.2 | | | 10.4.3 | | | 10.4.4 | <b>.</b> | | 10.4.5 | | | 10.4.0 | Daud Rate147 | | | Section 11. Timer Interface Module (TIM) | | 11.1 | Contents | | 11.2 | Introduction | | 11.3 | Features | | 11.4 | Pin Name Conventions | | 11.5 Functional Description | |------------------------------------------------------------------| | 11.5.1 TIM Counter Prescaler | | 11.5.2 Input Capture | | 11.5.3 Output Compare153 | | 11.5.3.1 Unbuffered Output Compare | | 11.5.3.2 Buffered Output Compare | | 11.5.4 Pulse Width Modulation (PWM) | | 11.5.4.1 Unbuffered PWM Signal Generation | | 11.5.4.2 Buffered PWM Signal Generation | | 11.5.4.3 PWM Initialization | | 11.6 Interrupts159 | | 11.7 Low-Power Modes | | 11.7.1 Wait Mode | | 11.7.2 Stop Mode | | 11.8 TIM During Break Interrupts | | 11.9 I/O Signals | | 11.10 I/O Registers161 | | 11.10.1 TIM Status and Control Register (TSC) | | 11.10.2 TIM Counter Registers (TCNTH:TCNTL)163 | | 11.10.3 TIM Counter Modulo Registers (TMODH:TMODL) 164 | | 11.10.4 TIM Channel Status and Control Registers (TSC0:TSC1).165 | | 11.10.5 TIM Channel Registers (TCH0H/L:TCH1H/L) 168 | | Section 12. Pulse Width Modulator (PWM) | | 12.1 Contents | | 12.2 Introduction | | 12.3 Functional Description | | 12.4 PWM Registers173 | | 12.4.1 PWM Data Registers 0 to 7 (0PWM–7PWM)173 | | 12.4.2 PWM Control Register (PWMCR) | **Technical Data** Technical Data | Section 13. Analog-to-Digital Converter (ADC) | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13.1 Contents | | 13.2 Introduction | | 13.3 Features | | 13.4 Functional Description 179 13.4.1 ADC Port I/O Pins 180 13.4.2 Voltage Conversion 180 13.4.3 Conversion Time 180 13.4.4 Continuous Conversion 181 13.4.5 Accuracy and Precision 181 | | 13.5 Interrupts | | 13.6 Low-Power Modes 181 13.6.1 Wait Mode 181 13.6.2 Stop Mode 182 | | 13.7 I/O Signals 182 13.7.1 ADC Analog Power Pin (VDDA) 182 13.7.2 ADC Analog Ground Pin (VSSA) 182 13.7.3 ADC Voltage Reference High Pin (VRH) 182 13.7.4 ADC Voltage Reference Low Pin (VRL) 182 13.7.5 ADC Voltage In (ADCVIN) 182 | | 13.8 I/O Registers | | Section 14. Universal Serial Bus Module (USB) | | 14.1 Contents | | 14.2 Introduction | | 14.3 Features | | 14.4 I/O Pins | | 14.5 Overview192 | | | 14.6 Hub Function I/O Registers | .194 | |----------------|------------------------------------------------------------|---------| | | 14.6.1 USB Hub Root Port Control Register (HRPCR) | .194 | | | 14.6.2 USB Hub Downstream Port Control Registers | | | | (HDP1CR-HDP4CR) | .195 | | | 14.6.3 USB SIE Timing Interrupt Register (SIETIR) | .198 | | | 14.6.4 USB SIE Timing Status Register (SIETSR) | .200 | | | 14.6.5 USB Hub Address Register (HADDR) | .202 | | | 14.6.6 USB Hub Interrupt Register 0 (HIR0) | .203 | | | 14.6.7 USB Hub Control Register 0 (HCR0) | .205 | | | 14.6.8 USB Hub Endpoint 1 Control and Data Register (HCDR) | .206 | | | 14.6.9 USB Hub Status Register (HSR) | .208 | | | 14.6.10 USB Hub Endpoint 0 Data Registers (HE0D0–HE0D7) | .209 | | | 14.7 Embedded Device Function I/O Registers | | | | 14.7.1 USB Embedded Device Address Register (DADDR) | | | | 14.7.2 USB Embedded Device Interrupt Register 0 (DIR0) | | | | 14.7.3 USB Embedded Device Interrupt Register 1 (DIR1) | | | | 14.7.4 USB Embedded Device Control Register 0 (DCR0) | | | | 14.7.5 USB Embedded Device Control Register 1 (DCR1) | | | | 14.7.6 USB Embedded Device Control Register 2 (DCR2) | | | | 14.7.7 USB Embedded Device Status Register (DSR) | .217 | | | 14.7.8 USB Embedded Device Endpoint 0 Data Registers | | | | (DE0D0–DE0D7) | .219 | | | 14.7.9 USB Embedded Device Endpoint 1/2 Data Registers | | | | (DE1D0–DE1D7) | .219 | | | Section 15. Multi-Master IIC Interface (MMIIC) | | | | 15.1 Contents | .221 | | | 15.2 Introduction | .221 | | | 15.3 Features | .222 | | | 15.4 I/O Pins | .222 | | | 15.5 Multi-Master IIC Registers | 223 | | | 15.5.1 Multi-Master IIC Address Register (MMADR) | | | | 15.5.2 Multi-Master IIC Control Register (MMCR) | | | | 15.5.3 Multi-Master IIC Master Control Register (MIMCR) | | | | 15.5.4 Multi-Master IIC Status Register (MMSR) | | | Technical Data | MC68HC908LD64 — Re | w 2 0 | | icominai Dala | WC001 C300LD04 — NE | ,v. ∠.∪ | | 15.5.5 Multi-Master IIC Data Transmit Register (MMDTR) 230 15.5.6 Multi-Master IIC Data Receive Register (MMDRR) 231 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 15.6 Programming Considerations | | Section 16. DDC12AB Interface | | 16.1 Contents | | 16.2 Introduction | | 16.3 Features | | 16.4 I/O Pins236 | | 16.5 DDC Protocols | | 16.6DDC Registers23816.6.1DDC Address Register (DADR)23816.6.2DDC2 Address Register (D2ADR)23916.6.3DDC Control Register (DCR)24016.6.4DDC Master Control Register (DMCR)24116.6.5DDC Status Register (DSR)24416.6.6DDC Data Transmit Register (DDTR)24616.6.7DDC Data Receive Register (DDRR)24716.7Programming Considerations248 | | Section 17. Sync Processor 17.1 Contents | | 17.2 Introduction | | | | 17.3 Features | | 17.4 I/O Pins | | 17.5Functional Blocks | | 17.5.2 Sync Signal Counters257 | | 17.5.3 | | | |------------------|--------------------------------------------------|-------| | 17.5.4 | | | | 17.5.5 | Low Vertical Frequency Detect | . 259 | | 17.6 | Sync Processor I/O Registers | | | 17.6.1 | <b>5</b> \ , , | | | 17.6.2 | | | | 17.6.3 | 1 7 5 ( ) | | | 17.6.4<br>17.6.5 | , , , , , | | | 17.6.6 | | | | | | | | 17.7 | System Operation | . 269 | | | Section 18. On-Screen Display (OSD) | | | 18.1 | Contents | .271 | | 18.2 | Introduction | .272 | | 18.3 | Features | .272 | | 18.4 | System Overview | .273 | | 18.5 | OSD FLASH Font Memory Map | .275 | | 18.6 | OSD Screen Memory Map | . 276 | | 18.7 | OSD Module I/O Registers | .277 | | 18.7.1 | | | | 18.7.2 | <u> </u> | | | 18.7.3 | | | | 18.7.4 | OSD Row Address Register (OSDRAR) | .280 | | 18.7.5 | | | | 18.7.6 | OSD FLASH Even High Byte Write Buffer (OSDEHBUF) | .281 | | 18.8 | OSD Registers | . 282 | | 18.8.1 | 1 1, 1, 13 111 1 1 1 1 1 1 1 1 1 1 1 | | | 18.8.2 | <u> </u> | | | 18.8.3 | | | | 18.8.3 | | | | 18.8.3<br>18.8.3 | S S S S S S S S S S S S S S S S S S S | | | 10.0.3 | 5.5 Honzontal Delay Control Register | . 200 | | | MOCOLIOCOGI DOA - Da | 0.0 | Technical Data | 18.8.<br>18.8. | | | |---------------------------------|--------------------------------------|------------| | 10.0. | | _00 | | | Section 19. Input/Output (I/O) Ports | | | 19.1 | Contents | 293 | | 19.2 | Introduction | 294 | | 19.3<br>19.3.<br>19.3.<br>19.3. | 2 Data Direction Register A | 297<br>298 | | | Port B | | | 19.4.<br>19.4.<br>19.4. | 2 Data Direction Register B | 301 | | 19.5<br>19.5. | Port C | | | 19.5.<br>19.5. | <b>5</b> | | | 19.6<br>19.6.<br>19.6. | 2 Data Direction Register D | 306<br>307 | | | Port E Date Register | | | 19.7.<br>19.7. | Port E Data Register | | | 19.7. | 3 Port E Options | 313 | | | Section 20. External Interrupt (IRQ) | | | 20.1 | Contents | 315 | | 20.2 | Introduction | 315 | | 20.3 | Features | 315 | | 20.4 | Functional Description | 316 | | | | | | | 20.4.1 TRQ Pin | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 20.5 IRQ Status and Control Register (INTSCR) | | | 20.6 IRQ Module During Break Interrupts | | | Section 21. Keyboard Interrupt Module (KBI) | | | 21.1 Contents | | | 21.2 Introduction | | | 21.3 Features | | | 21.4 I/O Pins | | | 21.5 Functional Description | | | 21.6 Keyboard Initialization | | | 21.7I/O Registers32521.7.1Keyboard Status and Control Register32621.7.2Keyboard Interrupt Enable Register327 | | | 21.8 Low-Power Modes .327 21.8.1 Wait Mode .327 21.8.2 Stop Mode .327 | | | 21.9 Keyboard Module During Break Interrupts | | | Section 22. Computer Operating Properly (COP) | | | 22.1 Contents | | | 22.2 Introduction | | | 22.3 Functional Description | | | 22.4 I/O Signals .331 22.4.1 OSCXCLK .331 22.4.2 STOP Instruction .331 22.4.3 COPCTL Write .331 22.4.4 Power-On Reset .331 22.4.5 Internal Reset .332 22.4.6 Reset Vector Fetch .332 | | Technical Data | MC68HC908LD64 — Rev. 2.0 | | 22.4.7 COPD (COP Disable) | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 22.5 COP Control Register | | 22.6 Interrupts | | 22.7 Monitor Mode | | 22.8 Low-Power Modes .333 22.8.1 Wait Mode .334 22.8.2 Stop Mode .334 | | 22.9 COP Module During Break Mode | | Section 23. Break Module (BRK) | | 23.1 Contents | | 23.2 Introduction | | 23.3 Features | | 23.4 Functional Description.33623.4.1 Flag Protection During Break Interrupts.33823.4.2 CPU During Break Interrupts.33823.4.3 TIM During Break Interrupts.33823.4.4 COP During Break Interrupts.338 | | 23.5 Low-Power Modes .338 23.5.1 Wait Mode .338 23.5.2 Stop Mode .339 | | 23.6Break Module Registers.33923.6.1Break Status and Control Register.33923.6.2Break Address Registers.34023.6.3SIM Break Status Register.34023.6.4SIM Break Flag Control Register.342 | | Section 24. Electrical Specifications | | 24.1 Contents | | 24.2 Introduction | | 24.3 | Absolute Maximum Ratings | |-----------------------------------------------------|-----------------------------------------------------------------------------------------------| | 24.4 | Functional Operating Range345 | | 24.5 | Thermal Characteristics | | 24.6 | DC Electrical Characteristics | | 24.7 | Control Timing | | 24.8 | Timer Interface Module Characteristics | | 24.9 | Oscillator Characteristics | | 24.10 | ADC Electrical Characteristics | | 24.11 | Sync Processor Timing | | 24.12<br>24.12<br>24.12<br>24.12<br>24.12 | USB High Speed Source Electrical Characteristics 351 HUB Repeater Electrical Characteristics | | <ul><li>24.13</li><li>24.13</li><li>24.13</li></ul> | , , , , , , , , , , , , , , , , , , , | | 24.14 | FLASH Memory Characteristics | | | Section 25. Mechanical Specifications | | 25.1 | Contents | | 25.2 | Introduction | | 25.3 | 64-Pin Plastic Quad Flat Pack (QFP)358 | | | Section 26. Ordering Information | | 26.1 | Contents | | 26.2 | Introduction | | 26.3 | MC Order Numbers | | | | **Technical Data** # **List of Figures** | Figu | re Title | Page | |--------------------------|--------------------------------------------------|------------------| | 1-1 | MC68HC908LD64 MCU Block Diagram | 35 | | 1-2 | 64-Pin QFP Pin Assignment | 36 | | 2-1 | Memory Map | 43 | | 2-2 | Control, Status, and Data Registers | 45 | | 4-1 | FLASH I/O Register Summary | 64 | | 4-2 | 47,616-byte FLASH Control Register (FLCR) | 66 | | 4-3 | 13k-byte FLASH Control Register (FLCR1) | 66 | | 4-4 | OSD FLASH Even High Byte Write Buffer (OSDEHBUF | <del>-</del> )67 | | 4-5 | FLASH Programming Flowchart | 71 | | 4-6 | 47,616-byte FLASH Block Protect Register (FLBPR) | 72 | | 4-7 | 13k-byte FLASH Block Protect Register 1 (FLBPR1) | 72 | | 4-8 | FLASH Block Protect Start Address | 73 | | 5-1 | Configuration Register (CONFIG) | 76 | | 6-1 | CPU Registers | 79 | | 6-2 | Accumulator (A) | 79 | | 6-3 | Index Register (H:X) | 80 | | 6-4 | Stack Pointer (SP) | 80 | | 6-5 | Program Counter (PC) | 81 | | 6-6 | Condition Code Register (CCR) | 82 | | 7-1 | Oscillator External Connections | 96 | | 8-1 | CGM Block Diagram | 101 | | 8-2 | CGM I/O Register Summary | 102 | | 8-3 | PLL Control Register (PCTL) | 105 | | 8-4 | PLL Bandwidth Control Register (PBWC) | | | MC68HC908LD64 — Rev. 2.0 | Tec | chnical Data | | Figur | e Title | Page | |--------------|--------------------------------------------|------| | 8-5 | PLL Programming Register (PPG) | 108 | | 8-6 | H&V Sync Output Control Register (HVOCR) | | | 9-1 | SIM Block Diagram | | | 9-2 | SIM I/O Register Summary | | | 9-3 | OSC Clock Signals | | | 9-4 | External Reset Timing | | | 9-5 | Internal Reset Timing | | | 9-6 | Sources of Internal Reset | | | 9-7 | POR Recovery | | | 9-8 | Interrupt Entry | | | 9-9 | Interrupt Recovery | | | 9-10<br>9-11 | Interrupt Processing | | | 9-11 | Interrupt Recognition Example | | | 9-12 | Interrupt Status Register 2 (INT2) | | | 9-14 | Wait Mode Entry Timing | | | 9-15 | Wait Recovery from Interrupt or Break | | | 9-16 | Wait Recovery from Internal Reset | | | 9-17 | Stop Mode Entry Timing | | | 9-18 | Stop Mode Recovery from Interrupt or Break | | | 9-19 | SIM Break Status Register (SBSR) | | | 9-20 | SIM Reset Status Register (SRSR) | | | 9-21 | SIM Break Flag Control Register (SBFCR) | | | 10-1 | Monitor Mode Circuit | | | 10-2 | Monitor Data Format | 143 | | 10-3 | Sample Monitor Waveforms | 143 | | 10-4 | Read Transaction | | | 10-5 | Break Transaction | 144 | | 11-1 | TIM Block Diagram | | | 11-2 | PWM Period and Pulse Width | | | 11-3 | TIM Status and Control Register (TSC) | | | 11-4 | TIM Counter Registers (TCNTH:TCNTL) | | | 11-5 | TIM Counter Modulo Registers (TMODH:TMODL) | 164 | | | | | | Figure | e Title | Page | |--------|-------------------------------------------------------|------| | 11-6 | TIM Channel Status and Control Registers (TSC0:TSC1). | | | 11-7 | CHxMAX Latency | | | 11-8 | TIM Channel Registers (TCH0H/L:TCH1H/L) | 169 | | 12-1 | PWM I/O Register Summary | | | 12-2 | PWM Data Registers 0 to 7 (0PWM–7PWM) | | | 12-3 | PWM Control Register (PWMCR) | | | 12-4 | 8-Bit PWM Output Waveforms | 175 | | 13-1 | ADC I/O Register Summary | | | 13-2 | ADC Block Diagram | | | 13-3 | ADC Status and Control Register (ADSCR) | | | 13-4 | ADC Data Register (ADR) | | | 13-5 | ADC Input Clock Register (ADICLK) | 185 | | 14-1 | USB I/O Register Summary | 190 | | 14-2 | USB Module Block Diagram | | | 14-3 | USB Hub Root Port Control Register (HRPCR) | 194 | | 14-4 | USB Hub Downstream Port Control Registers | | | | (HDP1CR-HDP4CR) | | | 14-5 | USB SIE Timing Interrupt Register (SIETIR) | | | 14-6 | USB SIE Timing Status Register (SIETSR) | | | 14-7 | USB Hub Address Register (HADDR) | | | 14-8 | USB Hub Interrupt Register 0 (HIR0) | | | 14-9 | USB Hub Control Register 0 (HCR0) | | | | USB Hub Endpoint 1 Control and Data Register (HCDR) . | | | | USB Hub Status Register (HSR) | | | | USB Embedded Device Address Register (DADDR) | | | | USB Embedded Device Interrupt Register 0 (DIR0) | | | | USB Embedded Device Interrupt Register 1 (DIR1) | | | | USB Embedded Device Control Register 0 (DCR0) | | | | USB Embedded Device Control Register 1 (DCR1) | | | | USB Embedded Device Control Register 2 (DCR2) | | | | USB Embedded Device Status Register (DSR) | | | | USB Embedded Device Endpoint 0 Data Registers | | | | (DE0D0-DE0D7) | 219 | | | | | | Figur | e Title | Page | |-------|---------------------------------------------------------------|------| | 14-21 | USB Embedded Device Endpoint 1/2 Data Registers (DE1D0–DE1D7) | 219 | | 15-1 | MMIIC I/O Register Summary | 223 | | 15-2 | Multi-Master IIC Address Register (MMADR) | 224 | | 15-3 | Multi-Master IIC Control Register (MMCR) | 225 | | 15-4 | Multi-Master IIC Master Control Register (MIMCR) | 226 | | 15-5 | Multi-Master IIC Status Register (MMSR) | 228 | | 15-6 | Multi-Master IIC Data Transmit Register (MMDTR) | 230 | | 15-7 | Multi-Master IIC Data Receive Register (MMDRR) | 231 | | 15-8 | Data Transfer Sequences for Master/Slave | | | | Transmit/Receive Modes | 233 | | 16-1 | DDC I/O Register Summary | 237 | | 16-2 | DDC Address Register (DADR) | 238 | | 16-3 | DDC2 Address Register (D2ADR) | 239 | | 16-4 | DDC Control Register (DCR) | 240 | | 16-5 | DDC Master Control Register (DMCR) | 241 | | 16-6 | DDC Status Register (DSR) | 244 | | 16-7 | DDC Data Transmit Register (DDTR) | 246 | | 16-8 | DDC Data Receive Register (DDRR) | 247 | | 16-9 | Data Transfer Sequences for Master/Slave | | | | Transmit/Receive Modes | 249 | | 17-1 | Sync Processor I/O Register Summary | 254 | | 17-2 | Sync Processor Block Diagram | 255 | | 17-3 | Clamp Pulse Output Timing | 258 | | 17-4 | Sync Processor Control & Status Register (SPCSR) | 259 | | 17-5 | Sync Processor Input/Output Control Register (SPIOCR) | 261 | | 17-6 | Vertical Frequency High Register | 263 | | 17-7 | Vertical Frequency Low Register | 263 | | 17-8 | Hsync Frequency High Register | 265 | | 17-9 | Hsync Frequency Low Register | | | | Sync Processor Control Register 1 (SPCR1) | | | 17-11 | H&V Sync Output Control Register (HVOCR) | 268 | Technical Data | Figure | e Title | Page | |--------|----------------------------------------------------|------| | 18-1 | On-Screen Display I/O Register Summary | 273 | | 18-2 | OSD Block Diagram | 274 | | 18-3 | Memory Map of OSD FLASH Fonts | 275 | | 18-4 | Memory Map of OSD Registers | 276 | | 18-5 | OSD Control Register (OSDCR) | 277 | | 18-6 | OSD Status Register (OSDSR) | 278 | | 18-7 | OSD Data Register High (OSDDRH) | 279 | | 18-8 | OSD Data Register Low (OSDDRL) | 279 | | 18-9 | OSD Row Address Register (OSDRAR) | 280 | | | OSD Column Address Register (OSDCAR) | | | 18-11 | OSD FLASH Even High Byte Write Buffer (OSDEHBUF) . | 281 | | | OSD Font Even Byte Buffer | | | | Character Font Matrix Height Expansion by CH[3:0] | | | 18-14 | Display Character Height | 287 | | | | | | 19-1 | Port I/O Register Summary | | | 19-2 | Port A Data Register (PTA) | | | 19-3 | Data Direction Register A (DDRA) | | | 19-4 | Port A I/O Circuit | | | 19-5 | Keyboard Interrupt Enable Register (KIER) | | | 19-6 | Port B Data Register (PTB) | | | 19-7 | Data Direction Register B (DDRB) | | | 19-8 | Port B I/O Circuit | | | 19-9 | PWM Control Register (PWMCR) | | | | Port C Data Register (PTC) | | | | Data Direction Register C (DDRC) | | | | Port C I/O Circuit | | | | Port D Data Register (PTD) | | | | Data Direction Register D (DDRD) | | | | Port D I/O Circuit | | | | Port D Control Register (PDCR) | | | | Port E Data Register (PTE) | | | | Data Direction Register E (DDRE) | | | | Port E I/O Circuit | | | 19-20 | Port E Control Register (PECR) | 313 | MC68HC908LD64 — Rev. 2.0 # List of Figures | Figur | e Title | Page | |-------|----------------------------------------------|------| | 20-1 | IRQ Module Block Diagram | 317 | | 20-2 | IRQ I/O Register Summary | 317 | | 20-3 | IRQ Status and Control Register (INTSCR) | 319 | | 21-1 | KBI I/O Register Summary | | | 21-2 | Keyboard Interrupt Module Block Diagram | 323 | | 21-3 | Keyboard Status and Control Register (KBSCR) | 326 | | 21-4 | Keyboard Interrupt Enable Register (KBIER) | 327 | | 22-1 | COP Block Diagram | 330 | | 22-2 | Configuration Register (CONFIG) | 332 | | 22-3 | COP Control Register (COPCTL) | 333 | | 23-1 | Break Module Block Diagram | 337 | | 23-2 | Break Module I/O Register Summary | 337 | | 23-3 | Break Status and Control Register (BRKSCR) | 339 | | 23-4 | Break Address Register High (BRKH) | 340 | | 23-5 | Break Address Register Low (BRKL) | | | 23-6 | SIM Break Status Register (SBSR) | | | 23-7 | SIM Break Flag Control Register (SBFCR) | 342 | | 24-1 | MMIIC Signal Timings | 354 | | 25-1 | 64-Pin Plastic Quad Flat Pack (QFP) | 358 | ## **List of Tables** | | Table | Title Pag | ge | |---|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | | 1-1 | Pin Functions | 37 | | | 2-1 | Vector Addresses | <b>6</b> 0 | | | 4-1 | FLASH Memory Array Summary | 65 | | | 6-1<br>6-2 | Instruction Set Summary | | | | 8-1<br>8-2 | Free-Running HSOUT, VSOUT, DE, and DCLK Settings 19 VCO Frequency Multiplier (N) Selection | | | | 9-1<br>9-2<br>9-3<br>9-4 | Signal Name Conventions1PIN Bit Set Timing1Interrupt Sources1SIM Registers Summary1 | 18<br>28 | | | 10-1<br>10-2<br>10-3<br>10-4<br>10-5<br>10-6<br>10-7<br>10-8<br>10-9 | Monitor Mode Signal Requirements and Options. 19 Mode Differences 11 READ (Read Memory) Command 11 WRITE (Write Memory) Command 11 IREAD (Indexed Read) Command 11 IWRITE (Indexed Write) Command 11 IWRITE (Indexed Write) Command 11 READSP (Read Stack Pointer) Command 11 RUN (Run User Program) Command 11 Monitor Baud Rate Selection 11 | 42<br>45<br>45<br>46<br>46<br>47 | | | 11-1<br>11-2<br>11-3 | Pin Name Conventions1Prescaler Selection1Mode, Edge, and Level Selection1 | 63<br>67 | | ) | Λ | Tochnical Do | ata | | Table | Title Page | Ì | |-------|------------------------------------------------------|---| | 12-1 | PWM Channels and Port I/O pins | 1 | | 13-1 | MUX Channel Select | 1 | | 13-2 | ADC Clock Divide Ratio | 3 | | 14-1 | USB I/O Pins | ) | | 15-1 | Pin Name Conventions222 | 2 | | 15-2 | Baud Rate Select | 3 | | 16-1 | Pin Name Conventions | 3 | | 16-2 | Baud Rate Select | 3 | | 17-1 | Pin Name Conventions | | | 17-2 | Sync Output Control | 7 | | 17-3 | Sync Output Polarity258 | 3 | | 17-4 | ATPOL, VINVO, and HINVO setting261 | 1 | | 17-5 | Sample Vertical Frame Frequencies264 | ļ | | 17-6 | Clamp Pulse Width | 5 | | 17-7 | HSYNC Polarity Detection Pulse Width | 7 | | 17-8 | ATPOL, VINVO, and HINVO setting268 | 3 | | 17-9 | Free-Running HSOUT, VSOUT, DE, and DCLK Settings 269 | ) | | 18-1 | Shadow Width Setting | ) | | 18-2 | Shadow Width Setting290 | ) | | 19-1 | Port Control Register Bits Summary296 | | | 19-2 | Port A Pin Functions299 | ) | | 19-3 | Port B Pin Functions | 2 | | 19-4 | Port C Pin Functions305 | | | 19-5 | Port D Pin Functions308 | 3 | | 19-6 | Port E Pin Functions | 3 | | 21-1 | Pin Name Conventions | 2 | **Technical Data** | Table | Title | Page | |-------|--------------------------------------------------|------| | 24-1 | Absolute Maximum Ratings | 344 | | 24-2 | Operating Range | 345 | | 24-3 | Thermal Characteristics | 345 | | 24-4 | DC Electrical Characteristics | 346 | | 24-5 | Control Timing | 347 | | 24-6 | TIM Characteristics | 347 | | 24-7 | Oscillator Characteristics | 347 | | 24-8 | ADC Electrical Characteristics | 348 | | 24-9 | Sync Processor Timing | 349 | | 24-10 | USB DC Electrical Characteristics | 349 | | 24-11 | USB Low Speed Source Electrical Characteristics | 350 | | 24-12 | USB High Speed Source Electrical Characteristics | 351 | | | HUB Repeater Electrical Characteristics | | | 24-14 | USB Signaling Levels | 353 | | 24-15 | DDC12AB/MMIIC Interface Input Signal Timing | 354 | | 24-16 | DDC12AB/MMIIC Interface Output Signal Timing | 354 | | 24-17 | FLASH Memory Electrical Characteristics | 355 | | 26-1 | MC Order Numbers | 359 | ## List of Tables # Section 1. General Description #### 1.1 Contents | 1.2 | Introduction3 | 11 | |-----|-------------------|----| | 1.3 | Features | 2 | | 1.4 | MCU Block Diagram | 4 | | 1.5 | Pin Assignments3 | 6 | | 1.6 | Pin Functions | 37 | #### 1.2 Introduction The MC68HC908LD64 is a member of the low-cost, high-performance M68HC08 Family of 8-bit microcontroller units (MCUs). The M68HC08 Family is based on the customer-specified integrated circuit (CSIC) design strategy. All MCUs in the family use the enhanced M68HC08 central processor unit (CPU08) and are available with a variety of modules, memory sizes and types, and package types. With special modules such as the sync processor, on-screen display module, analog-to-digital converter, pulse modulator module, DDC12AB interface, multi-master IIC interface, and universal serial bus interface, the MC68HC908LD64 is designed specifically for use in digital monitor systems. MC68HC908LD64 — Rev. 2.0 #### 1.3 Features Features of the MC68HC908LD64 MCU include the following: - High-performance M68HC08 architecture - Fully upward-compatible object code with M6805, M146805, and M68HC05 families - Low-power design; fully static with stop and wait modes - 3.3V operating voltage - 6MHz internal bus frequency; with 24MHz external crystal - 60,928 bytes of on-chip FLASH memory with security<sup>1</sup> feature - 2,048 bytes of on-chip random access memory (RAM) - 39 general-purpose input/output (I/O) pins, including: - 38 shared-function I/O pins - 8-bit keyboard interrupt port - 2-channel, 16-bit timer interface module (TIM) with selectable input capture, output compare, and PWM capability on one channel - 6-channel, 8-bit analog-to-digital converter (ADC) - 8-channel, 8-bit pulse width modulator (PWM) - Sync signal processor with the following features: - Horizontal and vertical frequency counters - Low vertical frequency indicator (40.7 Hz) - Polarity controlled Hsync and Vsync outputs from separate sync or composite sync inputs - Internal generated free-running Hsync, Vsync, DE, and DCLK - CLAMP pulse output to the external pre-amp chip - On screen display (OSD) and full screen pattern display Technical Data MC68HC908LD64 — Rev. 2.0 • <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. - Full Universal Serial Bus (USB) specification 1.1, composite hub with embedded functions, including: - One 12MHz upstream port - Four 12MHz/1.5MHz downstream ports - One hub control endpoint with 8-byte transmit buffer and 8-byte receive buffer - One hub interrupt endpoint with 1-byte transmit buffer - One device control endpoint with 8-byte transmit buffer and 8-byte receive buffer - Two device interrupt endpoints with shared 8-byte transmit buffer - DDC12AB<sup>1</sup> module with the following: - DDC1 hardware - Multi-master IIC<sup>2</sup> hardware for DDC2AB; with dual address - · Additional multi-master IIC module - In-system programming capability using USB or DDC12AB communication, or standard serial link on PTA0 pin - System protection features: - Optional computer operating properly (COP) reset - Illegal opcode detection with reset - Illegal address detection with reset - Master reset pin (with internal pull-up) and power-on reset - IRQ interrupt pin with internal pull-up and schmitt-trigger input - 64-pin quad flat pack (QFP) package MC68HC908LD64 — Rev. 2.0 <sup>1.</sup> DDC is a VESA bus standard. <sup>2.</sup> IIC is a proprietary Philips interface bus. ## **General Description** ### Features of the CPU08 include the following: - Enhanced HC05 programming model - Extensive loop control functions - 16 addressing modes (eight more than the HC05) - 16-bit index register and stack pointer - Memory-to-memory data transfers - Fast 8 × 8 multiply instruction - Fast 16/8 divide instruction - Binary-coded decimal (BCD) instructions - Optimization for controller applications - Third party C language support ### 1.4 MCU Block Diagram Figure 1-1 shows the structure of the MC68HC908LD64. Figure 1-1. MC68HC908LD64 MCU Block Diagram MC68HC908LD64 — Rev. 2.0 ## 1.5 Pin Assignments Figure 1-2. 64-Pin QFP Pin Assignment Technical Data MC68HC908LD64 — Rev. 2.0 # 1.6 Pin Functions Description of the pin functions are provided in Table 1-1. **Table 1-1. Pin Functions** | PIN NAME | PIN DESCRIPTION | | | | | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | VDD1, VDD2 | Power supply input to the MCU. | | | | | | VSS1, VSS2 | Power supply ground. | | | | | | VDDA | Power supply input for analog circuits. | | | | | | VSSA | Power supply ground for analog circuits. | | | | | | OSC1, OSC2 | Crystal connections to the on-chip oscillator. An external clock can be connected directly to OSC1; with OSC2 floating. See Section 7. Oscillator (OSC). | | | | | | RST | External reset pin; active low; with internal pull-up and schmitt trigger input. It is driven low when any internal reset source is asserted. See Section 9. System Integration Module (SIM). | | | | | | ĪRQ | External IRQ pin; with schmitt trigger input and internal pull-up. This pin is also used for mode entry selection. See Section 20. External Interrupt (IRQ) and Section 9. System Integration Module (SIM). | | | | | | CGMXFC | External filter capacitor connection for the CGM module. See Section 8. Clock Generator Module (CGM). | | | | | | VSYNC | Vsync input to the sync processor. This pin is rated at +5V. See Section 17. Sync Processor. | | | | | | HSYNC | Hsync input to the sync processor. This pin is rated at +5V. See Section 17. Sync Processor. | | | | | | PTA7/KBI7-PTA0/KBI0 | These are shared function, bidirectional I/O port pins. Each pin contains a pull-up device to VDD when it is configured as an external keyboard interrupt pin. See Section 19. Input/Output (I/O) Ports and Section 21. Keyboard Interrupt Module (KBI). | | | | | **Table 1-1. Pin Functions (Continued)** | PIN NAME | PIN DESCRIPTION | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PTB7/PWM7–PTB0/PWM0 | These are shared-function, bidirectional I/O port pins. Each pin can be configured as a standard I/O pin or a PWM output channel. See Section 19. Input/Output (I/O) Ports and Section 12. Pulse Width Modulator (PWM). | | VRH | High voltage reference input to ADC module. | | VRL | Low voltage reference input to ADC module. | | PTC6 | This pin is a standard bidirectional I/O pin. See Section 19. Input/Output (I/O) Ports. | | PTC5/ADC5-PTC0/ADC0 | These are shared-function, bidirectional I/O port pins. Each pin can be configured as a standard I/O pin or an ADC input channel. See Section 19. Input/Output (I/O) Ports and Section 13. Analog-to-Digital Converter (ADC). | | PTD7/IICSDA | This is a shared-function pin. It can be configured as a standard I/O pin or the data line of the multi-master IIC module. This pin is +5V open-drain when configured as output. See Section 19. Input/Output (I/O) Ports and Section 15. Multi-Master IIC Interface (MMIIC). | | PTD6/IICSCL | This is a shared function pin. It can be configured as a standard I/O pin or the clock line of the multi-master IIC module. This pin is +5V open-drain when configured as output. See Section 19. Input/Output (I/O) Ports and Section 15. Multi-Master IIC Interface (MMIIC). | | PTD5/DDCSDA | This is a shared function pin. It can be configured as a standard I/O pin or the data line of the DDC12AB module. This pin is +5V open-drain when configured as output. See Section 19. Input/Output (I/O) Ports and Section 16. DDC12AB Interface. | | PTD4/DDCSCL | This is a shared function pin. It can be configured as a standard I/O pin or the clock line of the DDC12AB module. This pin is +5V open-drain when configured as output. See Section 19. Input/Output (I/O) Ports and Section 16. DDC12AB Interface. | Table 1-1. Pin Functions (Continued) | PIN NAME | PIN DESCRIPTION | | | | | |------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | PTD3/HOUT<br>PTD2/VOUT<br>PTD1/DE<br>PTD0/DCLK | These are shared function, bidirectional I/O port pins. These pins can be configured as standard I/O pins or free-run timing output signals. See Section 19. Input/Output (I/O) Ports and Section 17. Sync Processor. | | | | | | CLAMP/TCH0 | This is shared function pins. This TIM channel 0 I/O pin can be configured as the Sync processor CLAMP output pin. See Section 11. Timer Interface Module (TIM) and Section 17. Sync Processor. | | | | | | PVSYNC | Vsync input to the On-Screen Display module. This pin is rated at +5V. See Section 18. On-Screen Display (OSD). | | | | | | PHSYNC | Hsync input to the On-Screen Display module. This pin is rated at +5V. See Section 18. On-Screen Display (OSD). | | | | | | PCLK | Pixel clock input to the On-Screen Display module. This pin is rated at +5V. See Section 18. On-Screen Display (OSD). | | | | | | OSDR<br>OSDG<br>OSDB | R, G, and B output of the On-Screen Display module. See Section 18. On-Screen Display (OSD). | | | | | | FBKG | Pixel-enable output of the On-Screen Display module. See Section 18. On-Screen Display (OSD). | | | | | | PTE7/DMINUS4 PTE6/DPLUS4 PTE5/DMINUS3 PTE4/4DPLUS3 PTE3/DMINUS2 PTE2/DPLUS2 PTE1/DMINUS1 PTE0/DPLUS1 | These are shared function, bidirectional I/O port pins. These pins can be configured as standard I/O pins or downstream data pins of USB module. See Section 19. Input/Output (I/O) Ports and Section 14. Universal Serial Bus Module (USB). | | | | | | DPLUS0<br>DMINUS0 | Data pins of USB module upstream port.<br>See Section 14. Universal Serial Bus Module<br>(USB). | | | | | #### **NOTE:** Any unused inputs and I/O ports should be tied to an appropriate logic level (either $V_{DD}$ or $V_{SS}$ ). Although the I/O ports of the MC68HC908LD64 do not require termination, termination is recommended to reduce the possibility of static damage. MC68HC908LD64 - Rev. 2.0 # **General Description** # Section 2. Memory Map #### 2.1 Contents | 2.2 | Introduction | .41 | |-----|--------------------------------|-----| | 2.3 | Unimplemented Memory Locations | .41 | | 2.4 | Reserved Memory Locations | .42 | | 2.5 | Input/Output (I/O) Section | .42 | #### 2.2 Introduction The CPU08 can address 64k-bytes of memory space. The memory map, shown in **Figure 2-1**, includes: - 60,928 bytes of FLASH memory - 2,048 bytes of random-access memory (RAM) - 32 bytes of user-defined vectors - 1,024 + 464 bytes of monitor ROM # 2.3 Unimplemented Memory Locations Accessing an unimplemented location can cause an illegal address reset if illegal address resets are enabled. In the memory map (Figure 2-1) and in register figures in this document, unimplemented locations are shaded. MC68HC908LD64 — Rev. 2.0 # 2.4 Reserved Memory Locations Accessing a reserved location can have unpredictable effects on MCU operation. In the **Figure 2-1** and in register figures in this document, reserved locations are marked with the word Reserved or with the letter R. # 2.5 Input/Output (I/O) Section Most of the control, status, and data registers are in the zero page area of \$0000–\$007F. Additional I/O registers have these addresses: - \$FE00; SIM break status register, SBSR - \$FE01; SIM reset status register, SRSR - \$FE02; Reserved - \$FE03; SIM break flag control register, SBFCR - \$FE04; Interrupt status register 1, INT1 - \$FE05; Interrupt status register 2, INT2 - \$FE06; Reserved - \$FE07; 47,616 bytes FLASH control register, FLCR - \$FE08; 47,616 bytes FLASH block protect register, FLBPR - \$FE09; Reserved - \$FE0A; 13k-bytes FLASH control register, FLCR1 - \$FE0B; 13k-bytes FLASH block protect register, FLBPR1 - \$FE0C; Break address register high, BRKH - \$FE0D; Break address register low, BRKL - \$FE0E; Break status and control register, BRKSCR - \$FE0F; Reserved - \$FFFF; COP control register, COPCTL Data registers are shown in **Figure 2-2**. **Table 2-1** is a list of vector locations. | \$0000<br>↓ | I/O Registers<br>128 Bytes | |-----------------------|-----------------------------------------| | \$007F | • | | \$0080<br>↓<br>\$047F | RAM<br>1,024 Bytes | | \$0480 | | | <b>.</b> | Unimplemented<br>896 Bytes | | \$07FF | | | \$0800 | OSD RAM | | $\downarrow$ | 1,024 Bytes | | \$0BFF | | | \$0C00 | FLASH Memory | | $\downarrow$ | 1,024 Bytes | | \$0FFF | (8 × 128-Byte Blocks) | | \$1000 | OSD FLASH Memory | | $\downarrow$ | 12,288 Bytes | | \$3FFF | (24 × 512-Byte Blocks) | | \$4000 | EL A CI I Marra en la | | $\downarrow$ | FLASH Memory<br>47,616 Bytes | | \$F9FF | (93 × 512-Byte Blocks) | | \$FA00 | | | $\downarrow$ | Monitor ROM<br>1,024 Bytes | | \$FDFF | 1,024 Bytes | | \$FE00 | SIM Break Status Register (SBSR) | | \$FE01 | SIM Reset Status Register (SRSR) | | \$FE02 | Reserved | | \$FE03 | SIM Break Flag Control Register (SBFCR) | | \$FE04 | Interrupt Status Register 1 (INT1) | | | | Figure 2-1. Memory Map | \$FE05 | Interrupt Status Register 2 (INT2) | |--------------|---------------------------------------------------| | \$FE06 | Reserved | | \$FE07 | 47,616 bytes FLASH Control Register (FLCR) | | \$FE08 | 47,616 bytes FLASH Block Protect Register (FLBPR) | | \$FE09 | Reserved | | \$FE0A | 13k-bytes FLASH Control Register (FLCR1) | | \$FE0B | 13k-bytes FLASH Block Protect Register (FLBPR1) | | \$FE0C | Break Address Register High (BRKH) | | \$FE0D | Break Address Register Low (BRKL) | | \$FE0E | Break Status and Control Register (BRKSCR) | | \$FE0F | Reserved | | \$FE10 | | | $\downarrow$ | Monitor ROM<br>464 Bytes | | \$FFDF | · | | \$FFE0 | | | $\downarrow$ | FLASH Vectors<br>32 Bytes | | \$FFFF | , | Figure 2-1. Memory Map (Continued) Figure 2-2. Control, Status, and Data Registers (Sheet 1 of 15) Figure 2-2. Control, Status, and Data Registers (Sheet 2 of 15) Figure 2-2. Control, Status, and Data Registers (Sheet 3 of 15) Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 15) Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 15) | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------------------------|--------------------------------|--------|-------------------|--------|---------|-----------------|---------------|--------------|----------|----------| | | USB HUB Endpoint 0 | Read: | HE0R27 | HE0R26 | HE0R25 | HE0R24 | HE0R23 | HE0R22 | HE0R21 | HE0R20 | | \$0032 Data Register 2 | Write: | HE0T27 | HE0T26 | HE0T25 | HE0T24 | HE0T23 | HE0T22 | HE0T21 | HE0T20 | | | | (HE0D2) | Reset: | | | | Indeterminat | te after rese | t | | | | | USB HUB Endpoint 0 | Read: | HE0R37 | HE0R36 | HE0R35 | HE0R34 | HE0R33 | HE0R32 | HE0R31 | HE0R30 | | \$0033 | Data Register 3 | Write: | HE0T37 | HE0T36 | HE0T35 | HE0T34 | HE0T33 | HE0T32 | HE0T31 | HE0T30 | | | (HE0D3) | Reset: | | | | Indeterminat | te after rese | t | | | | | USB HUB Endpoint 0 | Read: | HE0R47 | HE0R46 | HE0R45 | HE0R44 | HE0R43 | HE0R42 | HE0R41 | HE0R40 | | \$0034 | Data Register 4 | Write: | HE0T47 | HE0T46 | HE0T45 | HE0T44 | HE0T43 | HE0T42 | HE0T41 | HE0T40 | | | (HE0D4) | Reset: | | | | Indeterminat | te after rese | t | • | | | | USB HUB Endpoint 0 | Read: | HE0R57 | HE0R56 | HE0R55 | HE0R54 | HE0R53 | HE0R52 | HE0R51 | HE0R50 | | \$0035 | Data Register 5 | Write: | HE0T57 | HE0T56 | HE0T55 | HE0T54 | HE0T53 | HE0T52 | HE0T51 | HE0T50 | | | (HE0D5) | Reset: | | | | Indeterminat | te after rese | t | • | | | | USB HUB Endpoint 0 | Read: | HE0R67 | HE0R66 | HE0R65 | HE0R64 | HE0R63 | HE0R62 | HE0R61 | HE0R60 | | \$0036 | Data Register 6 | Write: | HE0T67 | HE0T66 | HE0T65 | HE0T64 | HE0T63 | HE0T62 | HE0T61 | HE0T60 | | | (HE0D6) | Reset: | | | | Indeterminat | te after rese | t | • | | | | USB HUB Endpoint 0 | Read: | HE0R77 | HE0R76 | HE0R75 | HE0R74 | HE0R73 | HE0R72 | HE0R71 | HE0R70 | | \$0037 | Data Register 7 | Write: | HE0T77 | HE0T76 | HE0T75 | HE0T74 | HE0T73 | HE0T72 | HE0T71 | HE0T70 | | | (HE0D7) | Reset: | | | | Indeterminat | te after rese | t | • | | | | DI I. Control Domiston | Read: | PLLIE | PLLF | PLLON | BCS | 1 | 1 | 1 | 1 | | \$0038 | PLL Control Register<br>(PCTL) | Write: | I LLIL | | I LLOIN | 500 | | | | | | | , | Reset: | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | | | PLL Bandwidth Control | Read: | AUTO | LOCK | ACQ | XLD | 0 | 0 | 0 | 0 | | \$0039 | Register | Write: | 7,010 | | 7100 | , ALD | | | | | | | (PBWC) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | PLL Programming | Read: | MUL7 | MUL6 | MUL5 | MUL4 | VRS7 | VRS6 | VRS5 | VRS4 | | \$003A | Register | Write: | | MOLO | MOZO | MOET | | V11.00 | VICO | 1101 | | | (PPG) | Reset: | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | | ADC Status and Control | Read: | COCO | AIEN | ADCO | ADCH4 | ADCH3 | ADCH2 | ADCH1 | ADCH0 | | \$003B | Register | Write: | | | 1.200 | 7.2 3111 | | 51.12 | 7.2 3111 | 7.2 3110 | | (ADSCR) | | Reset: | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | 1 | | | | U = Unaffected | | X = Indeterminate | | | = Unimplemented | | R = Reserved | | | Figure 2-2. Control, Status, and Data Registers (Sheet 6 of 15) Figure 2-2. Control, Status, and Data Registers (Sheet 7 of 15) Figure 2-2. Control, Status, and Data Registers (Sheet 8 of 15) Figure 2-2. Control, Status, and Data Registers (Sheet 9 of 15) Figure 2-2. Control, Status, and Data Registers (Sheet 10 of 15) Figure 2-2. Control, Status, and Data Registers (Sheet 11 of 15) Figure 2-2. Control, Status, and Data Registers (Sheet 12 of 15) Figure 2-2. Control, Status, and Data Registers (Sheet 13 of 15) Figure 2-2. Control, Status, and Data Registers (Sheet 14 of 15) | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |---------------------|-------------------------------------------|---------------------------|---------------------------------------------------------------------------------------|--------|-------|-------|-------|-------|-------|-------| | \$FE0B | 13k-Bytes FLASH<br>Block Protect Register | Read:<br>Write: | BPR17 | BPR16 | BPR15 | BPR14 | BPR13 | BPR12 | BPR11 | 0 | | | (FLBPR1) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE0C | Break Address High<br>Register (BRKH) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 110910101 (2111111) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$FE0D | Break Address Low<br>Register (BRKL) | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | 1109.0101 (211112) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Break Status and Control | Read: | BRKE | BRKA | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE0E | Register | Write: | 211112 | 211101 | | | | | | | | | (BRKSCR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FFFF | COP Control Register<br>(COPCTL) | Read:<br>Write:<br>Reset: | Low byte of reset vector Writing clears COP counter (any value) Unaffected by reset | | | | | | | | | | U = Unaffected | , | X = Indeterminate = Unimplemented R = Reserved | | | | | i | | | Figure 2-2. Control, Status, and Data Registers (Sheet 15 of 15) **Table 2-1. Vector Addresses** | Vector Priority | Vector | Address | Vector | |-----------------|--------|---------|------------------------------------| | Lowest | IF14 | \$FFE0 | CGM PLL Interrupt Vector (High) | | <b>A</b> | 11714 | \$FFE1 | CGM PLL Interrupt Vector (Low) | | | IF13 | \$FFE2 | Keyboard Interrupt Vector (High) | | | IFIS | \$FFE3 | Keyboard Interrupt Vector (Low) | | | IF12 | \$FFE4 | ADC Interrupt Vector (High) | | | 11712 | \$FFE5 | ADC Interrupt Vector (Low) | | | IF11 | \$FFE6 | OSD Interrupt Vector (High) | | | 1511 | \$FFE7 | OSD Interrupt Vector (Low) | | | IF10 | \$FFE8 | MMIIC Vector (High) | | | 1110 | \$FFE9 | MMIIC Vector (Low) | | | IF9 | \$FFEA | Sync Processor Vector (High) | | | ILA | \$FFEB | Sync Processor Vector (Low) | | | IF8 | \$FFEC | TIM Overflow Vector (High) | | | IFO | \$FFED | TIM Overflow Vector (Low) | | | IF7 | \$FFEE | TIM Channel 1 Vector (High) | | | | \$FFEF | TIM Channel 1 Vector (Low) | | | IF6 | \$FFF0 | TIM Channel 0 Vector (High) | | | | \$FFF1 | TIM Channel 0 Vector (Low) | | | IF5 | \$FFF2 | DDC12AB Vector (High) | | | | \$FFF3 | DDC12AB Vector (Low) | | | | \$FFF4 | USB Device Interrupt Vector (High) | | | 154 | \$FFF5 | USB Device Interrupt Vector (Low) | | | IF3 | \$FFF6 | USB HUB Interrupt Vector (High) | | | IFS | \$FFF7 | USB HUB Interrupt Vector (Low) | | | IF2 | \$FFF8 | USB Vector (High) | | | IFZ | \$FFF9 | USB Vector (Low) | | | IF1 | \$FFFA | IRQ Vector (High) | | | 11.1 | \$FFFB | IRQ Vector (Low) | | | | \$FFFC | SWI Vector (High) | | | _ | \$FFFD | SWI Vector (Low) | | ▼ | | \$FFFE | Reset Vector (High) | | Highest | | \$FFFF | Reset Vector (Low) | # Section 3. Random-Access Memory (RAM) #### 3.1 Contents | 3.2 | Introduction | | | | | |-----|------------------------|---|--|--|--| | 3.3 | Functional Description | 1 | | | | #### 3.2 Introduction This section describes the 2,048 bytes of RAM (random-access memory). ## 3.3 Functional Description The RAM is divided into two blocks. Addresses \$0080 through \$047F are locations for general use. Addresses \$0800 through \$0BFF are locations for the OSD display RAM (see **18.6 OSD Screen Memory Map**). The location of the stack RAM is programmable. The 16-bit stack pointer allows the stack to be anywhere in the 64-Kbyte memory space. #### NOTE: For correct operation, the stack pointer must point only to RAM locations. Within page zero are 128 bytes of RAM. Because the location of the stack RAM is programmable, all page zero RAM locations can be used for I/O control and user data or code. When the stack pointer is moved from its reset location at \$00FF out of page zero, direct addressing mode instructions can efficiently access all page zero RAM locations. Page zero RAM, therefore, provides ideal locations for frequently accessed global variables. Before processing an interrupt, the CPU uses five bytes of the stack to save the contents of the CPU registers. MC68HC908LD64 — Rev. 2.0 # **Random-Access Memory (RAM)** **NOTE:** For M6805 compatibility, the H register is not stacked. During a subroutine call, the CPU uses two bytes of the stack to store the return address. The stack pointer decrements during pushes and increments during pulls. **NOTE:** Be careful when using nested subroutines. The CPU may overwrite data in the RAM during a subroutine or during the interrupt stacking operation. # Section 4. FLASH Memory # 4.1 Contents | 4.2 | Introduction | |-----|-----------------------------| | 4.3 | Functional Description | | | FLASH Control Registers | | 4.5 | FLASH Block Erase Operation | | 4.6 | FLASH Mass Erase Operation | | 4.7 | FLASH Program Operation | | | FLASH Block Protection | MC68HC908LD64 — Rev. 2.0 #### 4.2 Introduction This section describes the operation of the embedded FLASH memory. This memory can be read, programmed, and erased from a single external supply. The program and erase operations are enabled through the use of an internal charge pump. Figure 4-1. FLASH I/O Register Summary # 4.3 Functional Description The MC68HC908LD64 FLASH memory contains two arrays: - 13,312-byte array - 47,616-byte array An additional 32 bytes of FLASH user vectors, \$FFE0—\$FFFF, are in the same array as the 47,616-byte. The size, address range, and memory usage of the arrays are summarized in **Table 4-1**. **NOTE:** An erased bit reads as logic 1 and a programmed bit reads as logic 0. **Table 4-1. FLASH Memory Array Summary** | | 13,312 | Array | 47,616 | S Array | | |---------------------------|------------------------------|---------------------------------------|--------------|-----------------------------|--| | Bytes | 1,024 | 12,288 | 47,616 | 32 | | | Address range | \$0C00-\$0FFF | 00-\$0FFF \$1000-\$3FFF \$4000-\$F9FF | | \$FFE0-\$FFFF | | | Minimum erase size | 128 bytes | 512 bytes | 512 bytes | 32 bytes by mass erase only | | | Usage | User data or program | OSD fonts | User program | User vectors | | | Programming Size | Double bytes programm | • | | in a 64-byte<br>ing routine | | | Related Control registers | FLCR1 a<br>FLBPR1<br>OSDEHBU | at \$FE0B | | t \$FE07<br>at \$FE08 | | Each FLASH array is programmed and erased through control bits in their respective memory mapped FLASH control registers, FLCR and FLCR1. The 13k-bytes array is programmed in double bytes. Programming an odd address (\$xxxx+1) location automatically programs the content in the OSD FLASH even high byte write buffer (OSDEHBUF) to the even address (\$xxxx) location. Programming tools are available from Motorola. Contact your local Motorola representative for more information. **NOTE:** A security feature prevents viewing of the FLASH contents.<sup>1</sup> MC68HC908LD64 — Rev. 2.0 <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. # 4.4 FLASH Control Registers The two FLASH control registers control FLASH program and erase operations. This register controls the 47,616-byte array: Figure 4-2. 47,616-byte FLASH Control Register (FLCR) This register controls the 13k-byte array: Figure 4-3. 13k-byte FLASH Control Register (FLCR1) FLCR1 is used with the OSD FLASH even high byte write buffer (OSDEHBUF) in programming operations. See **4.4.1 OSD FLASH Even High Byte Write Buffer (OSDEHBUF)**. The following are bit definitions for FLCR and FLCR1. HVEN — High-Voltage Enable Bit This read/write bit enables the charge pump to drive high voltages for program and erase operations in the array. HVEN can only be set if either PGM = 1 or ERASE = 1 and the proper sequence for program or erase is followed. 1 = High voltage enabled to array and charge pump on 0 = High voltage disabled to array and charge pump off #### MASS — Mass Erase Control Bit This read/write bit configures the memory for mass erase operation or block erase operation when the ERASE bit is set. - 1 = Mass Erase operation selected - 0 = Mass Erase operation not selected #### ERASE — Erase Control Bit This read/write bit configures the memory for erase operation. ERASE is interlocked with the PGM bit such that both bits cannot be equal to 1 or set to 1 at the same time. - 1 = Erase operation selected - 0 = Erase operation not selected #### PGM — Program Control Bit This read/write bit configures the memory for program operation. PGM is interlocked with the ERASE bit such that both bits cannot be equal to 1 or set to 1 at the same time. - 1 = Program operation selected - 0 = Program operation not selected #### 4.4.1 OSD FLASH Even High Byte Write Buffer (OSDEHBUF) Figure 4-4. OSD FLASH Even High Byte Write Buffer (OSDEHBUF) DOT[15:8] — OSD FLASH Even High Byte Buffer These bits define the byte to be programmed to an even address location of the 13k-bytes array. The contents of this register will be automatically programmed to the even address (\$xxxx) location when the odd address (\$xxxx+1) is programmed. Reset has no effect on these bits. See 18.5 OSD FLASH Font Memory Map for OSD font memory map. MC68HC908LD64 — Rev. 2.0 ## 4.5 FLASH Block Erase Operation The minimum erase size for the FLASH memory is one block, and is carried out by the block erase operation. For memory \$0C00-\$0FFF, a block consists of 128 consecutive bytes starting from addresses \$xx00 or \$xx80. For memory \$1000-\$3FFF and \$4000-\$F9FF, a block consists of 512 consecutive bytes starting from addresses \$x000, \$x200, \$x400, \$x600, \$x800, \$xA00, \$xC00, or \$xE00. **NOTE:** The 32-byte user vectors, \$FFE0-\$FFFF, cannot be erased by the block erase operation because of security reasons. Mass erase is required to erase this block. Use the following procedure to erase a block of FLASH memory: - 1. Set the ERASE bit, and clear the MASS bit in the FLASH control register. - 2. Write any data to any FLASH address within the block address range desired. - 3. Wait for a time, t<sub>nvs</sub> (min. 5μs) - 4. Set the HVEN bit. - 5. Wait for a time, t<sub>Erase</sub> (min. 10ms) - 6. Clear the ERASE bit. - Wait for a time, t<sub>nvh</sub> (min. 5μs) - 8. Clear the HVEN bit. - 9. After a time, $t_{rcv}$ (min. 1 $\mu$ s), the memory can be accessed again in read mode. **NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the same FLASH array that is being programmed or erased. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps. ## 4.6 FLASH Mass Erase Operation A mass erase operation erases an entire array of FLASH memory. The MC68HC908LD64 contains two FLASH memory arrays, therefore, two mass erase operations are required to erase all FLASH memory in the device. Mass erasing the 13k-byte array, erases all FLASH memory from \$0800 to \$3FFF. Mass erasing the 47,616-byte array, erases all FLASH memory from \$4000 to \$FFFF. Use the following procedure to erase an entire FLASH memory array: - Set both the ERASE bit, and the MASS bit in the FLASH control register. - 2. Write any data to any FLASH address within the FLASH memory address range. - 3. Wait for a time, $t_{nvs}$ (5 $\mu$ s). - 4. Set the HVEN bit. - 5. Wait for a time, t<sub>FRASF</sub> (10ms). - 6. Clear the ERASE bit. - Wait for a time, t<sub>nvhl</sub> (100μs). - 8. Clear the HVEN bit. - 9. After time, $t_{rcv}$ (1 $\mu$ s), the memory can be accessed again in read mode. # **NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the same FLASH array that is being programmed or erased. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps. ## 4.7 FLASH Program Operation Programming of the FLASH memory is done on a row basis. A row consists of 64 consecutive bytes starting from addresses \$XX00, \$XX40, \$XX80, and \$XXC0. Use this step-by-step procedure to program a row of FLASH memory (Figure 4-5 is a flowchart representation): **NOTE:** In order to avoid program disturbs, the row must be erased before any byte on that row is programmed. - Set the PGM bit. This configures the memory for program operation and enables the latching of address and data for programming. - 2. Write any data to any FLASH address within the row address range desired. - 3. Wait for a time, t<sub>nvs</sub> (min. 5μs). - 4. Set the HVEN bit. - 5. Wait for a time, $t_{pas}$ (min. 10 $\mu$ s). - 6. For 47,616-byte array: Write data to the FLASH address to be programmed. For 13k-byte array: Write even address data to OSDEHBUF then write odd address data to the odd FLASH address to be programmed. - 7. Wait for time, t<sub>PROG</sub> (min. 20μs). - 8. Repeat step 6 and 7 until all the bytes within the row are programmed. - 9. Clear the PGM bit. - 10. Wait for time, t<sub>nvh</sub> (min. 5μs). - 11. Clear the HVEN bit. - 12. After time, $t_{rcv}$ (min 1 $\mu$ s), the memory can be accessed in read mode again. This program sequence is repeated throughout the memory until all data is programmed. **NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the same FLASH array that is being programmed or erased. While these operations must be performed in the order shown, other unrelated operations may occur between the steps. Do not exceed t<sub>PROG</sub> maximum. See **24.14 FLASH Memory** Characteristics. Figure 4-5. FLASH Programming Flowchart MC68HC908LD64 — Rev. 2.0 Technical Data #### 4.8 FLASH Block Protection Due to the ability of the on-board charge pump to erase and program the FLASH memory in the target application, provision is made for protecting blocks of memory from unintentional erase or program operations due to system malfunction. This protection is done by use of a FLASH Block Protect Register for each array (FLBPR and FLBPR1). The block protect register determines the range of the FLASH memory which is to be protected. The range of the protected area starts from a location defined by block protect register and ends at the bottom of the FLASH memory array (\$FFFF and \$3FFF). When the memory is protected, the HVEN bit cannot be set in either ERASE or PROGRAM operations. #### 4.8.1 FLASH Block Protect Registers Each FLASH block protect register is implemented as an 7-bit I/O register. The BPR bit content of the register determines the starting location of the protected range within the FLASH memory. This register controls the 47,616-byte array: Figure 4-6. 47,616-byte FLASH Block Protect Register (FLBPR) This register controls the 13k-byte array: Figure 4-7. 13k-byte FLASH Block Protect Register 1 (FLBPR1) #### BPR[7:1] — FLASH Block Protect Bits These seven bits represent bits [15:9] of a 16-bit memory address. Bits [8:0] are logic 0s. The resultant 16-bit address is used for specifying the start address of the FLASH memory for block protection. The FLASH is protected from this start address to the end of FLASH memory, at \$FFFF. ## BPR1[7:1] — FLASH Block Protect Bits These seven bits represent bits [15:9] of a 16-bit memory address. Bits [8:0] are logic 0s. The resultant 16-bit address is used for specifying the start address of the FLASH memory for block protection. The FLASH is protected from this start address to the end of FLASH memory, at \$3FFF. Figure 4-8. FLASH Block Protect Start Address Examples of block protection for 47,616-byte FLASH memory array: | BPR[7:0] | FLASH Memory Protected Range | |---------------------------|----------------------------------------------------------------| | \$40 | The entire 47,616 bytes of FLASH memory is <b>protected</b> . | | \$42 ( <b>0100 0010</b> ) | \$4200 ( <b>0100 0010</b> 0000 0000) to \$FFFF | | \$44 (0100 0100) | \$4400 ( <b>0100 0100</b> 0000 0000) to \$FFFF | | and so on | | | \$F8 ( <b>1111 1000</b> ) | \$F800 ( <b>1111 1000</b> 0000 0000) to \$FFFF | | \$FA | \$FFE0 to \$FFFF (FLASH Vectors) | | \$FC | \$FFE0 to \$FFFF (FLASH Vectors) | | \$FE | \$FFE0 to \$FFFF (FLASH Vectors) | | \$00–3E | The entire 47,616 bytes FLASH memory is <b>not protected</b> . | # FLASH Memory # Examples of block protection for 13k-byte FLASH memory array: | BPR1[7:0] | FLASH Memory Protected Range | |---------------------------|------------------------------------------------------------| | \$0C | The entire 13k-byte FLASH memory is <b>protected</b> . | | \$0E ( <b>0000 1110</b> ) | \$0E00 ( <b>0000 1110</b> 0000 0000) to \$3FFF | | \$10 ( <b>0001 0000</b> ) | \$1000 ( <b>0001 0000</b> 0000 0000) to \$3FFF | | and so on | | | \$38 ( <b>0011 1000</b> ) | \$3800 ( <b>0011 1000</b> 0000 0000) to \$3FFF | | \$3A ( <b>0011 1010</b> ) | \$3A00 ( <b>0011 1010</b> 0000 0000) to \$3FFF | | \$3C ( <b>0011 1100</b> ) | \$3C00 ( <b>0011 1100</b> 0000 0000) to \$3FFF | | \$3E ( <b>0011 1110</b> ) | \$3E00 ( <b>0011 1110</b> 0000 0000) to \$3FFF | | \$00-\$0B or \$40-\$FE | The entire 13k-byte FLASH memory is <b>not protected</b> . | # Section 5. Configuration Register (CONFIG) #### 5.1 Contents | 5.2 | Introduction75 | |-----|--------------------------| | 5.3 | Functional Description75 | | 5.4 | Configuration Register | #### 5.2 Introduction This section describes the configuration register, CONFIG. The configuration register enables or disables these options: - Stop mode recovery time (32 OSCXCLK cycles or 4096 OSCXCLK cycles) - COP timeout period (2<sup>18</sup> 2<sup>4</sup> or 2<sup>13</sup> 2<sup>4</sup> OSCXCLK cycles) - STOP instruction - Computer operating properly module (COP) # 5.3 Functional Description The configuration register is used in the initialization of various options. The configuration register can be written once after each reset. All of the configuration register bits are cleared during reset. Since the various options affect the operation of the MCU, it is recommended that this register be written immediately after reset. The configuration register is located at \$001F. The configuration register may be read at anytime. MC68HC908LD64 — Rev. 2.0 # 5.4 Configuration Register Figure 5-1. Configuration Register (CONFIG) SSREC — Short Stop Recovery Bit SSREC enables the CPU to exit stop mode with a delay of 32 OSCXCLK cycles instead of a 4096 OSCXCLK cycle delay. 1 = Stop mode recovery after 32 OSCXCLK cycles 0 = Stop mode recovery after 4096 OSCXCLK cycles **NOTE:** Exiting stop mode by pulling reset will result in the long stop recovery. If using an external crystal oscillator, do not set the SSREC bit. COPRS — COP Rate Select Bit COPRS selects the COP timeout period. Reset clears COPRS. (See Section 22. Computer Operating Properly (COP).) 1 = COP timeout period = $2^{13} - 2^4$ OSCXCLK cycles $0 = COP timeout period = 2^{18} - 2^4 OSCXCLK cycles$ STOP — STOP Instruction Enable Bit STOP enables the STOP instruction. 1 = STOP instruction enabled 0 = STOP instruction treated as illegal opcode COPD — COP Disable Bit COPD disables the COP module. (See Section 22. Computer Operating Properly (COP).) 1 = COP module disabled 0 = COP module enabled # Section 6. Central Processor Unit (CPU) # 6.1 Contents | 6.2 | Introduction | |--------------------------------------------------|-------------------------------------------------------------------------------------------------------------| | 6.3 | Features | | 6.4<br>6.4.1<br>6.4.2<br>6.4.3<br>6.4.4<br>6.4.5 | CPU Registers.79Accumulator.79Index Register.80Stack Pointer.80Program Counter.81Condition Code Register.82 | | 6.5 | Arithmetic/Logic Unit (ALU) | | 6.6<br>6.6.1<br>6.6.2 | Low-Power Modes | | 6.7 | CPU During Break Interrupts | | 6.8 | Instruction Set Summary85 | | 6.9 | Opcode Map | Central Processor Unit (CPU) MC68HC908LD64 — Rev. 2.0 77 # **Central Processor Unit (CPU)** #### 6.2 Introduction The M68HC08 CPU (central processor unit) is an enhanced and fully object-code-compatible version of the M68HC05 CPU. The *CPU08 Reference Manual* (Motorola document order number CPU08RM/AD) contains a description of the CPU instruction set, addressing modes, and architecture. #### 6.3 Features #### Feature of the CPU include: - Object code fully upward-compatible with M68HC05 Family - 16-bit stack pointer with stack manipulation instructions - 16-Bit index register with X-register manipulation instructions - 6-MHz CPU internal bus frequency - 64-Kbyte program/data memory space - 16 addressing modes - Memory-to-memory data moves without using accumulator - Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions - Enhanced binary-coded decimal (BCD) data handling - Modular architecture with expandable internal bus definition for extension of addressing range beyond 64-Kbytes - Low-power stop and wait modes # 6.4 CPU Registers **Figure 6-1** shows the five CPU registers. CPU registers are not part of the memory map. Figure 6-1. CPU Registers #### 6.4.1 Accumulator The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and the results of arithmetic/logic operations. Figure 6-2. Accumulator (A) MC68HC908LD64 — Rev. 2.0 #### 6.4.2 Index Register The 16-bit index register allows indexed addressing of a 64K-byte memory space. H is the upper byte of the index register, and X is the lower byte. H:X is the concatenated 16-bit index register. In the indexed addressing modes, the CPU uses the contents of the index register to determine the conditional address of the operand. The index register can serve also as a temporary data storage location. Figure 6-3. Index Register (H:X) #### 6.4.3 Stack Pointer The stack pointer is a 16-bit register that contains the address of the next location on the stack. During a reset, the stack pointer is preset to \$00FF. The reset stack pointer (RSP) instruction sets the least significant byte to \$FF and does not affect the most significant byte. The stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack. In the stack pointer 8-bit offset and 16-bit offset addressing modes, the stack pointer can function as an index register to access data on the stack. The CPU uses the contents of the stack pointer to determine the conditional address of the operand. Figure 6-4. Stack Pointer (SP) Technical Data MC68HC908LD64 — Rev. 2.0 NOTE: The location of the stack is arbitrary and may be relocated anywhere in RAM. Moving the SP out of page 0 (\$0000 to \$00FF) frees direct address (page 0) space. For correct operation, the stack pointer must point only to RAM locations. #### 6.4.4 Program Counter The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched. Normally, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location. During reset, the program counter is loaded with the reset vector address located at \$FFFE and \$FFFF. The vector address is the address of the first instruction to be executed after exiting the reset state. Figure 6-5. Program Counter (PC) # 6.4.5 Condition Code Register The 8-bit condition code register contains the interrupt mask and five flags that indicate the results of the instruction just executed. Bits 6 and 5 are set permanently to logic 1. The following paragraphs describe the functions of the condition code register. Figure 6-6. Condition Code Register (CCR) #### V — Overflow Flag The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag. 1 = Overflow 0 = No overflow #### H — Half-Carry Flag The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C flags to determine the appropriate correction factor. 1 = Carry between bits 3 and 4 0 = No carry between bits 3 and 4 #### I — Interrupt Mask When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the interrupt vector is fetched. - 1 = Interrupts disabled - 0 = Interrupts enabled #### **NOTE:** To maintain M6805 Family compatibility, the upper byte of the index register (H) is not stacked automatically. If the interrupt service routine modifies H, then the user must stack and unstack H using the PSHH and PULH instructions. After the I bit is cleared, the highest-priority interrupt request is serviced first. A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack and restores the interrupt mask from the stack. After any reset, the interrupt mask is set and can be cleared only by the clear interrupt mask software instruction (CLI). #### N — Negative Flag The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result. - 1 = Negative result - 0 = Non-negative result #### Z — Zero Flag The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produces a result of \$00. - 1 = Zero result - 0 = Non-zero result # **Central Processor Unit (CPU)** # C — Carry/Borrow Flag The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test and branch, shift, and rotate — also clear or set the carry/borrow flag. 1 = Carry out of bit 7 0 = No carry out of bit 7 # 6.5 Arithmetic/Logic Unit (ALU) The ALU performs the arithmetic and logic operations defined by the instruction set. Refer to the *CPU08 Reference Manual* (Motorola document order number CPU08RM/AD) for a description of the instructions and addressing modes and more detail about the architecture of the CPU. #### 6.6 Low-Power Modes The WAIT and STOP instructions put the MCU in low power-consumption standby modes. #### 6.6.1 Wait Mode #### The WAIT instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling interrupts. After exit from wait mode by interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock. #### 6.6.2 Stop Mode #### The STOP instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock. After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay. # 6.7 CPU During Break Interrupts If the break module is enabled, a break interrupt causes the CPU to execute the software interrupt instruction (SWI) at the completion of the current CPU instruction. (See **Section 23. Break Module (BRK)**.) The program counter vectors to \$FFFC-\$FFFD (\$FEFC in monitor mode). A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation if the break interrupt has been deasserted. # 6.8 Instruction Set Summary Table 6-1 provides a summary of the M68HC08 instruction set. # 6.9 Opcode Map The opcode map is provided in Table 6-2. MC68HC908LD64 — Rev. 2.0 Table 6-1. Instruction Set Summary (Sheet 1 of 8) | Source<br>Form | Operation | Description Effect on CCR | | CCR | | | | | CCR | | | CCR | | | CCR | | | | CCR | | | CCR | | | CCR SS en | | | Opcode | Operand | es | |-------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------|----------|-----------|---|----------|-----------|----------|-------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------|--|--|-----|--|--|--|-----|--|--|-----|--|--|-----------|--|--|--------|---------|----| | 1 01111 | | | ٧ | Н | ı | N | z | С | Add | Opc | Ope | Cycles | | | | | | | | | | | | | | | | | | | | ADC #opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X<br>ADC opr,SP<br>ADC opr,SP | Add with Carry | $A \leftarrow (A) + (M) + (C)$ | <b></b> | <b>‡</b> | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | | | | | | | | | | | | | | | | | | | ADD #opr<br>ADD opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD ,X<br>ADD opr,SP<br>ADD opr,SP | Add without Carry | $A \leftarrow (A) + (M)$ | <b>‡</b> | <b>\_</b> | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2 | AB BB CB DB EB FB 9EEB | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | | | | | | | | | | | | | | | | | | | AIS #opr | Add Immediate Value (Signed) to SP | $SP \leftarrow (SP) + (16 ^{w} M)$ | _ | ı | _ | - | _ | _ | IMM | A7 | ii | 2 | | | | | | | | | | | | | | | | | | | | AIX #opr | Add Immediate Value (Signed) to H:X | $H:X \leftarrow (H:X) + (16 \text{ M})$ | - | - | - | - | - | - | IMM | AF | ii | 2 | | | | | | | | | | | | | | | | | | | | AND #opr<br>AND opr<br>AND opr,<br>AND opr,X<br>AND opr,X<br>AND ,X<br>AND opr,SP<br>AND opr,SP | Logical AND | $A \leftarrow (A) \ \& \ (M)$ | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4<br>9ED4 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | | | | | | | | | | | | | | | | | | | ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL opr,SP | Arithmetic Shift Left<br>(Same as LSL) | © - 0 b0 | <b>‡</b> | ı | _ | <b>‡</b> | <b>\$</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | | | | | | | | | | | | | | | | | | | ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP | Arithmetic Shift Right | b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 37<br>47<br>57<br>67<br>77<br>9E67 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | | | | | | | | | | | | | | | | | | | BCC rel | Branch if Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel?(C) = 0$ | - | - | _ | - | - | - | REL | 24 | rr | 3 | | | | | | | | | | | | | | | | | | | | BCLR n, opr | Clear Bit n in M | Mn ← 0 | _ | _ | _ | _ | _ | _ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4 | | | | | | | | | | | | | | | | | | | **Technical Data** MC68HC908LD64 — Rev. 2.0 Table 6-1. Instruction Set Summary (Sheet 2 of 8) | Source<br>Form | Operation | Description | | Effect on<br>CCR | | | | | | | | | | | | | | | | | | Address<br>Mode | Opcode | Operand | les | |-----------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------|---|------------------|---|----------|----------|----------|--------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------|--|--|--|--|--|--|--|--|--|-----------------|--------|---------|-----| | 1 01111 | | | ٧ | Н | I | N | z | С | Add | obc | Ope | Cycles | | | | | | | | | | | | | | | BCS rel | Branch if Carry Bit Set (Same as BLO) | PC ← (PC) + 2 + rel? (C) = 1 | - | - | - | - | - | - | REL | 25 | rr | 3 | | | | | | | | | | | | | | | BEQ rel | Branch if Equal | $PC \leftarrow (PC) + 2 + rel?(Z) = 1$ | - | - | - | - | - | - | REL | 27 | rr | 3 | | | | | | | | | | | | | | | BGE opr | Branch if Greater Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 0$ | - | _ | _ | - | - | - | REL | 90 | rr | 3 | | | | | | | | | | | | | | | BGT opr | Branch if Greater Than (Signed Operands) | $PC \leftarrow (PC) + 2 + rel?(Z) (N \oplus V) = 0$ | - | _ | _ | - | - | - | REL | 92 | rr | 3 | | | | | | | | | | | | | | | BHCC rel | Branch if Half Carry Bit Clear | PC ← (PC) + 2 + rel? (H) = 0 | - | - | - | - | - | - | REL | 28 | rr | 3 | | | | | | | | | | | | | | | BHCS rel | Branch if Half Carry Bit Set | PC ← (PC) + 2 + rel? (H) = 1 | - | - | - | - | - | - | REL | 29 | rr | 3 | | | | | | | | | | | | | | | BHI rel | Branch if Higher | $PC \leftarrow (PC) + 2 + rel? (C) (Z) = 0$ | - | - | - | - | - | - | REL | 22 | rr | 3 | | | | | | | | | | | | | | | BHS rel | Branch if Higher or Same (Same as BCC) | PC ← (PC) + 2 + rel? (C) = 0 | - | - | - | - | - | - | REL | 24 | rr | 3 | | | | | | | | | | | | | | | BIH rel | Branch if IRQ Pin High | PC ← (PC) + 2 + <i>rel</i> ? ĪRQ = 1 | - | - | - | - | - | - | REL | 2F | rr | 3 | | | | | | | | | | | | | | | BIL rel | Branch if IRQ Pin Low | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 0$ | - | - | - | - | - | - | REL | 2E | rr | 3 | | | | | | | | | | | | | | | BIT #opr<br>BIT opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT,X<br>BIT opr,SP<br>BIT opr,SP | Bit Test | (A) & (M) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A5<br>B5<br>C5<br>D5<br>E5<br>F5<br>9EE5<br>9ED5 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | | | | | | | | | | | | | | BLE opr | Branch if Less Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel?(Z) (N \oplus V) = 1$ | - | _ | - | - | _ | - | REL | 93 | rr | 3 | | | | | | | | | | | | | | | BLO rel | Branch if Lower (Same as BCS) | PC ← (PC) + 2 + rel ? (C) = 1 | - | - | - | - | - | - | REL | 25 | rr | 3 | | | | | | | | | | | | | | | BLS rel | Branch if Lower or Same | PC ← (PC) + 2 + rel? (C) (Z) = 1 | - | - | - | - | - | - | REL | 23 | rr | 3 | | | | | | | | | | | | | | | BLT opr | Branch if Less Than (Signed Operands) | PC ← (PC) + 2 + <i>rel</i> ? (N ⊕ V) =1 | - | - | - | - | - | - | REL | 91 | rr | 3 | | | | | | | | | | | | | | | BMC rel | Branch if Interrupt Mask Clear | PC ← (PC) + 2 + rel? (I) = 0 | - | - | - | - | - | - | REL | 2C | rr | 3 | | | | | | | | | | | | | | | BMI rel | Branch if Minus | PC ← (PC) + 2 + rel? (N) = 1 | - | _ | - | - | - | - | REL | 2B | rr | 3 | | | | | | | | | | | | | | | BMS rel | Branch if Interrupt Mask Set | PC ← (PC) + 2 + rel? (I) = 1 | - | _ | - | _ | Ē | <u> </u> | REL | 2D | rr | 3 | | | | | | | | | | | | | | | BNE rel | Branch if Not Equal | $PC \leftarrow (PC) + 2 + rel? (Z) = 0$ | _ | - | - | - | - | _ | REL | 26 | rr | 3 | | | | | | | | | | | | | | | BPL rel | Branch if Plus | $PC \leftarrow (PC) + 2 + rel? (N) = 0$ | - | - | _ | _ | _ | _ | REL | 2A | rr | 3 | | | | | | | | | | | | | | | BRA rel | Branch Always | PC ← (PC) + 2 + <i>rel</i> | _ | _ | _ | _ | _ | _ | REL | 20 | rr | 3 | | | | | | | | | | | | | | Table 6-1. Instruction Set Summary (Sheet 3 of 8) | Source<br>Form | Operation | Description | | Effect on CCR | | | | | | | | | | | | | | | ress | opcode | Operand | es | |-------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------------|---|---|---|----|----------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------|--------------------------------------|--|--|--|--|--|--|------|--------|---------|----| | Form | | | ٧ | Н | ı | N | Z | С | Add | Opc | Ope | Cycles | | | | | | | | | | | | BRCLR n,opr,rel | Branch if Bit <i>n</i> in M Clear | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 0 | _ | _ | _ | _ | _ | \$ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 01<br>03<br>05<br>07<br>09<br>0B<br>0D<br>0F | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | | | | | | | | | | | | BRN rel | Branch Never | PC ← (PC) + 2 | - | - | - | - | - | - | REL | 21 | rr | 3 | | | | | | | | | | | | BRSET n,opr,rel | Branch if Bit <i>n</i> in M Set | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 1 | _ | _ | _ | _ | _ | \$ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 00<br>02<br>04<br>06<br>08<br>0A<br>0C | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | | | | | | | | | | | | BSET n,opr | Set Bit <i>n</i> in M | Mn ← 1 | _ | _ | _ | _ | _ | _ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 10<br>12<br>14<br>16<br>18<br>1A<br>1C<br>1E | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4 | | | | | | | | | | | | BSR rel | Branch to Subroutine | $\begin{array}{c} PC \leftarrow (PC) + 2; push (PCL) \\ SP \leftarrow (SP) - 1; push (PCH) \\ SP \leftarrow (SP) - 1 \\ PC \leftarrow (PC) + \mathit{rel} \end{array}$ | _ | _ | _ | _ | _ | _ | REL | AD | rr | 4 | | | | | | | | | | | | CBEQ opr,rel<br>CBEQA #opr,rel<br>CBEQX #opr,rel<br>CBEQ opr,X+,rel<br>CBEQ X+,rel<br>CBEQ opr,SP,rel | Compare and Branch if Equal | $\begin{array}{l} \text{PC} \leftarrow (\text{PC}) + 3 + \text{rel ? (A)} - (\text{M}) = \$00 \\ \text{PC} \leftarrow (\text{PC}) + 3 + \text{rel ? (A)} - (\text{M}) = \$00 \\ \text{PC} \leftarrow (\text{PC}) + 3 + \text{rel ? (X)} - (\text{M}) = \$00 \\ \text{PC} \leftarrow (\text{PC}) + 3 + \text{rel ? (A)} - (\text{M}) = \$00 \\ \text{PC} \leftarrow (\text{PC}) + 2 + \text{rel ? (A)} - (\text{M}) = \$00 \\ \text{PC} \leftarrow (\text{PC}) + 4 + \text{rel ? (A)} - (\text{M}) = \$00 \\ \end{array}$ | | _ | _ | _ | _ | _ | DIR<br>IMM<br>IMM<br>IX1+<br>IX+<br>SP1 | 31<br>41<br>51<br>61<br>71<br>9E61 | dd rr<br>ii rr<br>ii rr<br>ff rr<br>rr<br>ff rr | 5<br>4<br>4<br>5<br>4<br>6 | | | | | | | | | | | | CLC | Clear Carry Bit | C ← 0 | _ | - | _ | _ | _ | 0 | INH | 98 | | 1 | | | | | | | | | | | | CLI | Clear Interrupt Mask | I ← 0 | _ | - | 0 | - | _ | - | INH | 9A | | 2 | | | | | | | | | | | | CLR opr<br>CLRA<br>CLRX<br>CLRH<br>CLR opr,X<br>CLR ,X<br>CLR opr,SP | Clear | $\begin{array}{c} M \leftarrow \$00 \\ A \leftarrow \$00 \\ X \leftarrow \$00 \\ H \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \end{array}$ | 0 | _ | _ | 0 | 1 | _ | DIR<br>INH<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3F<br>4F<br>5F<br>8C<br>6F<br>7F<br>9E6F | dd<br>ff<br>ff | 3<br>1<br>1<br>1<br>3<br>2<br>4 | | | | | | | | | | | Table 6-1. Instruction Set Summary (Sheet 4 of 8) | Source<br>Form | Operation | Description | | Effect on CCR Sp po M | | | ress<br>le | Opcode | Operand | les | | | |-----------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------|---|----------|------------|----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | Form | | - | ٧ | Н | I | N | z | С | Add | Opc | Ope | Cycles | | CMP #opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP ,X<br>CMP opr,SP<br>CMP opr,SP | Compare A with M | (A) – (M) | <b>‡</b> | _ | | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A1<br>B1<br>C1<br>D1<br>E1<br>F1<br>9EE1<br>9ED1 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X<br>COM opr,SP | Complement (One's Complement) | $\begin{array}{l} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (\overline{A}) = \$FF - (M) \\ X \leftarrow (\overline{X}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \end{array}$ | 0 | _ | - | <b>‡</b> | <b>‡</b> | 1 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 33<br>43<br>53<br>63<br>73<br>9E63 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | CPHX #opr<br>CPHX opr | Compare H:X with M | (H:X) – (M:M + 1) | \$ | - | - | \$ | <b>‡</b> | <b>‡</b> | IMM<br>DIR | 65<br>75 | ii ii+1<br>dd | 3 4 | | CPX #opr<br>CPX opr<br>CPX opr<br>CPX,X<br>CPX opr,X<br>CPX opr,X<br>CPX opr,SP<br>CPX opr,SP | Compare X with M | (X) – (M) | <b>‡</b> | _ | | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A3<br>B3<br>C3<br>D3<br>E3<br>F3<br>9EE3<br>9ED3 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | DAA | Decimal Adjust A | (A) <sub>10</sub> | U | - | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 72 | | 2 | | DBNZ opr,rel DBNZA rel DBNZX rel DBNZ opr,X,rel DBNZ X,rel DBNZ Opr,SP,rel | Decrement and Branch if Not Zero | $\begin{aligned} A &\leftarrow (A) - 1 \text{ or } M \leftarrow (M) - 1 \text{ or } X \leftarrow (X) - 1 \\ PC &\leftarrow (PC) + 3 + rel? \text{ (result)} \neq 0 \\ PC &\leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC &\leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC &\leftarrow (PC) + 3 + rel? \text{ (result)} \neq 0 \\ PC &\leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC &\leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC &\leftarrow (PC) + 4 + rel? \text{ (result)} \neq 0 \end{aligned}$ | _ | _ | _ | _ | _ | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3B<br>4B<br>5B<br>6B<br>7B<br>9E6B | dd rr<br>rr<br>rr<br>ff rr<br>rr | 5<br>3<br>3<br>5<br>4<br>6 | | DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X<br>DEC opr,SP | Decrement | $\begin{array}{l} M \leftarrow (M) - 1 \\ A \leftarrow (A) - 1 \\ X \leftarrow (X) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \end{array}$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3A<br>4A<br>5A<br>6A<br>7A<br>9E6A | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | DIV | Divide | A ← (H:A)/(X)<br>H ← Remainder | - | _ | _ | - | <b>‡</b> | <b>‡</b> | INH | 52 | | 7 | | EOR #opr<br>EOR opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR,X<br>EOR opr,SP<br>EOR opr,SP | Exclusive OR M with A | A ← (A ⊕ M) | 0 | _ | | <b>‡</b> | <b>‡</b> | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A8<br>B8<br>C8<br>D8<br>E8<br>F8<br>9EE8 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | MC68HC908LD64 — Rev. 2.0 Table 6-1. Instruction Set Summary (Sheet 5 of 8) | Source<br>Form | Operation | Description | Effect on<br>CCR | | | | | | | | | | CCR | | | CCR | | | | | | | | | | | | | | Opcode | Operand | es | |--------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---|---|----------|----------|----------|---------------------------------------|--------------------------------------------------|-------------------------------------------|--------------------------------------|-----|--|--|-----|--|--|--|--|--|--|--|--|--|--|--|--|--|--------|---------|----| | Form | | - | ٧ | Н | I | N | Z | С | Add | Opc | Ope | Cycles | | | | | | | | | | | | | | | | | | | | | | INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X<br>INC opr,SP | Increment | $M \leftarrow (M) + 1$<br>$A \leftarrow (A) + 1$<br>$X \leftarrow (X) + 1$<br>$M \leftarrow (M) + 1$<br>$M \leftarrow (M) + 1$<br>$M \leftarrow (M) + 1$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3C<br>4C<br>5C<br>6C<br>7C<br>9E6C | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | | | | | | | | | | | | | | | | | | | | | JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X | Jump | PC ← Jump Address | _ | ı | _ | - | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC<br>CC<br>DC<br>EC<br>FC | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>3<br>2 | | | | | | | | | | | | | | | | | | | | | | JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X | Jump to Subroutine | PC $\leftarrow$ (PC) + $n$ ( $n$ = 1, 2, or 3)<br>Push (PCL); SP $\leftarrow$ (SP) – 1<br>Push (PCH); SP $\leftarrow$ (SP) – 1<br>PC $\leftarrow$ Unconditional Address | _ | _ | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD<br>CD<br>DD<br>ED<br>FD | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | | | | | | | | | | | | | | | | | | | | | LDA #opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA ,X<br>LDA opr,SP<br>LDA opr,SP | Load A from M | A ← (M) | 0 | _ | _ | <b>‡</b> | <b>1</b> | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A6<br>B6<br>C6<br>D6<br>E6<br>F6<br>9EE6 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | | | | | | | | | | | | | | | | | | | | | LDHX #opr<br>LDHX opr | Load H:X from M | H:X ← (M:M + 1) | 0 | - | - | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR | 45<br>55 | ii jj<br>dd | 3<br>4 | | | | | | | | | | | | | | | | | | | | | | LDX #opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX opr,X<br>LDX ,X<br>LDX opr,SP<br>LDX opr,SP | Load X from M | X ← (M) | 0 | _ | _ | <b>‡</b> | <b>1</b> | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | AE<br>BE<br>CE<br>DE<br>EE<br>FE<br>9EEE<br>9EDE | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | | | | | | | | | | | | | | | | | | | | | LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X<br>LSL opr,SP | Logical Shift Left<br>(Same as ASL) | © - 0 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | | | | | | | | | | | | | | | | | | | | | LSR opr<br>LSRA<br>LSR X<br>LSR opr,X<br>LSR ,X<br>LSR opr,SP | Logical Shift Right | 0 - C<br>b7 b0 | <b>‡</b> | _ | _ | 0 | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 34<br>44<br>54<br>64<br>74<br>9E64 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | | | | | | | | | | | | | | | | | | | | Table 6-1. Instruction Set Summary (Sheet 6 of 8) | Source<br>Form | Operation | Description | | Effect on CCR | | | | | Address<br>Mode | Opcode | Operand | les | |-------------------------------------------------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------|---|----------|----------|----------|---------------------------------------|--------------------------------------------------|----------------------------------------|--------------------------------------| | 101111 | | | ٧ | н | ı | N | Z | С | Add | odo | obe | Cycles | | MOV opr,opr<br>MOV opr,X+<br>MOV #opr,opr<br>MOV X+,opr | Move | $(M)_{Destination} \leftarrow (M)_{Source}$ $H:X \leftarrow (H:X) + 1 (IX+D, DIX+)$ | 0 | _ | _ | \$ | \$ | _ | DD<br>DIX+<br>IMD<br>IX+D | 4E<br>5E<br>6E<br>7E | dd dd<br>dd<br>ii dd<br>dd | 5<br>4<br>4<br>4 | | MUL | Unsigned multiply | $X:A \leftarrow (X) \times (A)$ | - | 0 | - | - | - | 0 | INH | 42 | | 5 | | NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X<br>NEG opr,SP | Negate (Two's Complement) | $\begin{aligned} M &\leftarrow -(M) = \$00 - (M) \\ A &\leftarrow -(A) = \$00 - (A) \\ X &\leftarrow -(X) = \$00 - (X) \\ M &\leftarrow -(M) = \$00 - (M) \\ M &\leftarrow -(M) = \$00 - (M) \end{aligned}$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 30<br>40<br>50<br>60<br>70<br>9E60 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | NOP | No Operation | None | - | - | - | - | - | - | INH | 9D | | 1 | | NSA | Nibble Swap A | A ← (A[3:0]:A[7:4]) | - | - | - | - | - | - | INH | 62 | | 3 | | ORA #opr<br>ORA opr<br>ORA opr,<br>ORA opr,X<br>ORA opr,X<br>ORA ,X<br>ORA opr,SP<br>ORA opr,SP | Inclusive OR A and M | A ← (A) (M) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM DIR EXT IX2 IX1 IX SP1 SP2 | AA<br>BA<br>CA<br>DA<br>EA<br>FA<br>9EEA<br>9EDA | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | PSHA | Push A onto Stack | Push (A); $SP \leftarrow (SP) - 1$ | - | - | - | - | - | - | INH | 87 | | 2 | | PSHH | Push H onto Stack | Push (H); SP ← (SP) – 1 | - | - | - | - | - | - | INH | 8B | | 2 | | PSHX | Push X onto Stack | Push (X); $SP \leftarrow (SP) - 1$ | - | - | - | - | - | - | INH | 89 | | 2 | | PULA | Pull A from Stack | SP ← (SP + 1); Pull (A) | - | - | - | - | - | - | INH | 86 | | 2 | | PULH | Pull H from Stack | $SP \leftarrow (SP + 1); Pull (H)$ | - | - | - | - | - | - | INH | 8A | | 2 | | PULX | Pull X from Stack | $SP \leftarrow (SP + 1); Pull (X)$ | - | - | - | - | - | - | INH | 88 | | 2 | | ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X<br>ROL opr,SP | Rotate Left through Carry | b7 b0 | <b>1</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 39<br>49<br>59<br>69<br>79<br>9E69 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X<br>ROR opr,SP | Rotate Right through Carry | b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 36<br>46<br>56<br>66<br>76<br>9E66 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | RSP | Reset Stack Pointer | SP ← \$FF | - | - | - | - | - | - | INH | 9C | | 1 | Table 6-1. Instruction Set Summary (Sheet 7 of 8) | Source<br>Form | Operation | Description | | E | | ct d | n | | Address<br>Mode | Opcode | Operand | les | |-------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----|----------|----------|----------|----------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | | | | ٧ | н | I | N | z | С | Add | Opc | odo | Cycles | | RTI | Return from Interrupt | $\begin{array}{c} SP \leftarrow (SP) + 1; Pull (CCR) \\ SP \leftarrow (SP) + 1; Pull (A) \\ SP \leftarrow (SP) + 1; Pull (X) \\ SP \leftarrow (SP) + 1; Pull (PCH) \\ SP \leftarrow (SP) + 1; Pull (PCL) \end{array}$ | <b>1</b> | <b>‡</b> | \$ | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 80 | | 7 | | RTS | Return from Subroutine | $\begin{array}{c} SP \leftarrow SP + 1; Pull (PCH) \\ SP \leftarrow SP + 1; Pull (PCL) \end{array}$ | - | - | - | - | - | - | INH | 81 | | 4 | | SBC #opr<br>SBC opr<br>SBC opr,<br>SBC opr,X<br>SBC opr,X<br>SBC ,X<br>SBC opr,SP<br>SBC opr,SP | Subtract with Carry | $A \leftarrow (A) - (M) - (C)$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A2<br>B2<br>C2<br>D2<br>E2<br>F2<br>9EE2<br>9ED2 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | SEC | Set Carry Bit | C ← 1 | - | - | - | - | - | 1 | INH | 99 | | 1 | | SEI | Set Interrupt Mask | I ← 1 | _ | - | 1 | - | - | - | INH | 9B | | 2 | | STA opr<br>STA opr<br>STA opr,X<br>STA opr,X<br>STA ,X<br>STA opr,SP<br>STA opr,SP | Store A in M | $M \leftarrow (A)$ | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | B7<br>C7<br>D7<br>E7<br>F7<br>9EE7<br>9ED7 | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 3<br>4<br>4<br>3<br>2<br>4<br>5 | | STHX opr | Store H:X in M | (M:M + 1) ← (H:X) | 0 | - | - | <b>‡</b> | <b>‡</b> | - | DIR | 35 | dd | 4 | | STOP | Enable IRQ Pin; Stop Oscillator | I ← 0; Stop Oscillator | - | - | 0 | - | - | - | INH | 8E | | 1 | | STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX ,X<br>STX opr,SP<br>STX opr,SP | Store X in M | $M \leftarrow (X)$ | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | BF<br>CF<br>DF<br>EF<br>FF<br>9EEF<br>9EDF | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 3<br>4<br>4<br>3<br>2<br>4<br>5 | | SUB #opr<br>SUB opr<br>SUB opr,<br>SUB opr,X<br>SUB opr,X<br>SUB ,X<br>SUB opr,SP<br>SUB opr,SP | Subtract | A ← (A) − (M) | <b>‡</b> | _ | _ | <b>1</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A0<br>B0<br>C0<br>D0<br>E0<br>F0<br>9EE0<br>9ED0 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | Table 6-1. Instruction Set Summary (Sheet 8 of 8) | Source<br>Form | Operation | Description | | | | ffect on<br>CCR | | | Address<br>Mode | ope | Operand | es | |--------------------------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|-----------------|----------|----|---------------------------------------|------------------------------------|----------------|----------------------------| | Form | · | · | ٧ | Н | I | N | z | С | Add | Opcode | Ope | Cycles | | SWI | Software Interrupt | $\begin{array}{c} \text{PC} \leftarrow (\text{PC}) + 1; \text{Push (PCL)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (PCH)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (X)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (A)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (CCR)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{I} \leftarrow 1 \\ \text{PCH} \leftarrow \text{Interrupt Vector High Byte} \\ \text{PCL} \leftarrow \text{Interrupt Vector Low Byte} \end{array}$ | _ | _ | 1 | _ | _ | _ | INH | 83 | | 9 | | TAP | Transfer A to CCR | CCR ← (A) | \$ | \$ | \$ | \$ | \$ | \$ | INH | 84 | | 2 | | TAX | Transfer A to X | X ← (A) | - | - | - | - | - | - | INH | 97 | | 1 | | TPA | Transfer CCR to A | $A \leftarrow (CCR)$ | - | - | - | - | - | - | INH | 85 | | 1 | | TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X<br>TST opr,SP | Test for Negative or Zero | (A) – \$00 or (X) – \$00 or (M) – \$00 | 0 | _ | _ | <b>‡</b> | <b>1</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3D<br>4D<br>5D<br>6D<br>7D<br>9E6D | dd<br>ff<br>ff | 3<br>1<br>1<br>3<br>2<br>4 | | TSX | Transfer SP to H:X | H:X ← (SP) + 1 | - | - | - | - | - | - | INH | 95 | | 2 | | TXA | Transfer X to A | $A \leftarrow (X)$ | - | - | - | - | - | - | INH | 9F | | 1 | | TXS | Transfer H:X to SP | (SP) ← (H:X) – 1 | - | - | - | - | - | - | INH | 94 | | 2 | | _ | | | | | | |---|-------|----------------------------------------------------|----------------------|--------------|---------------------------------------------| | | Α | Accumulator | | n | Any bit | | | С | Carry/borrow bit | | opr | Operand (one or two bytes) | | | CCR | Condition code register | | PC | Program counter | | | dd | Direct address of operand | | PCH | Program counter high byte | | | dd rr | Direct address of operand and relative offset of | f branch instruction | PCL | Program counter low byte | | | DD | Direct to direct addressing mode | | REL | Relative addressing mode | | | DIR | Direct addressing mode | | rel | Relative program counter offset byte | | | DIX+ | Direct to indexed with post increment addressing | ng mode | rr | Relative program counter offset byte | | | ee ff | High and low bytes of offset in indexed, 16-bit of | | SP1 | Stack pointer, 8-bit offset addressing mode | | | EXT | Extended addressing mode | _ | SP2 | Stack pointer 16-bit offset addressing mode | | | ff | Offset byte in indexed, 8-bit offset addressing | | SP | Stack pointer | | | Н | Half-carry bit | | U | Undefined | | | Н | Index register high byte | | V | Overflow bit | | | hh II | High and low bytes of operand address in exter | nded addressing | Χ | Index register low byte | | | 1 | Interrupt mask | | Z | Zero bit | | | ii | Immediate operand byte | | & | Logical AND | | | IMD | Immediate source to direct destination address | sing mode | | Logical OR | | | IMM | Immediate addressing mode | | $\oplus$ | Logical EXCLUSIVE OR | | | INH | Inherent addressing mode | | () | Contents of | | | IX | Indexed, no offset addressing mode | | <b>-(</b> ) | Negation (two's complement) | | | IX+ | Indexed, no offset, post increment addressing i | mode | # | Immediate value | | | IX+D | Indexed with post increment to direct addressing | ng mode | <b>«</b> | Sign extend | | | IX1 | Indexed, 8-bit offset addressing mode | | $\leftarrow$ | Loaded with | | | IX1+ | Indexed, 8-bit offset, post increment addressing | g mode | ? | If | | | IX2 | Indexed, 16-bit offset addressing mode | | : | Concatenated with | | | | | | | | Memory location Negative bit Set or cleared Not affected Μ Ν Technical Data # MOTOROLA Table 6-2. Opcode Map | | Bit Mani | pulation | Branch | | | Read-Modify-Write Control | | | trol | Register/Memory | | | | | | | | | | |------------|----------------------|---------------------|--------------------|--------------------|---------------------|---------------------------|---------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------| | | DIR | DIR | REL | DIR | INH | INH | IX1 | SP1 | IX | INH | INH | IMM | DIR | EXT | IX2 | SP2 | IX1 | SP1 | IX | | MSB<br>LSB | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 9E6 | 7 | 8 | 9 | A | В | С | D | 9ED | E | 9EE | F | | 0 | 5<br>BRSET0<br>3 DIR | 4<br>BSET0<br>2 DIR | 3<br>BRA<br>2 REL | 4<br>NEG<br>2 DIR | 1<br>NEGA<br>1 INH | 1<br>NEGX<br>1 INH | 4<br>NEG<br>2 IX1 | 5<br>NEG<br>3 SP1 | 3<br>NEG<br>1 IX | 7<br>RTI<br>1 INH | 3<br>BGE<br>2 REL | 2<br>SUB<br>2 IMM | 3<br>SUB<br>2 DIR | 4<br>SUB<br>3 EXT | 4<br>SUB<br>3 IX2 | 5<br>SUB<br>4 SP2 | 3<br>SUB<br>2 IX1 | 4<br>SUB<br>3 SP1 | | | 1 | 5<br>BRCLR0<br>3 DIR | 4<br>BCLR0<br>2 DIR | 3<br>BRN<br>2 REL | 5<br>CBEQ<br>3 DIR | 4<br>CBEQA<br>3 IMM | CBEQX<br>3 IMM | 5<br>CBEQ<br>3 IX1+ | 6<br>CBEQ<br>4 SP1 | | 4<br>RTS<br>1 INH | 3<br>BLT<br>2 REL | 2<br>CMP<br>2 IMM | 3<br>CMP<br>2 DIR | 4<br>CMP<br>3 EXT | 4<br>CMP<br>3 IX2 | 5<br>CMP<br>4 SP2 | 3<br>CMP<br>2 IX1 | 4<br>CMP<br>3 SP1 | 2<br>CMP<br>1 IX | | 2 | _ | 4<br>BSET1<br>2 DIR | | | 5<br>MUL<br>1 INH | 7<br>DIV<br>1 INH | 3<br>NSA<br>1 INH | | 2<br>DAA<br>1 INH | | 3<br>BGT<br>2 REL | | | | SBC<br>3 IX2 | | 3<br>SBC<br>2 IX1 | 4<br>SBC<br>3 SP1 | SBC<br>1 IX | | 3 | | 4<br>BCLR1<br>2 DIR | | COM<br>2 DIR | COMA<br>1 INH | | COM<br>2 IX1 | 5<br>COM<br>3 SP1 | COM<br>1 IX | | 3<br>BLE<br>2 REL | | | 4<br>CPX<br>3 EXT | | _ | 3<br>CPX<br>2 IX1 | 4<br>CPX<br>3 SP1 | CPX<br>1 IX | | 4 | | BSET2<br>2 DIR | | 4<br>LSR<br>2 DIR | 1<br>LSRA<br>1 INH | | 4<br>LSR<br>2 IX1 | 5<br>LSR<br>3 SP1 | | 2<br>TAP<br>1 INH | | 2<br>AND<br>2 IMM | | 4<br>AND<br>3 EXT | | | 3<br>AND<br>2 IX1 | 4<br>AND<br>3 SP1 | AND<br>1 IX | | 5 | | BCLR2<br>2 DIR | | | LDHX<br>3 IMM | | CPHX<br>3 IMM | | 4<br>CPHX<br>2 DIR | 1<br>TPA<br>1 INH | TSX<br>1 INH | | | BIT<br>3 EXT | | | 3<br>BIT<br>2 IX1 | 4<br>BIT<br>3 SP1 | BIT<br>1 IX | | 6 | 5<br>BRSET3<br>3 DIR | BSET3<br>2 DIR | | 4<br>ROR<br>2 DIR | 1<br>RORA<br>1 INH | | 4<br>ROR<br>2 IX1 | 5<br>ROR<br>3 SP1 | | 2<br>PULA<br>1 INH | | 2<br>LDA<br>2 IMM | | 4<br>LDA<br>3 EXT | | | 3<br>LDA<br>2 IX1 | 4<br>LDA<br>3 SP1 | 2<br>LDA<br>1 IX | | 7 | | 4<br>BCLR3<br>2 DIR | | 4<br>ASR<br>2 DIR | 1<br>ASRA<br>1 INH | 1<br>ASRX<br>1 INH | 4<br>ASR<br>2 IX1 | 5<br>ASR<br>3 SP1 | 3<br>ASR<br>1 IX | 2<br>PSHA<br>1 INH | 1<br>TAX<br>1 INH | | | 4<br>STA<br>3 EXT | | | 3<br>STA<br>2 IX1 | 4<br>STA<br>3 SP1 | 2<br>STA<br>1 IX | | 8 | _ | BSET4<br>2 DIR | 3<br>BHCC<br>2 REL | 4<br>LSL<br>2 DIR | 1<br>LSLA<br>1 INH | 1<br>LSLX<br>1 INH | 4<br>LSL<br>2 IX1 | 5<br>LSL<br>3 SP1 | 3<br>LSL<br>1 IX | PULX<br>1 INH | 1<br>CLC<br>1 INH | EOR<br>2 IMM | | 4<br>EOR<br>3 EXT | 4<br>EOR<br>3 IX2 | 5<br>EOR<br>4 SP2 | 3<br>EOR<br>2 IX1 | 4<br>EOR<br>3 SP1 | EOR<br>1 IX | | 9 | _ | 4<br>BCLR4<br>2 DIR | | | 1<br>ROLA<br>1 INH | 1<br>ROLX<br>1 INH | | 5<br>ROL<br>3 SP1 | 3<br>ROL<br>1 IX | 2<br>PSHX<br>1 INH | SEC<br>1 INH | | | 4<br>ADC<br>3 EXT | 4<br>ADC<br>3 IX2 | 5<br>ADC<br>4 SP2 | | 4<br>ADC<br>3 SP1 | ADC<br>1 IX | | A | 5<br>BRSET5<br>3 DIR | 4<br>BSET5<br>2 DIR | 3<br>BPL<br>2 REL | 4<br>DEC<br>2 DIR | 1<br>DECA<br>1 INH | 1<br>DECX<br>1 INH | 4<br>DEC<br>2 IX1 | 5<br>DEC<br>3 SP1 | 3<br>DEC<br>1 IX | 2<br>PULH<br>1 INH | 2<br>CLI<br>1 INH | 2<br>ORA<br>2 IMM | 3<br>ORA<br>2 DIR | 4<br>ORA<br>3 EXT | 4<br>ORA<br>3 IX2 | 5<br>ORA<br>4 SP2 | 3<br>ORA<br>2 IX1 | 4<br>ORA<br>3 SP1 | ORA<br>1 IX | | В | | 4<br>BCLR5<br>2 DIR | | 5<br>DBNZ<br>3 DIR | 3<br>DBNZA<br>2 INH | 3<br>DBNZX<br>2 INH | 5<br>DBNZ<br>3 IX1 | 6<br>DBNZ<br>4 SP1 | | 2<br>PSHH<br>1 INH | 2<br>SEI<br>1 INH | 2<br>ADD<br>2 IMM | | | 4<br>ADD<br>3 IX2 | 5<br>ADD<br>4 SP2 | 3<br>ADD<br>2 IX1 | 4<br>ADD<br>3 SP1 | | | С | | 4<br>BSET6<br>2 DIR | | 4<br>INC<br>2 DIR | 1<br>INCA<br>1 INH | 1<br>INCX<br>1 INH | | 5<br>INC<br>3 SP1 | | 1<br>CLRH<br>1 INH | 1<br>RSP<br>1 INH | | 2<br>JMP<br>2 DIR | 3<br>JMP<br>3 EXT | - | | 3<br>JMP<br>2 IX1 | | JMP<br>1 IX | | D | | 4<br>BCLR6<br>2 DIR | 3<br>BMS<br>2 REL | 3<br>TST<br>2 DIR | 1<br>TSTA<br>1 INH | | 3<br>TST<br>2 IX1 | 4<br>TST<br>3 SP1 | | | 1<br>NOP<br>1 INH | | | 5<br>JSR<br>3 EXT | - | | 5<br>JSR<br>2 IX1 | | 4<br>JSR<br>1 IX | | E | | BSET7<br>2 DIR | 3<br>BIL<br>2 REL | | MOV<br>3 DD | | MOV<br>3 IMD | | 4<br>MOV<br>2 IX+D | STOP<br>1 INH | * | LDX<br>2 IMM | | | LDX<br>3 IX2 | | | 4<br>LDX<br>3 SP1 | LDX<br>1 IX | | F | 5<br>BRCLR7<br>3 DIR | 4<br>BCLR7<br>2 DIR | 3<br>BIH<br>2 REL | 3<br>CLR<br>2 DIR | 1<br>CLRA<br>1 INH | 1<br>CLRX<br>1 INH | 3<br>CLR<br>2 IX1 | 4<br>CLR<br>3 SP1 | 2<br>CLR<br>1 IX | 1<br>WAIT<br>1 INH | 1<br>TXA<br>1 INH | AIX<br>2 IMM | 3<br>STX<br>2 DIR | STX<br>3 EXT | STX<br>3 IX2 | 5<br>STX<br>4 SP2 | 3<br>STX<br>2 IX1 | 4<br>STX<br>3 SP1 | STX<br>1 IX | INH Inherent IMM Immediate IX Indexed, No Offset IX1 Indexed, 8-Bit Offset IX1 Indexed, 8-Bit Offset IX2 Indexed, 16-Bit Offset IX+D Indexed-Direct IX+D Indexed-Direct IX+D Indexed-Direct IX+D Indexed-Direct IX+D Indexed \*Pre-byte for stack pointer indexed instructions SP1 Stack Pointer, 8-Bit Offset SP2 Stack Pointer, 16-Bit Offset IX+ Indexed, No Offset with Post Increment IX1+ Indexed, 1-Byte Offset with Post Increment Low Byte of Opcode in Hexadecimal MSB 0 High Byte of Opcode in Hexadecimal 5 BRSET0 Opcode Mnemonic Opcode Mnemonic Number of Bytes / Addressing Mode # Section 7. Oscillator (OSC) #### 7.1 Contents | 7.2 | Introduction95 | |-------|--------------------------------------| | 7.3 | Oscillator External Connections | | 7.4 | I/O Signals | | 7.4.1 | Crystal Amplifier Input Pin (OSC1)97 | | 7.4.2 | Crystal Amplifier Output Pin (OSC2) | | 7.4.3 | Oscillator Enable Signal (SIMOSCEN) | | 7.4.4 | External Clock Source (OSCXCLK) | | 7.4.5 | Oscillator Out (OSCOUT)97 | | 7.5 | Low Power Modes | | 7.5.1 | Wait Mode | | 7.5.2 | Stop Mode | | 7.6 | Oscillator During Break Mode98 | #### 7.2 Introduction The oscillator circuit is designed for use with crystals or ceramic resonators. The oscillator circuit generates the crystal clock signal, OSCXCLK, at the frequency of the crystal. This signal is divided by two before being passed on to the SIM for bus clock generation. Figure 7-1 shows the structure of the oscillator. The oscillator requires various external components. The MC68HC908LD64 operates from a nominal 24MHz crystal or external clock, providing an 8MHz internal bus clock. The 24MHz clock is required for various modules, such as the CGM and USB. MC68HC908LD64 — Rev. 2.0 #### 7.3 Oscillator External Connections In its typical configuration, the oscillator requires five external components. The crystal oscillator is normally connected in a Pierce oscillator configuration, as shown in **Figure 7-1**. This figure shows only the logical representation of the internal components and may not represent actual circuitry. The oscillator configuration uses five components: - Crystal, X<sub>1</sub> (nominally 24MHz) - Fixed capacitor, C<sub>1</sub> - Tuning capacitor, C<sub>2</sub> (can also be a fixed capacitor) - Feedback resistor, R<sub>B</sub> - Series resistor, R<sub>S</sub> (not required for 24MHz crystal) The series resistor $(R_S)$ is included in the diagram to follow strict Pierce oscillator guidelines and may not be required for all ranges of operation, especially with high frequency crystals. Refer to the crystal manufacturer's data for more information. Figure 7-1. Oscillator External Connections Technical Data MC68HC908LD64 — Rev. 2.0 ## 7.4 I/O Signals The following paragraphs describe the oscillator I/O signals. #### 7.4.1 Crystal Amplifier Input Pin (OSC1) The OSC1 pin is an input to the crystal oscillator amplifier. An externally generated clock also can feed the OSC1 pin of the crystal oscillator circuit. Connect the external clock to the OSC1 pin and let the OSC2 pin float. #### 7.4.2 Crystal Amplifier Output Pin (OSC2) The OSC2 pin is the output of the crystal oscillator inverting amplifier. #### 7.4.3 Oscillator Enable Signal (SIMOSCEN) The SIMOSCEN signal comes from the SIM and enables the oscillator. #### 7.4.4 External Clock Source (OSCXCLK) OSCXCLK is the crystal oscillator output signal. It runs at the full speed of the crystal ( $f_{XCLK}$ ) and comes directly from the crystal oscillator circuit. Figure 7-1 shows only the logical relation of OSCXCLK to OSC1 and OSC2 and may not represent the actual circuitry. The duty cycle of OSCXCLK is unknown and may depend on the crystal and other external factors. Also, the frequency and amplitude of OSCXCLK can be unstable at start-up. #### 7.4.5 Oscillator Out (OSCOUT) The clock driven to the SIM is the crystal frequency divided by two. This signal is driven to the SIM for generation of the bus clocks used by the CPU and other modules on the MCU. OSCOUT will be divided again in the SIM and results in the internal bus frequency being one fourth of the OSCXCLK frequency. MC68HC908LD64 — Rev. 2.0 # Oscillator (OSC) #### 7.5 Low Power Modes The WAIT and STOP instructions put the MCU in low-power-consumption standby modes. #### 7.5.1 Wait Mode The WAIT instruction has no effect on the oscillator logic. OSCXCLK continues to drive to the SIM module. #### 7.5.2 Stop Mode The STOP instruction disables the OSCXCLK output. # 7.6 Oscillator During Break Mode The oscillator continues drive OSCXCLK when the chip enters the break state. # Section 8. Clock Generator Module (CGM) # 8.1 Contents | 8.2 | Introduction | |--------------------------------------------------------------------|--------------------------------| | 8.3 | Features | | 8.4<br>8.4.1 | Functional Description | | 8.5<br>8.5.1<br>8.5.2<br>8.5.3<br>8.5.4<br>8.5.5<br>8.5.6<br>8.5.7 | CGM I/O Signals | | 8.6<br>8.6.1<br>8.6.2<br>8.6.3<br>8.6.4 | CGM I/O Registers | | 8.7 | Interrupts111 | | 8.8<br>8.8.1<br>8.8.2 | Low-Power Modes | | 8.9 | CGM During Break Interrupts112 | MC68HC908LD64 — Rev. 2.0 # **Clock Generator Module (CGM)** #### 8.2 Introduction This section describes the clock generator module (CGM). Using the crystal reference clock from the oscillator module, the CGM generates the display base clock, DCLK1, for the sync processor module. The CGM is able to generate a frequency up to 108MHz from a 24MHz reference clock. #### 8.3 Features Features of the CGM include the following: - Phase-locked loop with output frequency in integer multiples of the crystal reference - Programmable hardware voltage-controlled oscillator (VCO) for low-jitter operation - Automatic bandwidth control mode for low-jitter operation - Automatic frequency lock detector - CPU interrupt on entry or exit from locked condition # 8.4 Functional Description The CGM consists of three major sub-modules: - Crystal oscillator circuit which generates the buffered constant crystal frequency clock, OSCRCLK. (See Section 7. Oscillator (OSC).) - Phase-locked loop (PLL) which generates the programmable VCO frequency clock CGMVCLK. - Base clock selector circuit; this software-controlled circuit selects either OSCXCLK divided by two or the VCO clock CGMVCLK divided by two, as the base clock DCLK1. The sync processor derives other display clocks from DCLK1. Figure 8-1. CGM Block Diagram MC68HC908LD64 — Rev. 2.0 # **Clock Generator Module (CGM)** #### NOTES: - 1. When AUTO = 0, PLLIE is forced to logic zero and is read-only. - 2. When AUTO = 0, PLLF and LOCK read as logic zero. - 3. When AUTO = 1, $\overline{ACQ}$ is read-only. - 4. When PLLON = 0 or VRS[7:4] = \$0, BCS is forced to logic zero and is read-only. - 5. When PLLON = 1, the PLL programming register is read-only. - 6. When BCS = 1, PLLON is forced set and is read-only. Figure 8-2. CGM I/O Register Summary Table 8-1. Free-Running HSOUT, VSOUT, DE, and DCLK Settings | Re | egister Settinç | gs | | Output Pin | Video Modes | | | |------------|-------------------|----|---------------------|------------|-------------------|----------------|--| | HVOCR[1:0] | MUL[7:4] VRS[7:4] | | HOUT VOUT Frequency | | DCLK<br>Frequency | DE Video Mode | | | 00 | 3 | 3 | 31.45kHz | 59.91 Hz | 24MHz | VGA 640×480 | | | 01 | 5 | 3 | 37.87kHz | 60.31 Hz | 40MHz | SVGA 800 × 600 | | | 10 | 8 | 6 | 48.37kHz | 60.31 Hz | 64MHz | XGA 1024×768 | | | 11 | 9 | 9 | 64.32kHz | 60.00Hz | 108MHz | SXGA 1280×1024 | | **Technical Data** MC68HC908LD64 — Rev. 2.0 #### 8.4.1 Crystal Oscillator Circuit The crystal oscillator circuit consists of an inverting amplifier and an external crystal. The OSC1 pin is the input to the amplifier and the OSC2 pin is the output. The SIMOSCEN signal from the system integration module (SIM) enables the crystal oscillator circuit. The OSCXCLK signal is the output of the crystal oscillator circuit and runs at a rate equal to the crystal frequency. OSCXCLK is then buffered to produce OSCRCLK, the PLL reference clock. (See Section 7. Oscillator (OSC).) # 8.5 CGM I/O Signals The following paragraphs describe the CGM I/O signals. #### 8.5.1 External Filter Capacitor Pin (CGMXFC) The CGMXFC pin is required by the loop filter to filter out phase corrections. A small external capacitor $(C_F)$ is connected to this pin. **NOTE:** To prevent noise problems, $C_F$ should be placed as close to the CGMXFC pin as possible, with minimum routing distances and no routing of other signals across the $C_F$ connection. ## 8.5.2 PLL Analog Power Pin (VDDA) VDDA is the power pin used by the analog portions of the PLL. The pin should be connected to the same voltage potential as the VDD pin. #### 8.5.3 PLL Analog Ground Pin (VSSA) VSSA is the ground pin used by the analog portions of the PLL. The pin should be connected to the same voltage potential as the VSS pin. **NOTE:** Route VDDA and VSSA carefully for maximum noise immunity and place bypass capacitors as close as possible to the package. MC68HC908LD64 — Rev. 2.0 # **Clock Generator Module (CGM)** #### 8.5.4 Crystal Output Frequency Signal (OSCXCLK) OSCXCLK is the crystal oscillator output signal. It runs at the full speed of the crystal ( $f_{XCLK}$ ) and is generated directly from the crystal oscillator circuit. The duty cycle of OSCXCLK is unknown and may depend on the crystal and other external factors. Also, the frequency and amplitude of OSCXCLK can be unstable at start-up. ## 8.5.5 Crystal Reference Frequency Signal (OSCRCLK) OSCRCLK is the buffered version of OSCXCLK. It runs at the full speed of the crystal (f<sub>XCLK</sub>) and provides the reference for the PLL circuit. #### 8.5.6 CGM Base Clock Output (DCLK1) DCLK1 is the clock output of the CGM. This signal goes to the sync processor, which generates the display clocks. DCLK1 is software programmable to be either the oscillator output (OSCXCLK) or the VCO clock (CGMVCLK). #### 8.5.7 CGM CPU Interrupt (CGMINT) CGMINT is the interrupt signal generated by the PLL lock detector. # 8.6 CGM I/O Registers The following registers control and monitor operation of the CGM: - PLL control register (PCTL) - PLL bandwidth control register (PBWC) - PLL programming register (PPG) - H & V sync output control register (HVOCR) #### 8.6.1 PLL Control Register (PCTL) The PLL control register contains the interrupt enable and flag bits, the on/off switch, and the base clock selector bit. Figure 8-3. PLL Control Register (PCTL) #### PLLIE — PLL Interrupt Enable Bit This read/write bit enables the PLL to generate an interrupt request when the LOCK bit toggles, setting the PLL flag, PLLF. When the AUTO bit in the PLL bandwidth control register (PBWC) is clear, PLLIE cannot be written and reads as 0. Reset clears the PLLIE bit. 1 = PLL interrupts enabled 0 = PLL interrupts disabled #### PLLF — PLL Interrupt Flag Bit This read-only bit is set whenever the LOCK bit toggles. PLLF generates an interrupt request if the PLLIE bit is set also. PLLF always reads as 0 when the AUTO bit in the PLL bandwidth control register (PBWC) is clear. The PLLF bit should be cleared by reading the PLL control register. Reset clears the PLLF bit. 1 = Change in lock condition 0 = No change in lock condition # **NOTE:** The PLLF bit should not be inadvertently cleared. Any read or read-modify-write operation on the PLL control register clears the PLLF bit. # Clock Generator Module (CGM) #### PLLON — PLL On Bit This read/write bit activates the PLL and enables the VCO clock, CGMVCLK. PLLON cannot be cleared if the VCO clock is driving the base clock, DCLK1 (BCS = 1). Reset sets this bit so that the loop can stabilize as the MCU is powering up. 1 = PLL on 0 = PLL off #### BCS — Base Clock Select Bit This read/write bit selects either the crystal oscillator output, OSCXCLK, or the VCO clock, CGMVCLK, as the source of the CGM output, DCLK1. BCS cannot be set while the PLLON bit is clear. After toggling BCS, it may take up to three OSCXCLK and three CGMVCLK cycles to complete the transition from one source clock to the other. During the transition, DCLK1 is held in stasis. Reset and the STOP instruction clear the BCS bit. 1 = DCLK1 driven by CGMVCLK 0 = DCLK1 driven by OSCXCLK #### NOTE: PLLON and BCS have built-in protection that prevents the base clock selector circuit from selecting the VCO clock as the source of the base clock if the PLL is off. Therefore, PLLON cannot be cleared when BCS is set, and BCS cannot be set when PLLON is clear. If the PLL is off (PLLON = 0), selecting CGMVCLK requires two writes to the PLL control register. #### 8.6.2 PLL Bandwidth Control Register (PBWC) The PLL bandwidth control register does the following: - Selects automatic or manual (software-controlled) bandwidth control mode - Indicates when the PLL is locked - In automatic bandwidth control mode, indicates when the PLL is in acquisition or tracking mode - In manual operation, forces the PLL into acquisition or tracking mode **Technical Data** MC68HC908LD64 — Rev. 2.0 Figure 8-4. PLL Bandwidth Control Register (PBWC) #### AUTO — Automatic Bandwidth Control Bit This read/write bit selects automatic or manual bandwidth control. When initializing the PLL for manual operation (AUTO = 0), the ACQ bit should be cleared before turning the PLL on. Reset clears the AUTO bit. - 1 = Automatic bandwidth control - 0 = Manual bandwidth control #### LOCK — Lock Indicator Bit When the AUTO bit is set, LOCK is a read-only bit that becomes set when the VCO clock CGMVCLK, is locked (running at the programmed frequency). When the AUTO bit is clear, LOCK reads as 0 and has no meaning. Reset clears the LOCK bit. - 1 = VCO frequency correct or locked - 0 = VCO frequency incorrect or unlocked # ACQ — Acquisition Mode Bit When the AUTO bit is set, $\overline{ACQ}$ is a read-only bit that indicates whether the PLL is in acquisition mode or tracking mode. When the AUTO bit is clear, $\overline{ACQ}$ is a read/write bit that controls whether the PLL is in acquisition or tracking mode. In automatic bandwidth control mode (AUTO = 1), the last-written value from manual operation is stored in a temporary location and is recovered when manual operation resumes. Reset clears this bit, enabling acquisition mode. - 1 = Tracking mode - 0 = Acquisition mode MC68HC908LD64 — Rev. 2.0 # **Clock Generator Module (CGM)** #### XLD — Crystal Loss Detect Bit When the VCO output, CGMVCLK, is driving DCLK1, this read/write bit indicates whether the crystal reference frequency is active or not. To check the status of the crystal reference, the following procedure should be followed: - 1. Write a 1 to XLD. - 2. Wait 4 × N cycles. (N is the VCO frequency multiplier, MUL[7:4].) - 3. Read XLD. - 1 = Crystal reference is not active - 0 = Crystal reference is active The crystal loss detect function works only when the BCS bit is set, selecting CGMVCLK to drive DCLK1. When BCS is clear, XLD always reads as 0. #### Bits [3:0] — Reserved for test These bits enable test functions not available in user mode. To ensure software portability from development systems to user applications, software should write zeros to Bits [3:0] whenever writing to PBWC. #### 8.6.3 PLL Programming Register (PPG) The PLL programming register contains the programming information for the modulo feedback divider and the programming information for the hardware configuration of the VCO. Figure 8-5. PLL Programming Register (PPG) ### MUL[7:4] — Multiplier Select Bits These read/write bits control the modulo feedback divider that selects the VCO frequency multiplier, N. A value of \$0 in the multiplier select bits configures the modulo feedback divider the same as a value of \$1. Reset initializes these bits to \$6 to give a default multiply value of 6. MUL7:MUL6:MUL5:MUL4 **VCO Frequency Multiplier (N)** 0000 1 0001 1 2 0010 0011 3 1101 13 1110 14 1111 15 Table 8-2. VCO Frequency Multiplier (N) Selection #### **NOTE:** The multiplier select bits have built-in protection that prevents them from being written when the PLL is on (PLLON = 1). #### VRS[7:4] — VCO Range Select Bits These read/write bits control the hardware center-of-range linear multiplier L, which controls the hardware center-of-range frequency $f_{VRS}$ . VRS[7:4] cannot be written when the PLLON bit in the PLL control register (PCTL) is set. A value of \$0 in the VCO range select bits disables the PLL and clears the BCS bit in the PCTL. Reset initializes the bits to \$6 to give a default range multiply value of 6. #### **NOTE:** The VCO range select bits have built-in protection that prevents them from being written when the PLL is on (PLLON = 1) and prevents selection of the VCO clock as the source of the base clock (BCS = 1) if the VCO range select bits are all clear. The VCO range select bits must be programmed correctly. Incorrect programming may result in failure of the PLL to achieve lock. MC68HC908LD64 — Rev. 2.0 ### 8.6.4 H & V Sync Output Control Register (HVOCR) The H&V sync output control register controls the PLL reference input prescaler and the final free-running waveforms for the sync processor output signals on HOUT, VOUT, DCLK, and DE pins. (See Section 17. Sync Processor.) Figure 8-6. H&V Sync Output Control Register (HVOCR) #### DCLKPH[1:0] — DCLK Output Phase Adjustment These two bits are programmed to adjust the DCLK output phase. Each increment adds approximately 2 to 3ns delay to the DCLK output. ## HVOCR[1:0] — Free Running Video Mode Select Bits These two bits together with MUL[7:4] and VRS[7:4] in the PLL programming register determine the frequencies of the internal generated free-running signals for output to HOUT, VOUT, DE, and DCLK pins, when the SOUT bit is set in the sync processor I/O control register. These two bits determine the prescaler of PLL reference clock in the CGM module. When HVOCR[1:0]=11, the prescaler is 2; for other values, the prescaler is 3. Reset clears these bits, setting a default horizontal frequency of 31.25 kHz and a vertical frequency of 60Hz, a video mode of 640×480. | Re | egister Settinç | gs | | Pin Outputs | Video Modes | | |------------|-----------------|----------|-------------------|-------------------|-------------------|------------------| | HVOCR[1:0] | MUL[7:4] | VRS[7:4] | HOUT<br>Frequency | VOUT<br>Frequency | DCLK<br>Frequency | DE Video Mode | | 00 | 3 | 3 | 31.45kHz | 59.91 Hz | 24MHz | VGA 640 × 480 | | 01 | 5 | 3 | 37.87kHz | 60.31 Hz | 40MHz | SVGA 800 × 600 | | 10 | 8 | 6 | 48.37kHz | 60.31 Hz | 64MHz | XGA 1024×768 | | 11 | 9 | 9 | 64.32kHz | 60.00Hz | 108MHz | SXGA 1280 × 1024 | Technical Data MC68HC908LD64 — Rev. 2.0 ## 8.7 Interrupts When the AUTO bit is set in the PLL bandwidth control register (PBWC), the PLL can generate a CPU interrupt request every time the LOCK bit changes state. The PLLIE bit in the PLL control register (PCTL) enables CPU interrupts from the PLL. PLLF, the interrupt flag in the PCTL, becomes set whether interrupts are enabled or not. When the AUTO bit is clear, CPU interrupts from the PLL are disabled and PLLF reads as 0. Software should read the LOCK bit after a PLL interrupt request to see if the request was due to an entry into lock or an exit from lock. When the PLL enters lock, the VCO clock CGMVCLK, can be selected as the DCLK1 source by setting BCS in the PCTL. When the PLL exits lock, the VCO clock frequency is corrupt, and appropriate precautions should be taken. If the application is not frequency-sensitive, interrupts should be disabled to prevent PLL interrupt service routines from impeding software performance or from exceeding stack limitations. Software can select CGMVCLK as the DCLK1 source even if the PLL is not locked (LOCK = 0). Therefore, software should make sure the PLL is locked before setting the BCS bit. #### 8.8 Low-Power Modes The WAIT and STOP instructions put the MCU in low-power-consumption standby modes. #### 8.8.1 Wait Mode The WAIT instruction does not affect the CGM. Before entering WAIT mode, software can disengage and turn off the PLL by clearing the BCS and PLLON bits in the PLL control register (PCTL). Less power-sensitive applications can disengage the PLL without turning it off. Applications that require the PLL to wake the MCU from WAIT mode also can deselect the PLL output without turning off the PLL. MC68HC908LD64 — Rev. 2.0 # Clock Generator Module (CGM) ### 8.8.2 Stop Mode When the STOP instruction executes, the SIM drives the SIMOSCEN signal low, disabling the CGM and holding low all CGM outputs (OSCXCLK, DCLK1, and CGMINT). If the STOP instruction is executed with the VCO clock, CGMVCLK, driving DCLK1, the PLL automatically clears the BCS bit in the PLL control register (PCTL), thereby selecting the crystal clock, OSCXCLK, as the source of DCLK1. When the MCU recovers from STOP, the crystal clock drives DCLK1 and BCS remains clear. ## 8.9 CGM During Break Interrupts The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. See **Section 9. System Integration Module (SIM)**. To allow software to clear status bits during a break interrupt, a 1 should be written to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect the PLLF bit during the break state, write a 0 to the BCFE bit. With BCFE at 0 (its default state), software can read and write the PLL control register during the break state without affecting the PLLF bit. # Section 9. System Integration Module (SIM) ## 9.1 Contents | 9.2 In | ntroduction1 | 14 | |---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | 9.3 SI<br>9.3.1<br>9.3.2<br>9.3.3 | IM Bus Clock Control and Generation .1 Bus Timing .1 Clock Start-Up from POR .1 Clocks in Stop Mode and Wait Mode .1 | 17<br>17 | | 9.4 Ro<br>9.4.1<br>9.4.2<br>9.4.2.1<br>9.4.2.2<br>9.4.2.3<br>9.4.2.4<br>9.4.2.5 | eset and System Initialization | 18<br>19<br>20<br>21<br>21<br>21 | | 9.5 SI<br>9.5.1<br>9.5.2<br>9.5.3 | IM Counter SIM Counter During Power-On Reset SIM Counter During Stop Mode Recovery SIM Counter and Reset States | 22<br>22 | | 9.6 Ex 9.6.1 9.6.1.1 9.6.1.2 9.6.2 9.6.2.1 9.6.2.2 9.6.3 | xception Control | 24<br>26<br>27<br>27<br>29<br>29 | | 9.6.4<br>9.6.5 | Break Interrupts | 30 | MC68HC908LD64 — Rev. 2.0 | 9.7 | Low-Power Modes | |-------|---------------------------------------------| | 9.7.1 | Wait Mode | | 9.7.2 | Stop Mode | | 9.8 | SIM Registers | | 9.8.1 | SIM Break Status Register (SBSR) | | 9.8.2 | SIM Reset Status Register (SRSR) | | 9.8.3 | SIM Break Flag Control Register (SBFCR) 136 | #### 9.2 Introduction This section describes the system integration module, which supports up to 16 external and/or internal interrupts. Together with the CPU, the SIM controls all MCU activities. A block diagram of the SIM is shown in Figure 9-1. Figure 9-2 shows a summary of the SIM I/O registers. The SIM is a system state controller that coordinates CPU and exception timing. The SIM is responsible for: - Bus clock generation and control for CPU and peripherals: - Stop/wait/reset/break entry and recovery - Internal clock control - Master reset control, including power-on reset (POR) and COP timeout - Interrupt control: - Acknowledge timing - Arbitration control timing - Vector address generation - CPU enable/disable timing - Modular architecture expandable to 128 interrupt sources Figure 9-1. SIM Block Diagram | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------------------------|------------------------------------|--------|-------|------------|--------|------|------|------------|------|-------| | | OIM Parel Otal a Pariate | Read: | R | R | R | R | R | R | SBSW | R | | \$FE00 | SIM Break Status Register (SBSR) | Write: | IX | IX | IX | IX. | IX | IX | Note | IX | | | , | Reset: | | | | | | | 0 | | | | OIM D O D | Read: | POR | PIN | COP | ILOP | ILAD | USB | 0 | 0 | | \$FE01 | SIM Reset Status Register (SRSR) | Write: | | | | | | | | | | · · | (0.1014) | POR: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SIM Break Flag Control | Read: | BCFE | R | R | R | R | R | R | R | | \$FE03 | Register | Write: | BOIL | | 11 | | | | IX | IX | | | (SBFCR) | Reset: | 0 | | | | | | | | | | 1 | Read: | IF6 | IF5 | IF4 | IF3 | IF2 | IF1 | 0 | 0 | | \$FE04 | Interrupt Status Register 1 (INT1) | Write: | R | R | R | R | R | R | R | R | | | () | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Interi<br>\$FE05 | Interrupt Status Register 2 | Read: | IF14 | IF13 | IF12 | IF11 | IF10 | IF9 | IF8 | IF7 | | | (INT2) | Write: | R | R | R | R | R | R | R | R | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Note: Writing a logic 0 clears SBSW. | | | | = Unimpler | mented | | R | = Reserved | I | | Figure 9-2. SIM I/O Register Summary Table 9-1 shows the internal signal names used in this section. **Table 9-1. Signal Name Conventions** | Signal Name | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | OSCXCLK | Buffered version of OSC1 from the oscillator | | OSCOUT | The OSCXCLK frequency divided by two. This signal is again divided by two in the SIM to generate the internal bus clocks. (Bus clock = OSCXCLK divided by four) | | IAB | Internal address bus | | IDB | Internal data bus | | PORRST | Signal from the power-on reset module to the SIM | | IRST | Internal reset signal | | R/W | Read/write signal | #### 9.3 SIM Bus Clock Control and Generation The bus clock generator provides system clock signals for the CPU and peripherals on the MCU. The system clocks are generated from an incoming clock, OSCOUT, as shown in **Figure 9-3**. Figure 9-3. OSC Clock Signals #### 9.3.1 Bus Timing In user mode, the internal bus frequency is the oscillator frequency (OSCXCLK) divided by four. #### 9.3.2 Clock Start-Up from POR When the power-on reset module generates a reset, the clocks to the CPU and peripherals are inactive and held in an inactive phase until after the 4096 OSCXCLK cycle POR timeout has completed. The RST is driven low by the SIM during this entire period. The IBUS clocks start upon completion of the timeout. ### 9.3.3 Clocks in Stop Mode and Wait Mode Upon exit from stop mode (by an interrupt, break, or reset), the SIM allows OSCXCLK to clock the SIM counter. The CPU and peripheral clocks do not become active until after the stop delay timeout. This timeout is selectable as 4096 or 32 OSCXCLK cycles. (See 9.7.2 Stop Mode.) MC68HC908LD64 — Rev. 2.0 In wait mode, the CPU clocks are inactive. The SIM also produces two sets of clocks for other modules. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. ## 9.4 Reset and System Initialization The MCU has the following reset sources: - Power-on reset module (POR) - External reset pin (RST) - Computer operating properly module (COP) - Low-voltage inhibit (LVI) - Illegal opcode - Illegal address All of these resets produce the vector \$FFFE–FFFF (\$FEFE–FEFF in monitor mode) and assert the internal reset signal (IRST). IRST causes all registers to be returned to their default values and all modules to be returned to their reset states. An internal reset clears the SIM counter (see **9.5 SIM Counter**), but an external reset does not. Each of the resets sets a corresponding bit in the SIM reset status register (SRSR) (see **9.8 SIM Registers**). #### 9.4.1 External Pin Reset Pulling the asynchronous RST pin low halts all processing. The PIN bit of the SIM reset status register (SRSR) is set as long as RST is held low for a minimum of 67 OSCXCLK cycles, assuming that the POR was not the source of the reset (see Table 9-2. PIN Bit Set Timing). Figure 9-4 shows the relative timing. Table 9-2. PIN Bit Set Timing | Reset Type | Number of Cycles Required to Set PIN | |------------|--------------------------------------| | POR | 4163 (4096 + 64 + 3) | | All others | 67 (64 + 3) | Technical Data MC68HC908LD64 — Rev. 2.0 Figure 9-4. External Reset Timing #### 9.4.2 Active Resets from Internal Sources SIM module in HC08 has the capability to drive the RST pin low when internal reset events occur. All internal reset sources actively pull the RST pin low for 32 OSCXCLK cycles to allow resetting of external peripherals. The internal reset signal IRST continues to be asserted for an additional 32 cycles (see Figure 9-5. Internal Reset Timing). An internal reset can be caused by an illegal address, illegal opcode, COP timeout, or POR (see Figure 9-6. Sources of Internal Reset). Note that for POR resets, the SIM cycles through 4096 OSCXCLK cycles during which the SIM forces the RST pin low. The internal reset signal then follows the sequence from the falling edge of RST shown in Figure 9-5. The COP reset is asynchronous to the bus clock. The active reset feature allows the part to issue a reset to peripherals and other chips within a system built around the MCU. Figure 9-5. Internal Reset Timing Figure 9-6. Sources of Internal Reset MC68HC908LD64 — Rev. 2.0 #### 9.4.2.1 Power-On Reset When power is first applied to the MCU, the power-on reset module (POR) generates a pulse to indicate that power-on has occurred. The external reset pin (RST) is held low while the SIM counter counts out 4096 OSCXCLK cycles. Sixty-four OSCXCLK cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur. At power-on, the following events occur: - A POR pulse is generated. - The internal reset signal is asserted. - The SIM enables the oscillator to drive OSCXCLK. - Internal clocks to the CPU and modules are held inactive for 4096 OSCXCLK cycles to allow stabilization of the oscillator. - The RST pin is driven low during the oscillator stabilization time. - The POR bit of the SIM reset status register (SRSR) is set and all other bits in the register are cleared. Figure 9-7. POR Recovery ## 9.4.2.2 Computer Operating Properly (COP) Reset An input to the SIM is reserved for the COP reset signal. The overflow of the COP counter causes an internal reset and sets the COP bit in the SIM reset status register (SRSR). The SIM actively pulls down the RST pin for all internal reset sources. To prevent a COP module timeout, write any value to location \$FFFF. Writing to location \$FFFF clears the COP counter and bits 12 through 5 of the SIM counter. The SIM counter output, which occurs at least every $2^{12} - 2^4$ OSCXCLK cycles, drives the COP counter. The COP should be serviced as soon as possible out of reset to guarantee the maximum amount of time before the first timeout. The COP module is disabled if the RST pin or the IRQ is held at V<sub>TST</sub> while the MCU is in monitor mode. The COP module can be disabled only through combinational logic conditioned with the high voltage signal on the RST pin or the IRQ pin. This prevents the COP from becoming disabled as a result of external noise. During a break state, V<sub>TST</sub> on the RST pin disables the COP module. ### 9.4.2.3 Low-Voltage Inhibit Reset The low-voltage inhibit circuit performs an internal reset when the $\underline{V_{DD}}$ voltage falls to the LVI trip voltage $V_{TRIPF}$ . The external reset pin (RST) is held low while the SIM counter counts out 4096 OSCXCLK cycles. Sixty-four OSCXCLK cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur. ## 9.4.2.4 Illegal Opcode Reset The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the SIM reset status register (SRSR) and causes a reset. If the stop enable bit, STOP, in the configure register (CONFIG) is logic zero, the SIM treats the STOP instruction as an illegal opcode and causes an illegal opcode reset. The SIM actively pulls down the RST pin for all internal reset sources. MC68HC908LD64 — Rev. 2.0 ## 9.4.2.5 Illegal Address Reset An opcode fetch from an unmapped address generates an illegal address reset. The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the SIM reset status register (SRSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset. The SIM actively pulls down the RST pin for all internal reset sources. #### 9.5 SIM Counter The SIM counter is used by the power-on reset module (POR) and in stop mode recovery to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter also serves as a prescaler for the computer operating properly module (COP). The SIM counter overflow supplies the clock for the COP module. The SIM counter is 12 bits long and is clocked by the falling edge of OSCXCLK. ### 9.5.1 SIM Counter During Power-On Reset The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the oscillator to drive the bus clock state machine. ### 9.5.2 SIM Counter During Stop Mode Recovery The SIM counter also is used for stop mode recovery. The STOP instruction clears the SIM counter. After an interrupt, break, or reset, the SIM senses the state of the short stop recovery bit, SSREC, in the configure register (CONFIG). If the SSREC bit is a logic one, then the stop recovery is reduced from the normal delay of 4096 OSCXCLK cycles down to 32 OSCXCLK cycles. This is ideal for applications using canned oscillators that do not require long start-up times from stop mode. External crystal applications should use the full stop recovery time, that is, with SSREC cleared. #### 9.5.3 SIM Counter and Reset States External reset has no effect on the SIM counter (see 9.7.2 Stop Mode). The SIM counter is free-running after all reset states (see 9.4.2 Active Resets from Internal Sources for counter control and internal reset recovery sequences). # 9.6 Exception Control Normally, sequential program execution can be changed in three different ways: - Interrupts - Maskable hardware CPU interrupts - Non-maskable software interrupt instruction (SWI) - Reset - Break interrupts #### 9.6.1 Interrupts An interrupt temporarily changes the sequence of program execution to respond to a particular event. **Figure 9-10** flow charts the handling of system interrupts. Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is latched by the SIM, no other interrupt can take precedence, regardless of priority, until the latched interrupt is serviced (or the I bit is cleared). At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers the CPU register contents from the stack so that normal processing can resume. Figure 9-8 shows interrupt entry timing. Figure 9-9 shows interrupt recovery timing. Figure 9-9. Interrupt Recovery Technical Data MC68HC908LD64 — Rev. 2.0 Figure 9-10. Interrupt Processing Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is latched by the SIM, no other interrupt may take precedence, regardless of priority, until the latched interrupt is serviced (or the I bit is cleared). (See **Figure 9-10. Interrupt Processing.**) #### 9.6.1.1 Hardware Interrupts A hardware interrupt does not stop the current instruction. Processing of a hardware interrupt begins after completion of the current instruction. When the current instruction is complete, the SIM checks all pending hardware interrupts. If interrupts are not masked (I bit clear in the condition code register), and if the corresponding interrupt enable bit is set, the SIM proceeds with interrupt processing; otherwise, the next instruction is fetched and executed. If more than one interrupt is pending at the end of an instruction execution, the highest priority interrupt is serviced first. **Figure 9-11** demonstrates what happens when two interrupts are pending. If an interrupt is pending upon exit from the original interrupt service routine, the pending interrupt is serviced before the LDA instruction is executed. Figure 9-11. Interrupt Recognition Example Technical Data MC68HC908LD64 — Rev. 2.0 The LDA opcode is pre-fetched by both the INT1 and INT2 RTI instructions. However, in the case of the INT1 RTI pre-fetch, this is a redundant operation. **NOTE:** To maintain compatibility with the M6805 Family, the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, software should save the H register and then restore it prior to exiting the routine. #### 9.6.1.2 SWI Instruction The SWI instruction is a non-maskable instruction that causes an interrupt regardless of the state of the interrupt mask (I bit) in the condition code register. **NOTE:** A software interrupt pushes PC onto the stack. A software interrupt does not push PC – 1, as a hardware interrupt does. #### 9.6.2 Interrupt Status Registers The flags in the interrupt status registers identify maskable interrupt sources. **Table 9-3** summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging. **Table 9-3. Interrupt Sources** | Source | Flag | Mask <sup>(1)</sup> | INT Register<br>Flag | Priority <sup>(2)</sup> | Vector<br>Address | | |----------------------------------|---------|---------------------|----------------------|-------------------------|------------------------|--| | Reset | None | None | None | 0 | \$FFFE-\$FFFF | | | SWI Instruction | None | None | None | 0 | \$FFFC-\$FFFD | | | ĪRQ pin | IRQF | IMASK | IF1 | 1 | \$FFFA-\$FFFB | | | HUB start of frame | SOFF | SOFIE | | | | | | HUB 2nd end of frame point | EOF2F | EOF2IE | IF2 | 2 | \$FFF8 <b>-</b> \$FFF9 | | | HUB end of packet | EOPF | EOPIE | IFZ | | фггго—фгггэ | | | HUB bus signal transition detect | TRANF | TRANIE | | | | | | HUB endpoint 0 transmit | TXDF | TXDIE | IF3 | 3 | ¢ | | | HUB endpoint 0 receive | RXDF | RXDIE | IFS | 3 | \$FFF6-\$FFF7 | | | Device endpoint 0 transmit | TXD0F | TXD0IE | | | \$FFF4-\$FFF5 | | | Device endpoint 0 receive | RXD0F | RXD0IE | IF4 | 4 | | | | USB endpoint1/2 transmit | TXD1F | TXD1IE | | | | | | | ALIF | | | | | | | | NAKIF | DIEN | | | | | | DDC12AB | RXIF | DIEN | IF5 | 5 | \$FFF2-\$FFF3 | | | | TXIF | ] | | | | | | | SCLIF | SCLIEN | | | | | | TIM channel 0 | CH0F | CH0IE | IF6 | 6 | \$FFF0-\$FFF1 | | | TIM channel 1 | CH1F | CH1IE | IF7 | 7 | \$FFEE-\$FFEF | | | TIM overflow | TOF | TOIE | IF8 | 8 | \$FFEC-\$FFED | | | C | VSIF | VSIE | IFO | 0 | ΦΕΕΕΛ ΦΕΕΕ <b>D</b> | | | Sync processor | LVSIF | LVSIE | IF9 | 9 | \$FFEA-\$FFEB | | | | MMALIF | | | | | | | Multi and atom IIO | MMNAKIF | NANAUT NI | IE40 | 40 | <b>#</b> FFF0 FFF0 | | | Multi-master IIC | MMRXIF | MMIEN | IF10 | 10 | \$FFE8-FFE9 | | | | MMTXIF | 1 | | | | | | On-screen display | DENDIF | OSDIE | IF11 | 11 | \$FFE6-\$FFE7 | | | ADC conversion complete | coco | AIEN | IF12 | 12 | \$FFE4-\$FFE5 | | | Keyboard Interrupt | KEYF | KBIE7-KBIE0 | IF13 | 13 | \$FFE2-\$FFE3 | | | CGM PLL | PLLF | PLLIE | IF14 | 14 | \$FFE0-\$FFE1 | | #### Notes <sup>1.</sup> The I bit in the condition code register is a global mask for all interrupt sources except the SWI instruction. <sup>2.</sup> Highest priority = 0. ## 9.6.2.1 Interrupt Status Register 1 | Address: | \$FE04 | | | | | | | | | | | |----------|--------|------------|-----|-----|-----|-----|---|-------|--|--|--| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | | Read: | IF6 | IF5 | IF4 | IF3 | IF2 | IF1 | 0 | 0 | | | | | Write: | R | R | R | R | R | R | R | R | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | R | = Reserved | | | | | | | | | | Figure 9-12. Interrupt Status Register 1 (INT1) IF6-IF1 — Interrupt Flags 6-1 These flags indicate the presence of interrupt requests from the sources shown in **Table 9-3**. 1 = Interrupt request present 0 = No interrupt request present Bit 1 and Bit 0 — Always read 0 ## 9.6.2.2 Interrupt Status Register 2 Figure 9-13. Interrupt Status Register 2 (INT2) IF14-IF7 — Interrupt Flags 6-1 These flags indicate the presence of interrupt requests from the sources shown in **Table 9-3**. 1 = Interrupt request present 0 = No interrupt request present MC68HC908LD64 — Rev. 2.0 **MOTOROLA** #### 9.6.3 Reset All reset sources always have equal and highest priority and cannot be arbitrated. ## 9.6.4 Break Interrupts The break module can stop normal program flow at a software-programmable break point by asserting its break interrupt output (see **Section 23. Break Module (BRK)**). The SIM puts the CPU into the break state by forcing it to the SWI vector location. Refer to the break interrupt subsection of each module to see how each module is affected by the break state. #### 9.6.5 Status Flag Protection in Break Mode The SIM controls whether status flags contained in other modules can be cleared during break mode. The user can select whether flags are protected from being cleared by properly initializing the break clear flag enable bit (BCFE) in the SIM break flag control register (SBFCR). Protecting flags in break mode ensures that set flags will not be cleared while in break mode. This protection allows registers to be freely read and written during break mode without losing status flag information. Setting the BCFE bit enables the clearing mechanisms. Once cleared in break mode, a flag remains cleared even when break mode is exited. Status flags with a two-step clearing mechanism — for example, a read of one register followed by the read or write of another — are protected, even when the first step is accomplished prior to entering break mode. Upon leaving break mode, execution of the second step will clear the flag as normal. #### 9.7 Low-Power Modes Executing the WAIT or STOP instruction puts the MCU in a low-power-consumption mode for standby situations. The SIM holds the CPU in a non-clocked state. The operation of each of these modes is described below. Both STOP and WAIT clear the interrupt mask (I) in the condition code register, allowing interrupts to occur. #### 9.7.1 Wait Mode In wait mode, the CPU clocks are inactive while the peripheral clocks continue to run. **Figure 9-14** shows the timing for wait mode entry. A module that is active during wait mode can wake up the CPU with an interrupt if the interrupt is enabled. Stacking for the interrupt begins one cycle after the WAIT instruction during which the interrupt occurred. In wait mode, the CPU clocks are inactive. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. Wait mode can also be exited by a reset or break. A break interrupt during wait mode sets the SIM break stop/wait bit, SBSW, in the SIM break status register (SBSR). If the COP disable bit, COPD, in configuration register (CONFIG) is logic zero, then the computer operating properly module (COP) is enabled and remains active in wait mode. NOTE: Previous data can be operand data or the WAIT opcode, depending on the last instruction. Figure 9-14. Wait Mode Entry Timing Figure 9-15 and Figure 9-16 show the timing for WAIT recovery. MC68HC908LD64 — Rev. 2.0 NOTE: EXITSTOPWAIT = RST pin OR CPU interrupt OR break interrupt Figure 9-15. Wait Recovery from Interrupt or Break Figure 9-16. Wait Recovery from Internal Reset ## 9.7.2 Stop Mode In stop mode, the SIM counter is reset and the system clocks are disabled. An interrupt request from a module can cause an exit from stop mode. Stacking for interrupts begins after the selected stop recovery time has elapsed. Reset or break also causes an exit from stop mode. The SIM disables the oscillator signals (OSCOUT and OSCXCLK) in stop mode, stopping the CPU and peripherals. Stop recovery time is selectable using the SSREC bit in configuration register (CONFIG). If SSREC is set, stop recovery is reduced from the normal delay of 4096 OSCXCLK cycles down to 32. This is ideal for applications using canned oscillators that do not require long start-up times from stop mode. **NOTE:** External crystal applications should use the full stop recovery time by clearing the SSREC bit. **Technical Data** MC68HC908LD64 — Rev. 2.0 A break interrupt during stop mode sets the SIM break stop/wait bit (SBSW) in the SIM break status register (SBSR). The SIM counter is held in reset from the execution of the STOP instruction until the beginning of stop recovery. It is then used to time the recovery period. **Figure 9-17** shows stop mode entry timing. NOTE: Previous data can be operand data or the STOP opcode, depending on the last instruction. Figure 9-17. Stop Mode Entry Timing Figure 9-18. Stop Mode Recovery from Interrupt or Break ## 9.8 SIM Registers The SIM has three memory mapped registers. **Table 9-4** shows the mapping of these registers. Address Register Access Mode \$FE00 SBSR User \$FE01 SRSR User \$FE03 SBFCR User Table 9-4. SIM Registers Summary ## 9.8.1 SIM Break Status Register (SBSR) The SIM break status register contains a flag to indicate that a break caused an exit from stop or wait mode. Figure 9-19. SIM Break Status Register (SBSR) #### SBSW — SIM Break Stop/Wait Bit This status bit is useful in applications requiring a return to wait or stop mode after exiting from a break interrupt. Clear SBSW by writing a logic 0 to it. Reset clears SBSW. - 1 = Stop mode or wait mode was exited by break interrupt - 0 = Stop mode or wait mode was not exited by break interrupt SBSW can be read within the break interrupt routine. The user can modify the return address on the stack by subtracting one from it. The following code is an example. ``` ; This code works if the H register has been pushed onto the stack in the break ; service routine software. This code should be executed at the end of the break ; service routine software. HIBYTE EQU LOBYTE EQU 6 If not SBSW, do RTI SBSW, SBSR, RETURN ; See if wait mode or stop mode was exited by BRCLR ; break. TST LOBYTE, SP ; If RETURNLO is not zero, ; then just decrement low byte. BNE DOLO HIBYTE, SP ; Else deal with high byte, too. DEC DOLO DEC LOBYTE, SP ; Point to WAIT/STOP opcode. RETURN ; Restore H register. PULH RTI ``` #### 9.8.2 SIM Reset Status Register (SRSR) This register contains six flags that show the source of the last reset. Clear the SIM reset status register by reading it. A power-on reset sets the POR bit and clears all other bits in the register. Figure 9-20. SIM Reset Status Register (SRSR) POR — Power-On Reset Bit 1 = Last reset caused by POR circuit 0 = Read of SRSR PIN — External Reset Bit 1 = Last reset caused by external reset pin (RST) 0 = POR or read of SRSR MC68HC908LD64 — Rev. 2.0 **MOTOROLA** COP — Computer Operating Properly Reset Bit 1 = Last reset caused by COP counter 0 = POR or read of SRSR ILOP — Illegal Opcode Reset Bit 1 = Last reset caused by an illegal opcode 0 = POR or read of SRSR ILAD — Illegal Address Reset Bit (opcode fetches only) 1 = Last reset caused by an opcode fetch from an illegal address 0 = POR or read of SRSR USB — Universal Serial Bus Reset Bit 1 = Last reset caused by an USB module 0 = POR or read of SRSR #### 9.8.3 SIM Break Flag Control Register (SBFCR) The SIM break flag control register contains a bit that enables software to clear status bits while the MCU is in a break state. Figure 9-21. SIM Break Flag Control Register (SBFCR) #### BCFE — Break Clear Flag Enable Bit This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set. 1 = Status bits clearable during break 0 = Status bits not clearable during break # Section 10. Monitor ROM (MON) #### 10.1 Contents | 10.2 | Introduction | |--------|--------------------------| | 10.3 | Features | | 10.4 | Functional Description | | 10.4.1 | Entering Monitor Mode140 | | 10.4.2 | Data Format | | 10.4.3 | Echoing143 | | 10.4.4 | Break Signal | | 10.4.5 | Commands144 | | 10.4.6 | Baud Rate | #### 10.2 Introduction This section describes the monitor ROM (MON) and the monitor mode entry methods. The monitor ROM allows complete testing of the MCU through a single-wire interface with a host computer. Monitor mode entry can be achieved without use of the higher test voltage, V<sub>TST</sub>, as long as vector addresses \$FFFE and \$FFFF are blank, thus reducing the hardware requirements for in-circuit programming. MC68HC908LD64 — Rev. 2.0 #### 10.3 Features Features of the monitor ROM include: - Normal user-mode pin functionality - One pin dedicated to serial communication between monitor ROM and host computer - Standard mark/space non-return-to-zero (NRZ) communication with host computer - Execution of code in RAM or FLASH - FLASH memory security feature<sup>1</sup> - FLASH memory programming interface - 1024 bytes monitor ROM code size (\$FA00 to \$FDFF) - Monitor mode entry without high voltage, V<sub>TST</sub>, if reset vector is blank (\$FFFE and \$FFFF contain \$FF) - Standard monitor mode entry if high voltage, V<sub>TST</sub>, is applied to IRQ # 10.4 Functional Description The monitor ROM receives and executes commands from a host computer. Figure 10-1 shows a sample circuit used to enter monitor mode and communicate with a host computer via a standard RS-232 interface. Simple monitor commands can access any memory address. In monitor mode, the MCU can execute code downloaded into RAM by a host computer while most MCU pins retain normal operating mode functions. All communication between the host computer and the MCU is through the PTA0 pin. A level-shifting and multiplexing interface is required between PTA0 and the host computer. PTA0 is used in a wired-OR configuration and requires a pull-up resistor. Technical Data MC68HC908LD64 — Rev. 2.0 <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. - 2. SW2: Position D For monitor mode entry when reset vector is blank (\$FFFE and \$FFFF = \$FF): Bus clock = OSCXCLK ÷ 4; PTC0, PTC1, and PTC3 voltages are not required. - 3. See Table 24-4 for $\overline{\mbox{IRQ}}$ voltage level requirements. Figure 10-1. Monitor Mode Circuit MC68HC908LD64 — Rev. 2.0 Technical Data ## 10.4.1 Entering Monitor Mode **Table 10-1** shows the pin conditions for entering monitor mode. As specified in the table, monitor mode may be entered after a power-on reset (POR) and will allow communication at 9600 baud provided one of the following sets of conditions is met: - 1. If monitor entry is by high voltage on $\overline{IRQ}$ ( $\overline{IRQ} = V_{TST}$ ) - The external clock is 4.9152 MHz with PTC3 low or 9.8304 MHz with PTC3 high - 2. If monitor entry is by blank reset vector (\$FFFE and \$FFFF both contain \$FF; erased state): - The external clock is 9.8304 MHz NOTE: Holding the PTC3 pin low when entering monitor mode by a high voltage causes a bypass of a divide-by-two stage at the oscillator. The OSCOUT frequency is equal to the OSCXCLK frequency, and the OSC1 input directly generates internal bus clocks. In this case, the OSC1 signal must have a 50% duty cycle at maximum bus frequency. **NOTE:** If the reset vector is blank and monitor mode is entered, the chip will see an additional reset cycle after the initial POR reset. Once the part has been programmed, the traditional method of applying a high voltage, $V_{TST}$ , to $\overline{IRQ}$ must be used to enter monitor mode. Enter monitor mode with the pin configuration shown in **Table 10-1** after a reset. The rising edge of reset latches monitor mode. Once monitor mode is latched, the values on the specified pins can change. Once out of reset, the MCU monitor mode firmware then sends a break signal (10 consecutive logic zeros) to the host computer, indicating that it is ready to receive a command. The break signal also provides a timing reference to allow the host to determine the necessary baud rate. MC68HC908LD64 — Rev. 2.0 **Table 10-1. Monitor Mode Signal Requirements and Options** | ĪRQ | RST | Address<br>\$FFFE/<br>\$FFFF | РТС3 | PTC1 | PTC0 | PTA7 <sup>(1)</sup> | DPLUS0<br>DMINUS0<br>PTD4<br>PTD5 | External<br>Clock <sup>(2)</sup> | Bus<br>Frequency | СОР | Baud<br>Rate | Comment | |------------------------------|-------------------------------------------|------------------------------|------|------|------|---------------------|-----------------------------------|----------------------------------|------------------|----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Х | GND | Х | Х | Х | Х | Х | Х | Х | 0 | Disabled | 0 | No operation until reset goes high. | | V <sub>TST</sub> | V <sub>DD</sub><br>or<br>V <sub>TST</sub> | X | 0 | 0 | 1 | 0 | 0 | 4.9152<br>MHz | 2.4576<br>MHz | Disabled | 9600 | Enters monitor mode. PTC0, PTC1, and PTC3 voltages only required if IRQ = V <sub>TST</sub> ; PTC3 determines frequency divider. Exit monitor mode by POR or by RST low then high | | V <sub>TST</sub> | V <sub>DD</sub><br>or<br>V <sub>TST</sub> | Х | 1 | 0 | 1 | 0 | 0 | 9.8304<br>MHz | 2.4576<br>MHz | Disabled | 9600 | Enters monitor mode. PTC0, PTC1, and PTC3 voltages only required if IRQ = V <sub>TST</sub> ; PTC3 determines frequency divider. Exit monitor mode by POR or by RST low then high | | V <sub>DD</sub><br>or<br>GND | V <sub>DD</sub> | Blank<br>"\$FFFF" | Х | Х | Х | 0 | 0 | 9.8304<br>MHz | 2.4576<br>MHz | Disabled | 9600 | Enters monitor mode. External frequency always divided by 4. Exit monitor mode by POR only. | | V <sub>DD</sub><br>or<br>GND | V <sub>DD</sub> | Not Blank | Х | Х | Х | Х | Х | Х | _ | Enabled | _ | Enters user mode. | #### Notes: - 1. PTA7 = 0 if serial communication; PTA7 = 1 if parallel communication 2. External clock is derived by a 4.9152/9.8304 MHz crystal or off-chip oscillator Monitor mode uses different vectors for reset and SWI. The alternate vectors are in the \$FE page instead of the \$FF page and allow code execution from the internal monitor firmware instead of user code. When the host computer has completed downloading code into the MCU RAM, This code can be executed by driving PTA0 low while asserting RST low and then high. The internal monitor ROM firmware will interpret the low on PTA0 as an indication to jump to RAM, and execution control will then continue from RAM. Execution of an SWI from the downloaded code will return program control to the internal monitor ROM firmware. Alternatively, the host can send a RUN command, which executes an RTI, and this can be used to send control to the address on the stack pointer. The C<u>OP</u> module is disabled in monitor mode as long as $V_{TST}$ is applied to the IRQ or the RST pin. (See Section 9. System Integration Module (SIM) for more information on modes of operation.) **Table 10-2** is a summary of the differences between user mode and monitor mode. | | Functions | | | | | | | | | | |---------|-------------------------|-------------------------|------------------------|-----------------------|----------------------|--|--|--|--|--| | Modes | СОР | Reset<br>Vector<br>High | Reset<br>Vector<br>Low | SWI<br>Vector<br>High | SWI<br>Vector<br>Low | | | | | | | User | Enabled | \$FFFE | \$FFFF | \$FFFC | \$FFFD | | | | | | | Monitor | Disabled <sup>(1)</sup> | \$FEFE | \$FEFF | \$FEFC | \$FEFD | | | | | | **Table 10-2. Mode Differences** #### Notes: #### 10.4.2 Data Format Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format. (See Figure 10-2 and Figure 10-3.) **Technical Data** MC68HC908LD64 — Rev. 2.0 If the high voltage (V<sub>TST</sub>) is removed from the IRQ pin, the SIM asserts its COP enable output. The COP is an option enabled or disabled by the COPD bit in the configuration register. Figure 10-2. Monitor Data Format Figure 10-3. Sample Monitor Waveforms The data transmit and receive rate can be anywhere from 4800 baud to 28.8 kbaud. Transmit and receive baud rates must be identical. #### 10.4.3 Echoing As shown in **Figure 10-4**, the monitor ROM immediately echoes each received byte back to the PTA0 pin for error checking. Figure 10-4. Read Transaction Any result of a command appears after the echo of the last byte of the command. ## 10.4.4 Break Signal A start bit followed by nine low bits is a break signal (see Figure 10-5). When the monitor receives a break signal, it drives the PTA0 pin high for the duration of two bits before echoing the break signal. Figure 10-5. Break Transaction #### 10.4.5 Commands The monitor ROM uses the following commands: - READ (read memory) - WRITE (write memory) - IREAD (indexed read) - IWRITE (indexed write) - READSP (read stack pointer) - RUN (run user program) Table 10-3. READ (Read Memory) Command Technical Data MC68HC908LD64 — Rev. 2.0 Table 10-4. WRITE (Write Memory) Command Table 10-5. IREAD (Indexed Read) Command | Description | Read Next 2 Bytes in Memory from Last Address Accessed | |------------------|--------------------------------------------------------| | Operand | Specifies 2-byte address in high byte:low byte order | | Data<br>Returned | Returns contents of next two addresses | | Opcode | \$1A | | | Command Sequence | | | SENT TO MONITOR | | | IREAD IREAD DATA DATA ECHO RETURN | **Description** Write to last address accessed + 1 **Operand** Specifies single data byte Data None Returned Opcode \$19 **Command Sequence** SENT TO **MONITOR** DATA DATA **IWRITE IWRITE ECHO** Table 10-6. IWRITE (Indexed Write) Command A sequence of IREAD or IWRITE commands can sequentially access a block of memory over the full 64k-byte memory map. Description Reads stack pointer Operand None Data Returns stack pointer in high byte:low byte order Returned Opcode \$0C **Command Sequence** SENT TO **MONITOR** READSP READSP **ECHO** RETURN Table 10-7. READSP (Read Stack Pointer) Command **Technical Data** MC68HC908LD64 — Rev. 2.0 Description | Executes RTI instruction | Operand | None | Data | Returned | None | Opcode | \$28 | Command Sequence | SENT TO | MONITOR | When | MONITOR | MONITOR | ECHO | RUN | RUN Table 10-8. RUN (Run User Program) Command #### 10.4.6 Baud Rate The communication baud rate is controlled by crystal frequency and the state of the PTC3 pin upon entry into monitor mode. When PTC3 is high, the divide by ratio is 1024. If the PTC3 pin is at logic zero upon entry into monitor mode, the divide by ratio is 512. **Table 10-9. Monitor Baud Rate Selection** | Crystal Frequency | PTC3 Pin | Baud Rate | |-------------------|----------|-----------| | 9.8304 MHz | 0 | 19200 bps | | 9.8304 MHz | 1 | 9600 bps | # Monitor ROM (MON) # Section 11. Timer Interface Module (TIM) ## 11.1 Contents | 11.2 Introduction | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11.3 Features | | 11.4 Pin Name Conventions150 | | 11.5Functional Description15111.5.1TIM Counter Prescaler15311.5.2Input Capture15311.5.3Output Compare15311.5.3.1Unbuffered Output Compare15411.5.3.2Buffered Output Compare15511.5.4Pulse Width Modulation (PWM)15511.5.4.1Unbuffered PWM Signal Generation156 | | 11.5.4.2 Buffered PWM Signal Generation | | 11.6 Interrupts159 | | 11.7 Low-Power Modes 159 11.7.1 Wait Mode 159 11.7.2 Stop Mode 160 | | 11.8 TIM During Break Interrupts | | 11.9 I/O Signals | | 11.10 I/O Registers.16111.10.1 TIM Status and Control Register (TSC)16111.10.2 TIM Counter Registers (TCNTH:TCNTL)16311.10.3 TIM Counter Modulo Registers (TMODH:TMODL)16411.10.4 TIM Channel Status and Control Registers (TSC0:TSC1)165 | | 11.10.5 TIM Channel Registers (TCH0H/L:TCH1H/L) 168 | MC68HC908LD64 — Rev. 2.0 #### 11.2 Introduction This section describes the timer interface module (TIM2, Version B). The TIM is a two-channel timer that provides a timing reference with input capture, output compare, and pulse-width-modulation functions. Figure 11-1 is a block diagram of the TIM. #### 11.3 Features Features of the TIM include the following: - Two input capture/output compare channels - Rising-edge, falling-edge, or any-edge input capture trigger - Set, clear, or toggle output compare action - Buffered and unbuffered pulse width modulation (PWM) signal generation - Programmable TIM clock input - Seven-frequency internal bus clock prescaler selection - Free-running or modulo up-count operation - Toggle any channel pin on overflow - TIM counter stop and reset bits - Modular architecture expandable to eight channels #### **NOTE:** TCH1 (timer channel 1) is not bonded to an external pin on this MCU. Therefore, any references to the timer TCH1 pin in the following text should be interpreted as not available — but the internal status and control registers are still available. #### 11.4 Pin Name Conventions The TIM shares the TCH0 pin with the sync processor CLAMP output. **Table 11-1. Pin Name Conventions** | TIM Generic Pin Name: | TCH0 | |---------------------------|-------------| | Full TIM Pin Name: | CLAMP/TCH0 | | Pin Selected for TCH0 By: | ELS0B:ELS0A | Technical Data MC68HC908LD64 — Rev. 2.0 ## 11.5 Functional Description Figure 11-1 shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers, TMODH:TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence. The two TIM channels are programmable independently as input capture or output compare channels. Figure 11-1. TIM Block Diagram MC68HC908LD64 — Rev. 2.0 | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-----------------------------------|--------|---------------------------|--------|---------|------------|---------------|-----------|--------|---------| | | TIM Status and Control | | TOF | TOLE | TOTOD | 0 | 0 | D00 | D04 | DOO | | \$000A | \$000A Register | Write: | 0 | TOIE | E TSTOP | TRST | | PS2 | PS1 | PS0 | | | (TSC) | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | Read: | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | | \$000C | TIM Counter Register High (TCNTH) | Write: | | | | | | | | | | | () | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | \$000D | TIM Counter Register Low (TCNTL) | Write: | | | | | | | | | | | (10.11.2) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | TIM Counter Modulo | Read: | Diaz | D:44.4 | D:440 | D:440 | DittA | D:440 | D:40 | D:40 | | \$000E | Register High | Write: | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | | | (TMODH) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | TIM Counter Modulo | Read: | D:47 | D:tC | Dite | DitA | D:t0 | D:40 | D:t4 | D:40 | | \$000F | Register Low | Write: | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | (TMODL) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | TIM Channel 0 | Read: | CH0F | CLIOIE | MOOD | MCOA | EL COD | EL 00A | TO) /0 | QUOLANY | | \$0010 | Status and Control Register | Write: | 0 | CH0IE | MS0B | MS0A | ELS0B | ELS0A | TOV0 | CH0MAX | | | (TSC0) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | TIM Channel 0 | Read: | Diaz | D:44.4 | D:440 | D:440 | DittA | D:440 | D:40 | D:40 | | \$0011 | Register High | Write: | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | | | (TCH0H) | Reset: | Indeterminate after reset | | | | | | | | | | TIM Channel 0 | Read: | D:17 | D:10 | D'ie | DitA | D:10 | D:10 | D'14 | D:10 | | \$0012 | Register Low | Write: | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | (TCH0L) | | | ı | | ndetermina | te after rese | t | | | | | TIM Channel 1 | Read: | CH1F | OUATE | 0 | MO4A | EL 04D | S1B ELS1A | TOV1 | CH1MAX | | | Status and Control<br>Register | Write: | 0 | CH1IE | | MS1A | ELS1B | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | **Technical Data** MC68HC908LD64 — Rev. 2.0 #### 11.5.1 TIM Counter Prescaler The TIM clock source can be one of the seven prescaler outputs. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIM status and control register (TSC) select the TIM clock source. #### 11.5.2 Input Capture With the input capture function, the TIM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the TIM latches the contents of the TIM counter into the TIM channel registers, TCHxH:TCHxL. The polarity of the active edge is programmable. Input captures can generate TIM CPU interrupt requests. ### 11.5.3 Output Compare With the output compare function, the TIM can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIM can set, clear, or toggle the channel pin. Output compares can generate TIM CPU interrupt requests. MC68HC908LD64 — Rev. 2.0 #### 11.5.3.1 Unbuffered Output Compare Any output compare channel can generate unbuffered output compare pulses as described in **11.5.3 Output Compare**. The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIM channel registers. An unsynchronized write to the TIM channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIM overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIM may pass the new value before it is written. Use the following methods to synchronize unbuffered changes in the output compare value on channel x: - When changing to a smaller value, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current output compare pulse. The interrupt routine has until the end of the counter overflow period to write the new value. - when changing to a larger output compare value, enable channel x TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current counter overflow period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same counter overflow period. #### 11.5.3.2 Buffered Output Compare Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the output. Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM channel 0 registers initially controls the output on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (0 or 1) that control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. #### **NOTE:** In buffered output compare operation, do not write new output compare values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered output compares. #### 11.5.4 Pulse Width Modulation (PWM) By using the toggle-on-overflow feature with an output compare channel, the TIM can generate a PWM signal. The value in the TIM counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIM counter modulo registers. The time between overflows is the period of the PWM signal. As Figure 11-2 shows, the output compare value in the TIM channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIM to clear the channel pin on output compare if the state of the PWM pulse is logic one. Program the TIM to set the pin if the state of the PWM pulse is logic zero. MC68HC908LD64 — Rev. 2.0 Figure 11-2. PWM Period and Pulse Width The value in the TIM counter modulo registers and the selected prescaler output determines the frequency of the PWM output. The frequency of an 8-bit PWM signal is variable in 256 increments. Writing \$00FF (255) to the TIM counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is 000 (see 11.10.1 TIM Status and Control Register (TSC)). The value in the TIM channel registers determines the pulse width of the PWM output. The pulse width of an 8-bit PWM signal is variable in 256 increments. Writing \$0080 (128) to the TIM channel registers produces a duty cycle of 128/256 or 50%. #### 11.5.4.1 Unbuffered PWM Signal Generation Any output compare channel can generate unbuffered PWM pulses as described in 11.5.4 Pulse Width Modulation (PWM). The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the old value currently in the TIM channel registers. An unsynchronized write to the TIM channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIM overflow interrupt routine to write a new, smaller pulse width value may cause the compare to be missed. The TIM may pass the new value before it is written. Technical Data MC68HC908LD64 — Rev. 2.0 Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x: - When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value. - When changing to a longer pulse width, enable channel x TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period. **NOTE:** In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. #### 11.5.4.2 Buffered PWM Signal Generation Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the pulse width of the output. Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The TIM channel 0 registers initially control the pulse width on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM channel registers (0 or 1) that control the pulse width are the ones written to last. TSC0 controls and monitors the buffered PWM function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin. MC68HC908LD64 — Rev. 2.0 NOTE: In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered PWM signals. #### 11.5.4.3 PWM Initialization To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure: - 1. In the TIM status and control register (TSC): - Stop the TIM counter by setting the TIM stop bit, TSTOP. - Reset the TIM counter by setting the TIM reset bit, TRST. - 2. In the TIM counter modulo registers (TMODH:TMODL), write the value for the required PWM period. - 3. In the TIM channel x registers (TCHxH:TCHxL), write the value for the required pulse width. - 4. In TIM channel x status and control register (TSCx): - a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. (See Table 11-3.) - b. Write 1 to the toggle-on-overflow bit, TOVx. - c. Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. (See Table 11-3.) NOTE: In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. 5. In the TIM status control register (TSC), clear the TIM stop bit, TSTOP. Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM channel 0 registers (TCH0H:TCH0L) initially control the buffered PWM output. TIM status control register 0 (TSCR0) controls and monitors the PWM signal from the linked channels. MS0B takes priority over MS0A. Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIM overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0% duty cycle output. Setting the channel x maximum duty cycle bit (CHxMAX) and clearing the TOVx bit generates a 100% duty cycle output. See 11.10.4 TIM Channel Status and Control Registers (TSC0:TSC1). ## 11.6 Interrupts The following TIM sources can generate interrupt requests: - TIM overflow flag (TOF) The TOF bit is set when the TIM counter value rolls over to \$0000 after matching the value in the TIM counter modulo registers. The TIM overflow interrupt enable bit, TOIE, enables TIM overflow CPU interrupt requests. TOF and TOIE are in the TIM status and control register. - TIM channel flags (CH1F:CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. Channel x TIM CPU interrupt requests are controlled by the channel x interrupt enable bit, CHxIE. Channel x TIM CPU interrupt requests are enabled when CHxIE=1. CHxF and CHxIE are in the TIM channel x status and control register. #### 11.7 Low-Power Modes The WAIT and STOP instructions puts the MCU in low-power-consumption standby modes. #### 11.7.1 Wait Mode The TIM remains active after the execution of a WAIT instruction. In wait mode the TIMA registers are not accessible by the CPU. Any enabled CPU interrupt request from the TIM can bring the MCU out of wait mode. MC68HC908LD64 — Rev. 2.0 If TIM functions are not required during wait mode, reduce power consumption by stopping the TIM before executing the WAIT instruction. #### 11.7.2 Stop Mode The TIM is inactive after the execution of a STOP instruction. The STOP instruction does not affect register conditions or the state of the TIM counter. TIM operation resumes when the MCU exit stop mode after an external interrupt. # 11.8 TIM During Break Interrupts A break interrupt stops the TIM counter. The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. (See 23.6.4 SIM Break Flag Control Register.) To allow software to clear status bits during a break interrupt, write a logic one to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect status bits during the break state, write a logic zero to the BCFE bit. With BCFE at logic zero (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic zero. After the break, doing the second step clears the status bit. # 11.9 I/O Signals The TIM channel I/O pin is CLAMP/TCH0. The pin is shared with sync processor CLAMP output signal. TCH0 pin is programmable independently as an input capture pin or an output compare pin. It also can be configured as a buffered output compare or buffered PWM pin. ## 11.10 I/O Registers The following I/O registers control and monitor operation of the TIM: - TIM status and control register (TSC) - TIM counter registers (TCNTH:TCNTL) - TIM counter modulo registers (TMODH:TMODL) - TIM channel status and control registers (TSC0 and TSC1) - TIM channel registers (TCH0H:TCH0L and TCH1H:TCH1L) #### 11.10.1 TIM Status and Control Register (TSC) The TIM status and control register does the following: - Enables TIM overflow interrupts - Flags TIM overflows - Stops the TIM counter - Resets the TIM counter - Prescales the TIM counter clock Figure 11-3. TIM Status and Control Register (TSC) #### TOF — TIM Overflow Flag Bit This read/write flag is set when the TIM counter resets to \$0000 after reaching the modulo value programmed in the TIM counter modulo registers. Clear TOF by reading the TIM status and control register when TOF is set and then writing a logic zero to TOF. If another TIM MC68HC908LD64 — Rev. 2.0 overflow occurs before the clearing sequence is complete, then writing logic zero to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a logic one to TOF has no effect. - 1 = TIM counter has reached modulo value - 0 = TIM counter has not reached modulo value #### TOIE — TIM Overflow Interrupt Enable Bit This read/write bit enables TIM overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit. - 1 = TIM overflow interrupts enabled - 0 = TIM overflow interrupts disabled #### TSTOP — TIM Stop Bit This read/write bit stops the TIM counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM counter until software clears the TSTOP bit. - 1 = TIM counter stopped - 0 = TIM counter active # **NOTE:** Do not set the TSTOP bit before entering wait mode if the TIM is required to exit wait mode. #### TRST — TIM Reset Bit Setting this write-only bit resets the TIM counter and the TIM prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIM counter is reset and always reads as logic zero. Reset clears the TRST bit. - 1 = Prescaler and TIM counter cleared - 0 = No effect # **NOTE:** Setting the TSTOP and TRST bits simultaneously stops the TIM counter at a value of \$0000. #### PS[2:0] — Prescaler Select Bits These read/write bits select either the TCLK pin or one of the seven prescaler outputs as the input to the TIM counter as **Table 11-2** shows. Reset clears the PS[2:0] bits. | PS2 | PS1 | PS0 | TIM Clock Source | |-----|-----|-----|-------------------------| | 0 | 0 | 0 | Internal Bus Clock ÷ 1 | | 0 | 0 | 1 | Internal Bus Clock ÷ 2 | | 0 | 1 | 0 | Internal Bus Clock ÷ 4 | | 0 | 1 | 1 | Internal Bus Clock ÷ 8 | | 1 | 0 | 0 | Internal Bus Clock ÷ 16 | | 1 | 0 | 1 | Internal Bus Clock ÷ 32 | | 1 | 1 | 0 | Internal Bus Clock ÷ 64 | | 1 | 1 | 1 | Not available | **Table 11-2. Prescaler Selection** #### 11.10.2 TIM Counter Registers (TCNTH:TCNTL) The two read-only TIM counter registers contain the high and low bytes of the value in the TIM counter. Reading the high byte (TCNTH) latches the contents of the low byte (TCNTL) into a buffer. Subsequent reads of TCNTH do not affect the latched TCNTL value until TCNTL is read. Reset clears the TIM counter registers. Setting the TIM reset bit (TRST) also clears the TIM counter registers. Figure 11-4. TIM Counter Registers (TCNTH:TCNTL) MC68HC908LD64 — Rev. 2.0 **NOTE:** If you read TCNTH during a break interrupt, be sure to unlatch TCNTL by reading TCNTL before exiting the break interrupt. Otherwise, TCNTL retains the value latched during the break. #### 11.10.3 TIM Counter Modulo Registers (TMODH:TMODL) The read/write TIM modulo registers contain the modulo value for the TIM counter. When the TIM counter reaches the modulo value, the overflow flag (TOF) becomes set, and the TIM counter resumes counting from \$0000 at the next clock. Writing to the high byte (TMODH) inhibits the TOF bit and overflow interrupts until the low byte (TMODL) is written. Reset sets the TIM counter modulo registers. Figure 11-5. TIM Counter Modulo Registers (TMODH:TMODL) **NOTE:** Reset the TIM counter before writing to the TIM counter modulo registers. #### 11.10.4 TIM Channel Status and Control Registers (TSC0:TSC1) Each of the TIM channel status and control registers does the following: - Flags input captures and output compares - Enables input capture and output compare interrupts - Selects input capture, output compare, or PWM operation - Selects high, low, or toggling output on output compare - Selects rising edge, falling edge, or any edge as the active input capture trigger - Selects output toggling on TIM overflow - Selects 100% PWM duty cycle - Selects buffered or unbuffered output compare/PWM operation Figure 11-6. TIM Channel Status and Control Registers (TSC0:TSC1) #### CHxF — Channel x Flag Bit When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is MC68HC908LD64 — Rev. 2.0 an output compare channel, CHxF is set when the value in the TIM counter registers matches the value in the TIM channel x registers. When TIM CPU interrupt requests are enabled (CHxIE=1), clear CHxF by reading the TIM channel x status and control register with CHxF set and then writing a logic zero to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing logic zero to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF. Reset clears the CHxF bit. Writing a logic one to CHxF has no effect. - 1 = Input capture or output compare on channel x - 0 = No input capture or output compare on channel x #### CHxIE — Channel x Interrupt Enable Bit This read/write bit enables TIM CPU interrupt service requests on channel x. Reset clears the CHxIE bit. - 1 = Channel x CPU interrupt requests enabled - 0 = Channel x CPU interrupt requests disabled #### MSxB — Mode Select Bit B This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIM channel 0 status and control register. Setting MS0B disables the channel 1 status and control register and reverts TCH1 to general-purpose I/O. Reset clears the MSxB bit. - 1 = Buffered output compare/PWM operation enabled - 0 = Buffered output compare/PWM operation disabled #### MSxA — Mode Select Bit A When ELSxB:A $\neq$ 00, this read/write bit selects either input capture operation or unbuffered output compare/PWM operation. - See **Table 11-3**. - 1 = Unbuffered output compare/PWM operation - 0 = Input capture operation When ELSxB:A = 00, this read/write bit selects the initial output level of the TCHx pin. (See **Table 11-3**.) Reset clears the MSxA bit. - 1 = Initial output level low - 0 = Initial output level high **NOTE:** Before changing a channel function by writing to the MSxB or MSxA bit, set the TSTOP and TRST bits in the TIM status and control register (TSC). ELSxB and ELSxA — Edge/Level Select Bits When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x. When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs. When ELS0B and ELS0A are both clear, channel 0 is not connected to the CLAMP/TCH0 pin. The pin is available as the CLAMP output of the sync processor. **Table 11-3** shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits. **MSxB MSxA ELSxB ELSxA** Mode Configuration Pin is CLAMP of sync processor<sup>(1)</sup>; Χ 0 0 0 Initial Output Level High Output Preset Pin is CLAMP of sync processor<sup>(1)</sup>; Χ 1 0 0 Initial Output Level Low 0 0 0 1 Capture on Rising Edge Only Input 0 0 1 0 Capture on Falling Edge Only Capture Capture on Rising or Falling Edge 0 0 1 1 0 0 Toggle Output on Compare 1 1 Output 0 1 1 0 Compare Clear Output on Compare or PWM Set Output on Compare 0 1 1 1 Χ 1 0 1 Buffered Toggle Output on Compare Output 1 Х 1 0 Clear Output on Compare Compare or Buffered 1 Χ 1 1 Set Output on Compare **PWM** Table 11-3. Mode, Edge, and Level Selection #### Notes: **NOTE:** Before enabling a TIM channel register for input capture operation, make sure that the TCHx pin is stable for at least two bus clocks. MC68HC908LD64 — Rev. 2.0 <sup>1.</sup> For CLAMP/TCH0 pin only. #### TOVx — Toggle-On-Overflow Bit When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIM counter overflows. When channel x is an input capture channel, TOVx has no effect. Reset clears the TOVx bit. - 1 = Channel x pin toggles on TIM counter overflow. - 0 = Channel x pin does not toggle on TIM counter overflow. # **NOTE:** When TOVx is set, a TIM counter overflow takes precedence over a channel x output compare if both occur at the same time. #### CHxMAX — Channel x Maximum Duty Cycle Bit When the TOVx bit is at logic zero, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As **Figure 11-7** shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared. Figure 11-7. CHxMAX Latency #### 11.10.5 TIM Channel Registers (TCH0H/L:TCH1H/L) These read/write registers contain the captured TIM counter value of the input capture function or the output compare value of the output compare function. The state of the TIM channel registers after reset is unknown. In input capture mode (MSxB:MSxA = 0:0), reading the high byte of the TIM channel x registers (TCHxH) inhibits input captures until the low byte (TCHxL) is read. Technical Data MC68HC908LD64 — Rev. 2.0 In output compare mode (MSxB:MSxA $\neq$ 0:0), writing to the high byte of the TIM channel x registers (TCHxH) inhibits output compares until the low byte (TCHxL) is written. Figure 11-8. TIM Channel Registers (TCH0H/L:TCH1H/L) MC68HC908LD64 — Rev. 2.0 # Section 12. Pulse Width Modulator (PWM) #### 12.1 Contents | 12.2 | Introduction | 171 | |--------|---------------------------------------|-----| | 12.3 | Functional Description | 171 | | 12.4 | PWM Registers | 173 | | 12.4.1 | PWM Data Registers 0 to 7 (0PWM–7PWM) | 173 | | 12.4.2 | PWM Control Register (PWMCR) | 174 | #### 12.2 Introduction Eight 8-bit PWM channels are available on the MC68HC908LD64. Channels 0 to 7 are shared with port-B I/O pins under the control of the PWM control register. # 12.3 Functional Description Each 8-Bit PWM channel is composed of an 8-bit register which contains a 5-bit PWM in MSB portion and a 3-bit binary rate multiplier (BRM) in LSB portion. There are eight PWM data registers, controlling each PWM channel. The value programmed in the 5-bit PWM portion will determine the pulse length of the output. The clock to the 5-bit PWM portion is the system bus clock, the repetition rate of the output is hence 187.5kHz at 6MHz clock. The 3-bit BRM will generate a number of narrow pulses which are equally distributed among an 8-PWM-cycle frame. The number of pulses generated is equal to the number programmed in the 3-bit BRM portion. Example of the waveforms are shown in **Figure 12-4**. MC68HC908LD64 — Rev. 2.0 # **Pulse Width Modulator (PWM)** Combining the 5-bit PWM together with the 3-bit BRM, the average duty cycle at the output will be (M+N/8)/32, where M is the content of the 5-bit PWM portion, and N is the content of the 3-bit BRM portion. Using this mechanism, a true 8-bit resolution PWM type DAC with reasonably high repetition rate can be obtained. The value of each PWM data register is continuously compared with the content of an internal counter to determine the state of each PWM channel output pin. Double buffering is not used in this PWM design. | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|---------------------------------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------| | \$0070 | PWM0 Data Register<br>(0PWM) | Read:<br>Write: | 0PWM4 | 0PWM3 | 0PWM2 | 0PWM1 | 0PWM0 | 0BRM2 | 0BRM1 | 0BRM0 | | \$0071 | PWM1 Data Register<br>(1PWM) | Read:<br>Write: | 1PWM4 | 1PWM3 | 1PWM2 | 1PWM1 | 1PWM0 | 1BRM2 | 1BRM1 | 1BRM0 | | \$0072 | PWM2 Data Register<br>(2PWM) | Read:<br>Write: | 2PWM4 | 2PWM3 | 2PWM2 | 2PWM1 | 2PWM0 | 2BRM2 | 2BRM1 | 2BRM0 | | \$0073 | PWM3 Data Register<br>(3PWM) | Read:<br>Write: | 3PWM4 | 3PWM3 | 3PWM2 | 3PWM1 | 3PWM0 | 3BRM2 | 3BRM1 | 3BRM0 | | \$0074 | PWM4 Data Register<br>(4PWM) | Read:<br>Write: | 4PWM4 | 4PWM3 | 4PWM2 | 4PWM1 | 4PWM0 | 4BRM2 | 4BRM1 | 4BRM0 | | \$0075 | PWM5 Data Register<br>(5PWM) | Read:<br>Write: | 5PWM4 | 5PWM3 | 5PWM2 | 5PWM1 | 5PWM0 | 5BRM2 | 5BRM1 | 5BRM0 | | \$0076 | PWM6 Data Register<br>(6PWM) | Read:<br>Write: | 6PWM4 | 6PWM3 | 6PWM2 | 6PWM1 | 6PWM0 | 6BRM2 | 6BRM1 | 6BRM0 | | \$0077 | PWM7 Data Register<br>(7PWM) | Read:<br>Write: | 7PWM4 | 7PWM3 | 7PWM2 | 7PWM1 | 7PWM0 | 7BRM2 | 7BRM1 | 7BRM0 | | \$0078 | PWM Control Register<br>(PWMCR) | Read:<br>Write: | PWM7E | PWM6E | PWM5E | PWM4E | PWM3E | PWM2E | PWM1E | PWM0E | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 12-1. PWM I/O Register Summary #### 12.4 PWM Registers The PWM module uses of nine registers for data and control functions. - PWM data registers (\$0070-\$0077) - PWM control register (\$0078) #### 12.4.1 PWM Data Registers 0 to 7 (0PWM-7PWM) Figure 12-2. PWM Data Registers 0 to 7 (0PWM-7PWM) The output waveform of the eight PWM channels are each configured by an 8-bit register, which contains a 5-bit PWM in MSB portion and a 3-bit binary rate multiplier (BRM) in LSB portion #### xPWM4-xPWM0 — PWM Bits The value programmed in the 5-bit PWM portion will determine the pulse length of the output. The clock to the 5-bit PWM portion is the system bus clock, the repetition rate of the output is hence $f_{OP} \div 32$ . Examples of PWM output waveforms are shown in Figure 12-4. #### xBRM2-xBRM0 — Binary Rate Multiplier Bits The 3-bit BRM will generate a number of narrow pulses which are equally distributed among an 8-PWM-cycle frame. The number of pulses generated is equal to the number programmed in the 3-bit BRM portion. Examples of PWM output waveforms are shown in Figure 12-4. #### 12.4.2 PWM Control Register (PWMCR) Figure 12-3. PWM Control Register (PWMCR) PWM7E-PWM0E — PWM Output Enable Setting a bit to 1 will enable the corresponding PWM channel to use as PWM output. A zero configures the corresponding PWM pin as a standard I/O port pin. Reset clears these bits. 1 = Port pin configured as PWM output 0 = Port pin configured as standard I/O port pin. Table 12-1. PWM Channels and Port I/O pins | Port Pin | PWM Channel | Control Bit | |----------|-------------|-------------| | PTB0 | PWM0 | PWM0E | | PTB1 | PWM1 | PWM1E | | PTB2 | PWM2 | PWM2E | | PTB3 | PWM3 | PWM3E | | PTB4 | PWM4 | PWM4E | | PTB5 | PWM5 | PWM5E | | PTB6 | PWM6 | PWM6E | | PTB7 | PWM7 | PWM7E | | N | PWM cycles where pulses are inserted in a 8-cycle frame | Number of inserted pulses in a 8-cycle frame | |-----|---------------------------------------------------------|----------------------------------------------| | xx1 | 4 | 1 | | x1x | 2, 6 | 2 | | 1xx | 1, 3, 5, 7 | 4 | Figure 12-4. 8-Bit PWM Output Waveforms # Pulse Width Modulator (PWM) # Section 13. Analog-to-Digital Converter (ADC) ## 13.1 Contents | 13.2 | Introduction | |--------------------------------------------------------|-------------------------------------| | 13.3 | Features | | 13.4<br>13.4.1<br>13.4.2<br>13.4.3 | Conversion Time | | 13.4.4<br>13.4.5 | | | 13.5 | Interrupts | | 13.6<br>13.6.1<br>13.6.2 | Low-Power Modes | | 13.7<br>13.7.1<br>13.7.2<br>13.7.3<br>13.7.4<br>13.7.5 | ADC Voltage Reference Low Pin (VRH) | | 13.8<br>13.8.1<br>13.8.2<br>13.8.3 | | MC68HC908LD64 — Rev. 2.0 # Analog-to-Digital Converter (ADC) #### 13.2 Introduction This section describes the analog-to-digital converter (ADC). The ADC is a 6-channel 8-bit successive approximation ADC. #### 13.3 Features Features of the ADC module include: - Six channels with multiplexed input - Linear successive approximation - 8-bit resolution - Single or continuous conversion - Conversion complete flag or conversion complete interrupt - Selectable ADC clock Figure 13-1. ADC I/O Register Summary # 13.4 Functional Description Six ADC channels are available for sampling external sources at pins PTC5–PTC0. An analog multiplexer allows the single ADC converter to select one of the six ADC channels as ADC voltage input (ADCVIN). ADCVIN is converted by the successive approximation register-based counters. The ADC resolution is eight bits. When the conversion is completed, ADC puts the result in the ADC data register and sets a flag or generates an interrupt. **Figure 13-2** shows a block diagram of the ADC. Figure 13-2. ADC Block Diagram MC68HC908LD64 — Rev. 2.0 # Analog-to-Digital Converter (ADC) #### 13.4.1 ADC Port I/O Pins PTC5/ADC5—PTC0/ADC0 are general-purpose I/O pins that are shared with the ADC channels. The channel select bits, ADCH[4:0], in the ADC status and control register define which ADC channel/port pin will be used as the input signal. The ADC overrides the port I/O logic by forcing that pin as input to the ADC. The remaining ADC channels/port pins are controlled by the port I/O logic and can be used as general-purpose I/O. Writes to the port register or DDR will not have any affect on the port pin that is selected by the ADC. Read of a port pin which is in use by the ADC will return a logic 0 if the corresponding DDR bit is at logic 0. If the DDR bit is at logic 1, the value in the port data latch is read. #### 13.4.2 Voltage Conversion When the input voltage to the ADC equals to VRH, the ADC converts the signal to \$FF (full scale). If the input voltage equals to VRL, the ADC converts it to \$00. Input voltages between VRH and VRL is a straight-line linear conversion. All other input voltages will result in \$FF if greater than VRH and \$00 if less than VRL. **NOTE:** Input voltage should not exceed the analog supply voltages. #### 13.4.3 Conversion Time Sixteen ADC internal clocks are required to perform one conversion. The ADC starts a conversion on the first rising edge of the ADC internal clock immediately following a write to the ADSCR. If the ADC internal clock is selected to run at 1 MHz, then one conversion will take 16 $\mu$ s to complete. With a 1 MHz ADC internal clock the maximum sample rate is 62.5 kHz. Conversion time = $$\frac{16 \text{ to 17 ADC cycles}}{\text{ADC frequency}}$$ Number of bus cycles = conversion time $\times$ bus frequency #### 13.4.4 Continuous Conversion In the continuous conversion mode, the ADC continuously converts the selected channel filling the ADC data register with new data after each conversion. Data from the previous conversion will be overwritten whether that data has been read or not. Conversions will continue until the ADCO bit is cleared. The conversion complete bit, COCO, in the ADC status and control register is set after each conversion and can be cleared by writing to the ADC status and control register or reading of the ADC data register. ### 13.4.5 Accuracy and Precision The conversion process is monotonic and has no missing codes. # 13.5 Interrupts When the AIEN bit is set, the ADC module is capable of generating a CPU interrupt after each ADC conversion. A CPU interrupt is generated if the COCO bit is at logic 0. The COCO bit is not used as a conversion complete flag when interrupts are enabled. The interrupt vector is defined in Table 2-1. Vector Addresses. #### 13.6 Low-Power Modes The WAIT and STOP instruction can put the MCU in low-power consumption standby modes. #### 13.6.1 Wait Mode The ADC continues normal operation during wait mode. Any enabled CPU interrupt request from the ADC can bring the MCU out of wait mode. If the ADC is not required to bring the MCU out of wait mode, power down the ADC by setting the ADCH[4:0] bits in the ADC status and control register to logic 1's before executing the WAIT instruction. MC68HC908LD64 — Rev. 2.0 # **Analog-to-Digital Converter (ADC)** #### 13.6.2 Stop Mode The ADC module is inactive after the execution of a STOP instruction. Any pending conversion is aborted. ADC conversions resume when the MCU exits stop mode. Allow one conversion cycle to stabilize the analog circuitry before attempting a new ADC conversion after exiting stop mode. # 13.7 I/O Signals The ADC module has six channels that are shared with port C I/O pins, PTC5/ADC5–PTC0/ADC0. #### 13.7.1 ADC Analog Power Pin (VDDA) The ADC analog portion uses VDDA as its power pin. Connect the VDDA pin to the same voltage potential as VDD. External filtering may be necessary to ensure clean VDDA for good results. NOTE: Route Route VDDA carefully for maximum noise immunity and place bypass capacitors as close as possible to the package. # 13.7.2 ADC Analog Ground Pin (VSSA) The ADC analog portion uses VSSA as its ground pin. Connect the VSSA pin to the same voltage potential as VSS. # 13.7.3 ADC Voltage Reference High Pin (VRH) VRH is the high voltage reference for the ADC. # 13.7.4 ADC Voltage Reference Low Pin (VRL) VRL is the low voltage reference for the ADC. # 13.7.5 ADC Voltage In (ADCVIN) ADCVIN is the input voltage signal from one of the six ADC channels to the ADC module. **Technical Data** MC68HC908LD64 — Rev. 2.0 # 13.8 I/O Registers Three I/O registers control and monitor ADC operation: - ADC status and control register (ADSCR) - ADC data register (ADR) - ADC input clock register (ADICLK) #### 13.8.1 ADC Status and Control Register Function of the ADC status and control register is described here. Figure 13-3. ADC Status and Control Register (ADSCR) #### COCO — Conversions Complete Bit When the AIEN bit is a logic 0, the COCO is a read-only bit which is set each time a conversion is completed. This bit is cleared whenever the ADC status and control register is written, or whenever the ADC data register is read. Reset clears this bit. When the AIEN bit is a logic 1 (CPU interrupt enabled), the COCO is a read-only bit, and will always be logic 0 when read. 1 = conversion completed (AIEN = 0) 0 = conversion not completed (AIEN = 0) #### AIEN — ADC Interrupt Enable Bit When this bit is set, an interrupt is generated at the end of an ADC conversion. The interrupt signal is cleared when the data register is read or the status and control register is written. Reset clears the AIEN bit. 1 = ADC interrupt enabled 0 = ADC interrupt disabled MC68HC908LD64 — Rev. 2.0 # Analog-to-Digital Converter (ADC) ADCO — ADC Continuous Conversion Bit When set, the ADC will convert samples continuously and update the ADR register at the end of each conversion. Only one conversion is allowed when this bit is cleared. Reset clears the ADCO bit. 1 = Continuous ADC conversion 0 = One ADC conversion ADCH[4:0] — ADC Channel Select Bits ADCH[4:0] form a 5-bit field which is used to select one of the ADC channels or reference voltages. The five channel select bits are detailed in the **Table 13-1**. **NOTE:** Care should be taken when using a port pin as both an analog and a digital input simultaneously to prevent switching noise from corrupting the analog signal. **NOTE:** Recovery from the disabled state requires one conversion cycle to stabilize. ADCH4 ADCH3 ADCH2 ADCH1 ADCH0 **ADC Channel Input Select** 0 0 0 0 0 ADC<sub>0</sub> PTC0/ADC0 0 0 0 0 1 ADC1 PTC1/ADC1 0 0 0 1 0 ADC2 PTC2/ADC2 0 0 0 ADC3 PTC3/ADC3 0 ADC4 PTC4/ADC4 0 1 0 0 ADC5 PTC5/ADC5 0 0 1 0 1 0 0 1 0 $\downarrow$ $\downarrow$ $\downarrow$ $\downarrow$ $\downarrow$ Unused<sup>(1)</sup> 1 1 0 1 0 1 1 0 1 1 Reserved Unused 1 1 1 0 0 VRH 1 1 1 0 1 1 1 1 1 0 **VRL** Table 13-1. MUX Channel Select #### Notes: 1 1 1 1 Technical Data MC68HC908LD64 — Rev. 2.0 ADC power off 1 <sup>1.</sup> If any unused channels are selected, the resulting ADC conversion will be unknown. #### 13.8.2 ADC Data Register One 8-bit result register, ADC data register (ADR), is provided. This register is updated each time an ADC conversion completes. Figure 13-4. ADC Data Register (ADR) #### 13.8.3 ADC Input Clock Register The ADC input clock register (ADICLK) selects the clock frequency for the ADC. Figure 13-5. ADC Input Clock Register (ADICLK) ADIV[2:0] — ADC Clock Prescaler Bits ADIV[2:0] form a 3-bit field which selects the divide ratio used by the ADC to generate the internal ADC clock. **Table 13-2** shows the available clock configurations. The ADC clock should be set to approximately 1MHz. # Analog-to-Digital Converter (ADC) Table 13-2. ADC Clock Divide Ratio | ADIV2 | ADIV1 | ADIV0 | ADC Clock Rate | |-------|-------|-------|----------------------| | 0 | 0 | 0 | ADC Input Clock ÷ 1 | | 0 | 0 | 1 | ADC Input Clock ÷ 2 | | 0 | 1 | 0 | ADC Input Clock ÷ 4 | | 0 | 1 | 1 | ADC Input Clock ÷ 8 | | 1 | Х | Х | ADC Input Clock ÷ 16 | X = don't care # Section 14. Universal Serial Bus Module (USB) # 14.1 Contents | 14.2 Introduction | |-----------------------------------------------------------------| | 14.3 Features | | 14.4 I/O Pins | | 14.5 Overview | | 14.6 Hub Function I/O Registers19 | | 14.6.1 USB Hub Root Port Control Register (HRPCR)19 | | 14.6.2 USB Hub Downstream Port Control Registers | | (HDP1CR-HDP4CR)19 | | 14.6.3 USB SIE Timing Interrupt Register (SIETIR) 198 | | 14.6.4 USB SIE Timing Status Register (SIETSR) | | 14.6.5 USB Hub Address Register (HADDR) | | 14.6.6 USB Hub Interrupt Register 0 (HIR0)203 | | 14.6.7 USB Hub Control Register 0 (HCR0) | | 14.6.8 USB Hub Endpoint 1 Control and Data Register (HCDR) .200 | | 14.6.9 USB Hub Status Register (HSR) | | 14.6.10 USB Hub Endpoint 0 Data Registers (HE0D0-HE0D7)209 | | 14.7 Embedded Device Function I/O Registers | | 14.7.1 USB Embedded Device Address Register (DADDR)210 | | 14.7.2 USB Embedded Device Interrupt Register 0 (DIR0) 210 | | 14.7.3 USB Embedded Device Interrupt Register 1 (DIR1) 21 | | 14.7.4 USB Embedded Device Control Register 0 (DCR0) 213 | | 14.7.5 USB Embedded Device Control Register 1 (DCR1) 21 | | 14.7.6 USB Embedded Device Control Register 2 (DCR2) 210 | | 14.7.7 USB Embedded Device Status Register (DSR)21 | | 14.7.8 USB Embedded Device Endpoint 0 Data Registers | | (DE0D0–DE0D7)21 | | 14.7.9 USB Embedded Device Endpoint 1/2 Data Registers | | (DE1D0-DE1D7)21 | | | #### 14.2 Introduction This section describes the Universal Serial Bus (USB) module. This MC68HC908LD64's USB module supports both embedded full-speed device and hub functions with one upstream port and four downstream ports. #### 14.3 Features Features of the USB module include the following: - Integrated USB transceiver supporting both full-speed and low-speed functions - USB data control logic - Packet decoding/generation - CRC generation and checking - NRZI encoding/decoding - Bit-stuffing - USB reset support - Suspend and resume operations - Remote wakeup support - STALL, NAK, and ACK handshake generation Features of the hub function include the following: - Hub control endpoint 0 - 8-byte transmit buffer - 8-byte receive buffer - Hub interrupt endpoint 1 - 1-byte transmit buffer - USB interrupts - Transaction interrupt driven - Start of frame interrupt - EOF2 interrupt - End of packet interrupt - Signal transition interrupt - Frame timer locked interrupt - Hub repeater and controller function - Downstream and upstream connectivity - Bus state evaluation - Selective reset, suspend and resume - Fault condition hardware detection Features of the embedded device function include the following: - Device control endpoint 0 - 8-byte transmit buffer - 8-byte receive buffer - Device interrupt endpoints 1 and 2 - 8-byte transmit buffer - USB generated interrupts - transaction interrupt driven #### 14.4 I/O Pins The USB module uses ten I/O pin (five pairs), with two dedicated pins for the upstream port pair and eight shared port I/O pins for the downstream ports. The full name of the USB I/O pins are listed in **Table 14-1**. The generic pin name appear in the text that follows. Table 14-1. USB I/O Pins | USB<br>Generic Pin Names: | Full MCU Pin Names: | Pin Selected for USB Function By: | |---------------------------|---------------------|-----------------------------------| | D0+ | DPLUS0 | | | D0- | DMINUS0 | _ | | D1+ | PTE0/DPLUS1 | USBDS1E bit in PECR (\$0068) | | D1- | PTE1/DMINUS1 | OSBOSTE BILITIFECK (\$0000) | | D2+ | PTE2/DPLUS2 | USBDS2E bit in PECR (\$0068) | | D2- | PTE3/DMINUS2 | OSBDSZE BILIII FECK (\$0000) | | D3+ | PTE4/DPLUS3 | USBDS3E bit in PECR (\$0068) | | D3- | PTE5/DMINUS3 | - USBDSSE BILITI FECK (\$0000) | | D4+ | PTE6/DPLUS4 | USBDS4E bit in PECR (\$0068) | | D4- | PTE7/DMINUS4 | - 030034L bit iii FECK (\$0000) | | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | |------------------------------------------------------------------|-----------------------------------------|----------------------------------|----------------------------------|--------|--------|-------------|---------------|----------|---------|---------|--|--| | \$0020 | USB Embedded Device | Read: | DE0Rx7 | DE0Rx6 | DE0Rx5 | DE0Rx4 | DE0Rx3 | DE0Rx2 | DE0Rx1 | DE0Rx0 | | | | to Endpoint 0 Data<br>\$0027 Register 0 to 7<br>(DE0D0 to DE0D7) | Write: | DE0Tx7 | DE0Tx6 | DE0Tx5 | DE0Tx4 | DE0Tx3 | DE0Tx2 | DE0Tx1 | DE0Tx0 | | | | | | Reset: | Reset: Indeterminate after reset | | | | | | | | | | | | \$0028 USB Embedded Device | Read: | | | | | | | | | | | | | to | Endpoint 1/2 Data<br>Register 0 to 7 | Write: | DE1Tx7 | DE1Tx6 | DE1Tx5 | DE1Tx4 | DE1Tx3 | DE1Tx2 | DE1Tx1 | DE1Tx0 | | | | \$1117E | (DE1D0 to DE1D7) | Reset: | | | | Indetermina | te after rese | t | | | | | | \$0030 | to Data Register 0 to 7 | Read: | HE0Rx7 | HE0Rx6 | HE0Rx5 | HE0Rx4 | HE0Rx3 | HE0Rx2 | HE0Rx1 | HE0Rx0 | | | | to | | Write: | HE0Tx7 | HE0Tx6 | HE0Tx5 | HE0Tx4 | HE0Tx3 | HE0Tx2 | HE0Tx1 | HE0Tx0 | | | | \$0037 | (HE0D0 to HE0D7) | Reset: | Reset: Indeterminate after reset | | | | | | | | | | | | USB Embedded Device | Read: | 0 | 0 | 0 | 0 | ENABLE2 | ENABLE1 | DSTALL2 | DSTALL1 | | | | \$0047 | Control Register 2 | Write: | | | | | LINADELZ | LINABLET | DOTALLE | DOTALLI | | | | | (DCR2) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | \$0048 | USB Embedded Device<br>Address Register | Read:<br>Write: | DEVEN | DADD6 | DADD5 | DADD4 | DADD3 | DADD2 | DADD1 | DADD0 | | | | | (DADDR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | X = Indeterr | minate | | = Unimpler | mented | | | | | | Figure 14-1. USB I/O Register Summary Technical Data MC68HC908LD64 — Rev. 2.0 Figure 14-1. USB I/O Register Summary MC68HC908LD64 - Rev. 2.0 | \$0058 | USB Hub Address<br>Register | Read:<br>Write: | USBEN | ADD6 | ADD5 | ADD4 | ADD3 | ADD2 | ADD1 | ADD0 | |---------|-------------------------------------------------|-----------------|--------------|--------|-------|------------|---------|--------|---------|---------| | (HADDR) | | Reset: | 0* | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | * RSTF | and USBEN are reset by a p | ower-o | n reset (PO | | | | | | | | | | USB Hub Interrupt | Read: | TXDF | RXDF | 0 | 0 | TXDIE | RXDIE | 0 | 0 | | \$0059 | Register 0 | | | | | | IXDIL | IVADIL | TXDFR | RXDFR | | (HIR0) | (HIR0) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | USB Hub Control | Read: | TSEQ | STALL0 | TXE | RXE | TPSIZ3 | TPSIZ2 | TPSIZ1 | TPSIZ0 | | \$005B | Register 0 | Write: | ISEQ | STALLU | IVE | NAE | 11 3123 | TFOILE | 11 3121 | 11 3120 | | (HC | (HCR0) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$005C | USB Hub Endpoint 1<br>Control and Data Register | Read:<br>Write: | STALL1 | PNEW | PCHG5 | PCHG4 | PCHG3 | PCHG2 | PCHG1 | PCHG0 | | | (HCDR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | HODILL OX A D. LA | Read: | RSEQ | SETUP | TX1ST | 0 | RPSIZ3 | RPSIZ2 | RPSIZ1 | RPSIZ0 | | \$005D | USB Hub Status Register (HSR) | Write: | | | | TX1STR | | | | | | | (1.01.) | Reset: | Х | Х | Х | 0 | Х | Х | Х | X | | | USB Hub Root Port | Read: | 0 | 0 | 0 | RESUM0 | SHEDND | 0 | D0+ | D0- | | \$005E | Control Register | Write: | | | | INEGUIVIU | SUSPND | | | | | | (HRPCR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | Х | Х | | | | | X = Indeterr | minate | | = Unimpler | mented | | | | | | | | | | | | | | | | Figure 14-1. USB I/O Register Summary #### 14.5 Overview This USB module is designed to serve as a compound device. An embedded full-speed device function is combined with a hub in a single USB module. For the hub sub-module, five basic properties can be supported by the hardware or the software: connectivity behavior, power management, device connect/disconnect detection, bus fault detection and recovery, and full/low-speed device traffic control. Endpoint 0 of the hub sub-module functions as a receive/transmit control endpoint. Endpoint 1 of the hub sub-module functions as interrupt transfer to report the device change state. For the embedded device sub-module, three types of USB data transfers are supported: control, interrupt, and bulk (transmit only). Endpoint 0 of the embedded device sub-module functions as a receive/transmit control endpoint. Endpoints 1 and 2 of the embedded device sub-module can function as interrupt or bulk, but only in the transmit direction. The block diagram of the USB module is shown **Figure 14-2**. The USB module manages communications between the host and the USB function. The module is partitioned into eight functional blocks. These blocks consist of a dual function transceiver, the hub repeater function, the serial interface engine (SIE), the frame counter logic, the hub control logic, the embedded device control logic, and the endpoint registers. Figure 14-2. USB Module Block Diagram MC68HC908LD64 — Rev. 2.0 # 14.6 Hub Function I/O Registers The USB hub function provides a set of control/status registers and sixteen data registers that provide storage for the buffering of data between the USB hub function and the CPU. #### 14.6.1 USB Hub Root Port Control Register (HRPCR) Figure 14-3. USB Hub Root Port Control Register (HRPCR) #### RESUM0 — Force Resume to the Root Port This read/write bit forces a resume signal (K state) onto the USB root port data lines to initiate a remote wakeup. Software should control the timing of the forced resume to be between 10ms and 15ms. Reset clears this bit. - 1 = Force root port data lines to K state - 0 = Default #### SUSPND — USB Suspend Control Bit To save power, this read/write bit should be set by the software if a constant idle state for more than 3ms is detected on the USB bus. Setting this bit puts the transceiver into a power savings mode. This bit also determines the latch scheme for the data lines of the root port and the downstream port. When this bit is 1, the current state shown on the data lines will be reflected to the data register (D+/D-) directly. When the bit is 0, the data registers are the latched state sampled at the last EOF2 sample point. The hub repeater's function is affected by this bit too. The upstream and downstream traffic will be blocked if this bit is set to 1. When the global resume or the downstream remote wakeup signal is found by the suspended hub, software is responsible to propagate the traffic between the root port and the enabled downstream port by setting the RESUMx control bit. Reset clears this bit. EOF2 is generated by the MCU every millisecond, if SOF is not detected when three or more EOF2 have occurred, software can set the SUSPND bit and put the MCU into suspend mode. #### D0+, D0- — Root Port Differential Data These read-only bits are the differential data shown on the hub root ports. When the SUSPND bit is 0, the data is the latched state at the last EOF2 sample point. When the SUSPND bit is 1, the data reflects the current state on the data line while accessing this register. #### 14.6.2 USB Hub Downstream Port Control Registers (HDP1CR-HDP4CR) Figure 14-4. USB Hub Downstream Port Control Registers (HDP1CR-HDP4CR) #### PENx — Downstream Port Enable Control Bit This read/write bit determines whether the enabled or disabled state should be assigned to the downstream port. Setting this bit to 1 enables the port; clearing this bit to 0 disables the port. In the enabled state a full-speed port propagates all downstream signaling; MC68HC908LD64 — Rev. 2.0 # **Universal Serial Bus Module (USB)** a low-speed port propagates downstream low-speed packet traffic when preceded by the preamble PID. An enabled port propagates all upstream signaling including full-speed and low-speed packets. This bit can be set to 1 by the host request only. It can be cleared either by hardware when a fault condition was detected or by software through the host request. Reset clears this bit. - 1 = Downstream port is enabled - 0 = Downstream port is disabled #### LOWSPx — Full-Speed / Low-Speed Port Control Bit This read/write bit specifies the attached device in the downstream port is low-speed device or full-speed device. Software is responsible to detect the device attachment and whether a device is full or low-speed. Reset clears this bit. - 1 = Downstream port is low-speed - 0 = Downstream port is full-speed # **NOTE:** After a port is enabled, the hub will automatically generate a low-speed keep awake signal to the port every millisecond. #### RSTx — Force Reset to the Downstream Port This read/write bit forces a reset signal (SE0 state) onto the USB downstream port data lines. This bit can be set by the host request SetPortFeature (PORT\_RESET) only. Software should control the timing of the forced reset signaling downstream for at least 10ms. Reset clears this bit. - 1 = Force downstream port data lines to SE0 state - 0 = Default #### RESUMx — Force Resume to the Downstream Port This read/write bit forces a resume signal (K state) onto the USB downstream port data lines. This bit is set to reflect the resume signal when the software detects the remote resume signal on the data lines of the selective suspend downstream port. Downstream selective resume sequence to a port may also be initiated via the host request ClearPortFeature (PORT\_SUSPEND). Software should control the timing of the forced resume signaling downstream for at least 20ms. To indicate the end of the resume, a low-speed EOP signal will be followed when this control bit changes from 1 to 0. Reset clears this bit. - 1 = Force downstream port data lines to K state - 0 = Default #### SUSPx — Downstream Port Selective Suspend Bit This read/write bit forces the downstream port entering the selective suspend mode. This bit can be set by the host request SetPortFeature (PORT\_SUSPEND) only. When this bit is set, the hub prevents propagating any bus activity (except the port reset or port resume request or the global reset signal) downstream, and the port can only reflect upstream bus state changes via the endpoint 1 of the hub. The blocking occurs at the next EOF2 point when this bit is set. Reset clears this bit. - 1 = Force downstream port enters the selective suspend mode - 0 = Default #### Dx+, Dx- — Downstream Port Differential Data These read-only bits are the differential data shown on the hub downstream ports. When the SUSPND bit is 0 in the HRPCR register, the data is the latched state at the last EOF2 sample point. When the SUSPND bit is 1, the data reflects the current state on the data line while accessing this register. #### 14.6.3 USB SIE Timing Interrupt Register (SIETIR) Figure 14-5. USB SIE Timing Interrupt Register (SIETIR) #### SOFF — Start Of Frame Detect Flag This read-only bit is set when a valid SOF PID is detected on the D0+ and D0- lines at the root port. Software must clear this flag by writing a logic 1 to SOFFR bit in the SIETSR register. Reset clears this bit. Writing to SOFF has no effect. - 1 = Start Of Frame PID has been detected - 0 = Start Of Frame PID has not been detected #### EOF2F — Second End Of Frame Point Flag This read-only bit is set when the internal frame timer counts to the bit time that the hub must see upstream traffic terminated near the end of frame. This bit time is defined as 10 bit times from the next Start Of Frame PID. Software must clear this flag by writing a logic 1 to EOF2FR bit in the SIETSR register. Reset clears this bit. Writing to EOF2F has no effect. - 1 = Frame timer counts to the EOF2 point - 0 = Frame timer does not count to the EOF2 point #### EOPF — End of Packet Detect Flag This read-only bit is set when a valid End Of Packet sequence is detected on the D0+ and D0- lines. Software must clear this flag by writing a logic 1 to the EOPFR bit in the SIETSR register. Reset clears this bit. Writing to EOPF has no effect. - 1 = End-of-Packet sequence has been detected - 0 = End-of-Packet sequence has not been detected #### TRANF — Bus Signal Transition Detect Flag This read-only bit is set if there is any bus activity on the upstream or the downstream data lines. Generally, this bit is used to wake up the suspended hub when there is any bus activity occurred. Software must clear this flag by writing a logic 1 to the TRANFR bit in the SIETSR register. Reset clears this bit. Writing to TRANF has no effect. - 1 = Signal transition has been detected - 0 = Signal transition has not been detected #### SOFIE — Start Of Frame Interrupt Enable This read/write bit enables the Start Of Frame to generate a USB interrupt when the SOFF bit becomes set. Reset clears this bit. - 1 = USB interrupt enabled for Start Of Frame - 0 = USB interrupt disabled for Start Of Frame #### EOF2IE — The Second End of Frame Point Interrupt Enable This read/write bit enables the Second End Of Frame to generate a USB interrupt when the EOF2F bit becomes set. Reset clears this bit. - 1 = USB interrupt enabled for the Second End Of Frame Point - 0 = USB interrupt disabled for the Second End Of Frame Point #### EOPIE — End of Packet Detect Interrupt Enable This read/write bit enables the End Of Frame to generate a USB interrupt when the EOPF bit becomes set. Reset clears the bit. - 1 = USB interrupt enabled for End-of-Packet sequence detection - 0 = USB interrupt disabled for End-of-Packet sequence detection #### TRANIE — Bus Signal Transition Detect Interrupt Enable This read/write bit enables the bus signal transition to generate a USB interrupt when the TRANF bit becomes set. Reset clears this bit. - 1 = USB interrupt enabled for Bus Signal Transition - 0 = USB interrupt disabled for Bus Signal Transition #### 14.6.4 USB SIE Timing Status Register (SIETSR) | Address: | \$0057 | | | | | | | | | |----------|-----------------|-------|-------|--------|-------|--------|-------|--------|--| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | Read: | RSTF | 0 | LOCKF | 0 | 0 | 0 | 0 | 0 | | | Write: | | RSTFR | | LOCKFR | SOFFR | EOF2FR | EOPFR | TRANFR | | | Reset: | 0* | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | = Unimplemented | | | | | | | | | <sup>\*</sup> RSTF is reset by a power-on reset (POR) only. Figure 14-6. USB SIE Timing Status Register (SIETSR) #### RSTF — USB Reset Flag This read-only bit is set when a valid USB reset signal state is detected on the D0+ and D0- lines. This bit is cleared by writing a logic 1 to the RSTFR bit or by a MCU power-on reset. - 1 = USB reset signal detected on D0+ and D0- - 0 = No USB reset detected #### RSTFR — Clear Reset Flag Bit Writing a logic 1 to this write-only bit will clear the RSTF bit if it is set. Reset clears this bit. - 1 = Write 1 to clear the RSTF bit - 0 = No effect #### LOCKF — USB Frame Timer Locked This read-only bit is set when the internal frame timer is locked to the host timer. This bit is cleared by writing a logic 1 to the LOCKFR bit. Reset clears this bit. - 1 = Internal frame timer is locked to the host timer - 0 = Internal frame timer is not locked to the host timer #### LOCKFR — Clear Frame Timer Locked Flag Writing a logic 1 to this write-only bit will clear the LOCKF bit if it is set. Reset clears this bit. - 1 = Write 1 to clear the LOCKF bit - 0 = No effect #### SOFFR — Start Of Frame Flag Reset Writing a logic 1 to this write-only bit will clear the SOFF bit if it is set. Reset clears this bit. - 1 = Write 1 to clear the SOFF bit - 0 = No effect #### EOF2FR — The Second End of Frame Point Flag Reset Writing a logic 1 to this write-only bit will clear the EOF2F bit if it is set. Reset clears this bit. - 1 = Write 1 to clear the EOF2F bit - 0 = No effect #### EOPFR — End of Packet Flag Reset Writing a logic 1 to this write-only bit will clear the EOPF bit if it is set. Reset clears this bit. - 1 = Write 1 to clear the EOPF bit - 0 = No effect #### TRANFR — Bus Signal Transition Flag Reset Writing a logic 1 to this write-only bit will clear the TRANF bit if it is set. Reset clears this bit. - 1 = Write 1 to clear TRANF bit - 0 = No effect # **Universal Serial Bus Module (USB)** # 14.6.5 USB Hub Address Register (HADDR) | Address: | \$0058 | | | | | | | | |--------------|--------|------|------|------|------|------|------|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: Write: | USBEN | ADD6 | ADD5 | ADD4 | ADD3 | ADD2 | ADD1 | ADD0 | | Reset: | 0* | 0 | 0 | 0 | 0 | 0 | 0 | 0 | <sup>\*</sup> USBEN is reset by a power-on reset (POR) only. Figure 14-7. USB Hub Address Register (HADDR) #### USBEN — USB Module Enable This read/write bit enables and disables the USB module. When USBEN is cleared, the USB module will not respond to any tokens. Power-on reset clears this bit. - 1 = USB module enabled - 0 = USB module disabled; USB transceiver is also disabled to save power. #### ADD[6:0] — USB Hub Function Address These bits specify the address of the hub function. Reset clears these bits. #### 14.6.6 USB Hub Interrupt Register 0 (HIR0) Figure 14-8. USB Hub Interrupt Register 0 (HIR0) ### TXDF — Hub Endpoint 0 Data Transmit Flag This read-only bit is set after the data stored in hub endpoint 0 transmit buffers have been sent and an ACK handshake packet received from the host. Once the next set of data is ready in the transmit buffers, software must clear this flag by writing a logic 1 to the TXDFR bit. To enable the next data packet transmission, TXE must also be set. If TXDF bit is not cleared, a NAK handshake will be returned in the next IN transaction. TXDF generates an interrupt request to CPU if the TXDIE bit is also set. Writing to TXDF has no effect. Reset clears this bit. - 1 = Transmit on hub endpoint 0 has occurred - 0 = Transmit on hub endpoint 0 has not occurred #### RXDF — Hub Endpoint 0 Data Receive Flag This read-only bit is set after the USB hub function has received a data packet and responded with an ACK handshake packet. Software must clear this flag by writing a logic 1 to the RXDFR bit after all data received have been read. To enable the next data packet reception, RXE must also be set. If RXDF bit is not cleared, a NAK handshake will be returned in the next OUT transaction. RXDF generates an interrupt request to CPU if the RXDIE bit is also set. Writing to RXDF has no effect. Reset clears this bit. - 1 = Receive on hub endpoint 0 has occurred - 0 = Receive on hub endpoint 0 has not occurred MC68HC908LD64 — Rev. 2.0 # **Universal Serial Bus Module (USB)** TXDIE — Hub Endpoint 0 Transmit Interrupt Enable This read/write bit enables the TXDF bit to generate CPU interrupt request when set. Reset clears the TXDIE bit. - 1 = TXDF CPU interrupt requests enabled - 0 = TXDF CPU interrupt requests disabled RXDIE — Hub Endpoint 0 Receive Interrupt Enable This read/write bit enables the RXDF bit to generate CPU interrupt request when set. Reset clears the RXDIE bit. - 1 = RXDF CPU interrupt requests enabled - 0 = RXDF CPU interrupt requests disabled TXDFR — Hub Endpoint 0 Transmit Flag Reset Writing a logic 1 to this write-only bit will clear the TXDF bit if it is set. Reset clears this bit. - 1 = Write 1 to clear the TXDF bit - 0 = No effect RXDFR — Hub Endpoint 0 Receive Flag Reset Writing a logic 1 to this write-only bit will clear the RXDF bit if it is set. Reset clears this bit. - 1 = Write 1 to clear the RXDF bit - 0 = No effect #### 14.6.7 USB Hub Control Register 0 (HCR0) Figure 14-9. USB Hub Control Register 0 (HCR0) #### TSEQ — Hub Endpoint 0 Transmit Sequence Bit This read/write bit determines which type of data packet (DATA0 or DATA1) will be sent during the next IN transaction directed at endpoint 0. Toggling of this bit must be controlled by software. Reset clears this bit. - 1 = DATA1 token active for next hub endpoint 0 transmit - 0 = DATA0 token active for next hub endpoint 0 transmit #### STALL0 — Hub Endpoint 0 Force Stall Bit This read/write bit causes hub endpoint 0 to return a STALL handshake when polled by either an IN or OUT token by the host. The USB hardware clears this bit when a SETUP token is received. Reset clears this bit. - 1 = Send STALL handshake - 0 = Default #### TXE — Hub Endpoint 0 Transmit Enable This read/write bit enables a transmit to occur when the USB host controller sends an IN token to the hub endpoint 0. Software should set this bit when data is ready to be transmitted. It must be cleared by software when no more hub endpoint 0 data packets needs to be transmitted. If this bit is 0 or the TXDF is set, the USB will respond with a NAK handshake to any hub endpoint 0 IN tokens. Reset clears this bit. - 1 = Data is ready to be sent - 0 = Data is not ready; respond with NAK # **Universal Serial Bus Module (USB)** #### RXE — Hub Endpoint 0 Receive Enable This read/write bit enables a receive to occur when the USB host controller sends an OUT token to the hub endpoint 0. Software should set this bit when data is ready to be received. It must be cleared by software when data cannot be received. If this bit is 0 or the RXDF is set, the USB will respond with a NAK handshake to any hub endpoint 0 OUT tokens. Reset clears this bit. - 1 = Data is ready to be received - 0 = Not ready for data; respond with NAK #### TPSIZ[3:0] — Hub Endpoint 0 Transmit Data Packet Size These read/write bits store the number of transmit data bytes for the next IN token request for hub endpoint 0. These bits are cleared by reset. #### 14.6.8 USB Hub Endpoint 1 Control and Data Register (HCDR) Figure 14-10. USB Hub Endpoint 1 Control and Data Register (HCDR) STALL1 — Hub Endpoint 1 Force Stall Bit This read/write bit causes hub endpoint 1 to return a STALL handshake when polled by the host. Reset clears this bit. - 1 = Send STALL handshake - 0 = Default #### PNEW — Port New Status Change This read/write bit enables a transmit to occur when the USB Host controller sends an IN token to hub endpoint 1. Software should set this bit when there is a status change on any of the downstream ports, embedded device or hub. It must be cleared by software when there is no status change to be reported to the host through endpoint 1. If this bit is 0, a NAK handshake will be returned for next IN token for hub endpoint 1. Reset clears this bit. - 1 = Port status change bitmap is ready to be sent - 0 = Port status does not change; respond with NAK #### PCHG5-PCHG0 — Hub and Port Status Change Bitmap These read/write bits report the status change for the hub, embedded device and the four downstream ports. The status change bitmap is returned to the host through the hub endpoint 1 if the PNEW bit is 1. These bits are cleared by reset. | Bit Name | Function | Value Description | | | |----------|----------------------------|-------------------|----------------------------------------|--| | PCHG0 | Hub status change | 0 | No status change in hub | | | FOIIGO | Hub status change | 1 | Hub status change detected | | | DCUC1 | PCHG1 Port 1 status change | | No status change in Port 1 | | | PONGI | | | Port 1 status change detected | | | PCHG2 | Port 2 status abanga | 0 | No status change in Port 2 | | | РСПО2 | Port 2 status change | 1 | Port 2 status change detected | | | PCHG3 | Port 2 status change | 0 | No status change in Port 3 | | | PONGS | Port 3 status change | 1 | Port 3 status change detected | | | PCHG4 | Port 4 status change | 0 | No status change in Port 4 | | | PUNG4 | Port 4 status change | 1 | Port 4 status change detected | | | 50.10- | Embedded device | 0 | No status change in embedded device | | | PCHG5 | status change | 1 | Embedded device status change detected | | #### 14.6.9 USB Hub Status Register (HSR) Figure 14-11. USB Hub Status Register (HSR) #### RSEQ — Hub Endpoint 0 Receive Sequence Bit This read-only bit indicates the type of data packet last received for hub endpoint 0 (DATA0 or DATA1). - 1 = DATA1 token received in last hub endpoint 0 receive - 0 = DATA0 token received in last hub endpoint 0 receive #### SETUP — Hub SETUP Token Detect Bit This read-only bit indicates that a valid SETUP token has been received. - 1 = Last token received for hub endpoint 0 was a SETUP token - 0 = Last token received for hub endpoint 0 was not a SETUP token #### TX1ST — Hub Transmit First Flag This read-only bit is set if the hub endpoint 0 data transmit flag (TXDF) is set when the USB control logic is setting the hub endpoint 0 data receive flag (RXDF). That is, TXDF is still set at the end of an endpoint 0 reception. This bit allows the software to know that the endpoint 0 transmission happened before the endpoint 0 reception. Reset clears this bit. - 1 = IN transaction occurred before SETUP/OUT - 0 = IN transaction occurred after SETUP/OUT #### TX1STR — Clear Hub Transmit First Flag Writing a logic 1 to this write-only bit will clear the TX1ST bit if it is set. Reset clears this bit. - 1 = Write 1 to clear the TX1ST bit - 0 = No effect RPSIZ[3:0] — Hub Endpoint 0 Receive Data Packet Size These read-only bits store the number of data bytes received for the last OUT or SETUP transaction for hub endpoint 0. These bits are not affected by reset. #### 14.6.10 USB Hub Endpoint 0 Data Registers (HE0D0-HE0D7) | Address: | \$0030–\$0037 | | HE0D0- | -HE0D7 | | | | | |----------|---------------|--------|--------|--------|--------|--------|--------|--------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | HE0Rx7 | HE0Rx6 | HE0Rx5 | HE0Rx4 | HE0Rx3 | HE0Rx2 | HE0Rx1 | HE0Rx0 | | Write: | HE0Tx7 | HE0Tx6 | HE0Tx5 | HE0Tx4 | HE0Tx3 | HE0Tx2 | HE0Tx1 | HE0Tx0 | Reset: Indeterminate after reset Figure 14-12. USB Hub Endpoint 0 Data Registers (HE0D0-HE0D7) HE0Rx[7:0] — Hub Endpoint 0 Receive Data Buffer These read-only bits are serially loaded with OUT token or SETUP token data directed at hub endpoint 0. The data is received by the D0+ and D0- pins. HE0Tx[7:0] — Hub Endpoint 0 Transmit Data Buffer These write-only buffers are loaded by software with data to be sent on the USB bus on the next IN token directed at hub endpoint 0. # 14.7 Embedded Device Function I/O Registers The USB embedded device function provides a set of control/status registers and twenty-four data registers that provide storage for the buffering of data between the USB embedded device function and the CPU. MC68HC908LD64 — Rev. 2.0 #### 14.7.1 USB Embedded Device Address Register (DADDR) Figure 14-13. USB Embedded Device Address Register (DADDR) DEVEN — Enable USB Embedded Device These bit enable or disable the embedded device function. It is used together with PEN1–PEN4 to control the enumeration sequence. Reset clears these bits. 1 = USB Embedded Device enabled 0 = USB Embedded Device disabled DADD[6:0] — USB Embedded Device Function Address These bits specify the address of the embedded device function. Reset clears these bits. #### 14.7.2 USB Embedded Device Interrupt Register 0 (DIR0) Figure 14-14. USB Embedded Device Interrupt Register 0 (DIR0) TXD0F — Embedded Device Endpoint 0 Data Transmit Flag This read-only bit is set after the data stored in embedded device endpoint 0 transmit buffers have been sent and an ACK handshake packet received from the host. Once the next set of data is ready in the transmit buffers, software must clear this flag by writing a logic 1 to the TXD0FR bit. To enable the next data packet transmission, Technical Data MC68HC908LD64 — Rev. 2.0 TX0E must also be set. If TXD0F bit is not cleared, a NAK handshake will be returned in the next IN transaction. TXD0F generates an interrupt request to the CPU if the TXD0IE bit is also set. Writing to TXD0F has no effect. Reset clears this bit. - 1 = Transmit on embedded device endpoint 0 has occurred - 0 = Transmit on embedded device endpoint 0 has not occurred #### RXD0F — Embedded Device Endpoint 0 Data Receive Flag This read-only bit is set after the USB embedded device module has received a data packet and responded with an ACK handshake packet. Software must clear this flag by writing a logic 1 to the RXD0FR bit after all data received have been read. To enable the next data packet reception, RX0E must also be set. If RXD0F bit is not cleared, a NAK handshake will be returned in the next OUT transaction. RXD0F generates an interrupt request to CPU if the RXD0IE bit is also set. Writing to RXD0F has no effect. Reset clears this bit. - 1 = Receive on embedded device endpoint 0 has occurred - 0 = Receive on embedded device endpoint 0 has not occurred - TXD0IE Embedded Device Endpoint 0 Transmit Interrupt Enable This read/write bit enables the TXD0F bit to generate CPU interrupt request when set. Reset clears the TXD0IE bit. - 1 = TXD0F CPU interrupt requests enabled - 0 = TXD0F CPU interrupt requests disabled - RXD0IE Embedded Device Endpoint 0 Receive Interrupt Enable This read/write bit enables the RXD0F bit to generate CPU interrupt request when set. Reset clears the RXD0IE bit. - 1 = RXD0F CPU interrupt requests enabled - 0 = RXD0F CPU interrupt requests disabled - TXD0FR Embedded Device Endpoint 0 Transmit Flag Reset Writing a logic 1 to this write-only bit will clear the TXD0F bit if it is set. Reset clears this bit. - 1 = Write 1 to clear TXD0F bit - 0 = No effect # **Universal Serial Bus Module (USB)** RXD0FR — Embedded Device Endpoint 0 Receive Flag Reset Writing a logic 1 to this write-only bit will clear the RXD0F bit if it is set. Reset clears this bit. 1 = Write 1 to clear RXD0F bit 0 = No effect #### 14.7.3 USB Embedded Device Interrupt Register 1 (DIR1) Figure 14-15. USB Embedded Device Interrupt Register 1 (DIR1) TXD1F — Embedded Device Endpoint 1/2 Data Transmit Flag This read-only bit is shared by endpoint 1 and endpoint 2 of the embedded device. It is set after the data stored in the shared endpoint 1/2 transmit buffer of the embedded device have been sent and an ACK handshake packet received from the host. Once the next set of data is ready in the transmit buffers, software must clear this flag by writing a logic 1 to the TXD1FR bit. To enable the next data packet transmission, TX1E must also be set. If TXD1F bit is not cleared, a NAK handshake will be returned in the next IN transaction. TXD1F generates an interrupt request to the CPU if the TXD1IE bit is also set. Writing to TXD1F has no effect. Reset clears this bit. - 1 = Transmit on endpoint 1 or endpoint 2 of the embedded device has occurred - 0 = Transmit on endpoint 1 or endpoint 2 of the embedded device has not occurred TXD1IE — Embedded Device Endpoint 1/2 Transmit Interrupt Enable This read/write bit enables the TXD1F bit to generate CPU interrupt request when set. Reset clears the TXD1IE bit. 1 = TXD1F CPU interrupt requests enabled 0 = TXD1F CPU interrupt requests disabled Technical Data MC68HC908LD64 — Rev. 2.0 #### TXD1FR — Embedded Device Endpoint 1/2 Transmit Flag Reset Writing a logic 1 to this write-only bit will clear the TXD1F bit if it is set. Reset clears this bit. 1 = Write 1 to clear TXD1F 0 = No effect #### 14.7.4 USB Embedded Device Control Register 0 (DCR0) Figure 14-16. USB Embedded Device Control Register 0 (DCR0) #### TOSEQ — Embedded Device Endpoint 0 Transmit Sequence Bit This read/write bit determines which type of data packet (DATA0 or DATA1) will be sent during the next IN transaction directed at endpoint 0. Toggling of this bit must be controlled by software. Reset clears this bit. - 1 = DATA1 token active for next embedded device endpoint 0 transmit - 0 = DATA0 token active for next embedded device endpoint 0 transmit #### DSTALL0 — Embedded Device Endpoint 0 Force Stall Bit This read/write bit causes embedded device endpoint 0 to return a STALL handshake when polled by either an IN or OUT token by the host. The USB hardware clears this bit when a SETUP token is received. Reset clears this bit. 1 = Send STALL handshake 0 = Default # **Universal Serial Bus Module (USB)** #### TX0E — Embedded Device Endpoint 0 Transmit Enable This read/write bit enables a transmit to occur when the USB host controller sends an IN token to the embedded device endpoint 0. Software should set this bit when data is ready to be transmitted. It must be cleared by software when no more embedded device endpoint 0 data needs to be transmitted. If this bit is 0 or the TXD0F is set, the USB will respond with a NAK handshake to any embedded device endpoint 0 IN tokens. Reset clears this bit. - 1 = Data is ready to be sent - 0 = Data is not ready; respond with NAK #### RX0E — Embedded Device Endpoint 0 Receive Enable This read/write bit enables a receive to occur when the USB host controller sends an OUT token to the embedded device endpoint 0. Software should set this bit when data is ready to be received. It must be cleared by software when data cannot be received. If this bit is 0 or the RXD0F is set, the USB will respond with a NAK handshake to any embedded device endpoint 0 OUT tokens. Reset clears this bit. - 1 = Data is ready to be received - 0 = Not ready for data; respond with NAK TP0SIZ[3:0] — Embedded Device Endpoint 0 Transmit Data Packet Size These read/write bits store the number of transmit data bytes for the next IN token request for embedded device endpoint 0. These bits are cleared by reset. #### 14.7.5 USB Embedded Device Control Register 1 (DCR1) Figure 14-17. USB Embedded Device Control Register 1 (DCR1) T1SEQ — Embedded Device Endpoint 1/2 Transmit Sequence Bit This read/write bit determines which type of data packet (DATA0 or DATA1) will be sent during the next IN transaction directed to embedded device endpoint 1 or 2. Toggling of this bit must be controlled by software. Reset clears this bit. - 1 = DATA1 token active for next embedded device endpoint 1/2 transmit - 0 = DATA0 token active for next embedded device endpoint 1/2 transmit #### **ENDADD** — Endpoint Address Select This read/write bit specifies whether the data inside the DE1D0–DE1D7 registers are used for embedded device endpoint 1 or 2. If all the conditions for a successful endpoint 2 USB response to a host's IN token are satisfied (TXD1F=0, TX1E=1, DSTALL2=0, and ENABLE2=1) except that the ENDADD bit is configured for endpoint 1, the USB responds with a NAK handshake packet. Reset clears this bit. - 1 = The data buffers are used for embedded device endpoint 2 - 0 = The data buffers are used for embedded device endpoint 1 #### TX1E — Embedded Device Endpoint 1/2 Transmit Enable This read/write bit enables a transmit to occur when the USB Host controller sends an IN token to endpoint 1 or endpoint 2 of the embedded device. The appropriate endpoint enable bit, ENABLE1 or ENABLE2 bit in the DCR2 register, should also be set. Software should set the TX1E bit when data is ready to be transmitted. MC68HC908LD64 — Rev. 2.0 # **Universal Serial Bus Module (USB)** It must be cleared by software when no more data needs to be transmitted. If this bit is 0 or the TXD1F is set, the USB will respond with a NAK handshake to any endpoint 1 or endpoint 2 directed IN tokens. Reset clears this bit. - 1 = Data is ready to be sent. - 0 = Data is not ready; respond with NAK. TP1SIZ[3:0] — Embedded Device Endpoint 1/2 Transmit Data Packet Size These read/write bits store the number of transmit data bytes for the next IN token request for embedded device endpoint 1 or endpoint 2. These bits are cleared by reset. #### 14.7.6 USB Embedded Device Control Register 2 (DCR2) Figure 14-18. USB Embedded Device Control Register 2 (DCR2) #### ENABLE2 — Embedded Device Endpoint 2 Enable This read/write bit enables embedded device endpoint 2 and allows the USB to respond to IN packets addressed to this endpoint. Reset clears this bit. - 1 = Embedded device endpoint 2 is enabled and can respond to an IN token - 0 = Embedded device endpoint 2 is disabled #### ENABLE1 — Embedded Device Endpoint 1 Enable This read/write bit enables embedded device endpoint 1 and allows the USB to respond to IN packets addressed to this endpoint. Reset clears this bit. - 1 = Embedded device endpoint 1 is enabled and can respond to an IN token - 0 = Embedded device endpoint 1 is disabled Technical Data MC68HC908LD64 — Rev. 2.0 #### DSTALL2 — Embedded Device Endpoint 2 Force Stall Bit This read/write bit causes embedded device endpoint 2 to return a STALL handshake when polled by either an IN or OUT token by the USB host controller. Reset clears this bit. - 1 = Send STALL handshake - 0 = Default #### DSTALL1 — Embedded Device Endpoint 1 Force Stall Bit This read/write bit causes embedded device endpoint 1 to return a STALL handshake when polled by either an IN or OUT token by the USB host controller. Reset clears this bit. - 1 = Send STALL handshake - 0 = Default #### 14.7.7 USB Embedded Device Status Register (DSR) Figure 14-19. USB Embedded Device Status Register (DSR) #### DRSEQ — Embedded Device Endpoint 0 Receive Sequence Bit This read-only bit indicates the type of data packet last received for embedded device endpoint 0 (DATA0 or DATA1). - 1 = DATA1 token received in last embedded device endpoint 0 receive - 0 = DATA0 token received in last embedded device endpoint 0 receive #### DSETUP — Embedded Device SETUP Token Detect Bit This read-only bit indicates that a valid SETUP token has been received. - 1 = Last token received for endpoint 0 was a SETUP token - 0 = Last token received for endpoint 0 was not a SETUP token MC68HC908LD64 — Rev. 2.0 ## **Universal Serial Bus Module (USB)** #### DTX1ST — Embedded Device Transmit First Flag This read-only bit is set if the embedded device endpoint 0 data transmit flag (TXD0F) is set when the USB control logic is setting the embedded device endpoint 0 data receive flag (RXD0F). That is, TXD0F is still set at the end of an endpoint 0 reception. This bit allows the software to know that the endpoint 0 transmission happened before the endpoint 0 reception. Reset clears this bit. - 1 = IN transaction occurred before SETUP/OUT - 0 = IN transaction occurred after SETUP/OUT #### DTX1STR — Clear Transmit First Flag Writing a logic 1 to this write-only bit will clear the DTX1ST bit if it is set. Reset clears this bit. - 1 = Write 1 to clear DTX1ST bit - 0 = No effect RP0SIZ[3:0] — Embedded Device Endpoint 0 Receive Data Packet Size These read-only bits store the number of data bytes received for the last OUT or SETUP transaction for embedded device endpoint 0. These bits are not affected by reset. #### 14.7.8 USB Embedded Device Endpoint 0 Data Registers (DE0D0-DE0D7) | Address: | \$0020-\$0027 DE | | DE0D0- | DE0D0-DE0D7 | | | | | | |----------|------------------|--------|--------|--------------|---------------|--------|--------|--------|--| | | Bit 7 | 6 | 6 5 | | 3 | 2 | 1 | Bit 0 | | | Read: | DE0Rx7 | DE0Rx6 | DE0Rx5 | DE0Rx4 | DE0Rx3 | DE0Rx2 | DE0Rx1 | DE0Rx0 | | | Write: | DE0Tx7 | DE0Tx6 | DE0Tx5 | DE0Tx4 | DE0Tx3 | DE0Tx2 | DE0Tx1 | DE0Tx0 | | | Reset: | | | | Indeterminat | te after rese | t | | | | Figure 14-20. USB Embedded Device Endpoint 0 Data Registers (DE0D0–DE0D7) DE0Rx[7:0] — Embedded Device Endpoint 0 Receive Data Buffer These read-only bits are serially loaded with OUT token or SETUP token data directed at embedded device endpoint 0. The data is received by the D0+ and D0- pins. DE0Tx[7:0] — Embedded Device Endpoint 0 Transmit Data Buffer These write-only buffers are loaded by software with data to be sent on the USB bus on the next IN token directed at embedded device endpoint 0. #### 14.7.9 USB Embedded Device Endpoint 1/2 Data Registers (DE1D0–DE1D7) Figure 14-21. USB Embedded Device Endpoint 1/2 Data Registers (DE1D0-DE1D7) DE1Tx[7:0] — Embedded Device Endpoint 1/ Endpoint 2 Transmit Data Buffer These write-only buffers are loaded by software with data to be sent on the USB bus on the next IN token directed at endpoint 1 or endpoint 2 of the embedded device. These buffers are shared by embedded device endpoints 1 and 2 and depend on proper configuration of the ENDADD bit. MC68HC908LD64 — Rev. 2.0 # Universal Serial Bus Module (USB) ## Section 15. Multi-Master IIC Interface (MMIIC) #### 15.1 Contents | 15.2 | Introduction | 21 | |--------|----------------------------------------------------|----| | 15.3 | Features | 22 | | 15.4 | I/O Pins | 22 | | 15.5 | Multi-Master IIC Registers | 23 | | 15.5.1 | Multi-Master IIC Address Register (MMADR)2 | 24 | | 15.5.2 | Multi-Master IIC Control Register (MMCR)2 | 25 | | 15.5.3 | Multi-Master IIC Master Control Register (MIMCR) 2 | 26 | | 15.5.4 | Multi-Master IIC Status Register (MMSR) | 28 | | 15.5.5 | Multi-Master IIC Data Transmit Register (MMDTR) 2 | 30 | | 15.5.6 | Multi-Master IIC Data Receive Register (MMDRR) 2 | 31 | | 15.6 | Programming Considerations | 32 | ## 15.2 Introduction This Multi-master IIC (MMIIC) Interface is designed for internal serial communication between the MCU and other IIC devices. A hardware circuit generates "start" and "stop" signal, while byte by byte data transfer is interrupt driven by the software algorithm. Therefore, it can greatly help the software in dealing with other devices to have higher system efficiency in a typical digital monitor system. This module not only can be applied in internal communications, but can also be used as a typical command reception serial bus for factory setup and alignment purposes. It also provides the flexibility of hooking additional devices to an existing system for future expansion without adding extra hardware. MC68HC908LD64 — Rev. 2.0 ## Multi-Master IIC Interface (MMIIC) This Multi-master IIC module uses the IICSCL clock line and the IICSDA data line to communicate with external DDC host or IIC interface. These two pins are shared with port pins PTD6 and PTD7 respectively. The outputs of IICSDA and IICSCL pins are open-drain type — no clamping diode is connected between the pin and internal $V_{DD}$ . The maximum data rate typically is 750k-bps. The maximum communication length and the number of devices that can be connected are limited by a maximum bus capacitance of 400 pF. #### 15.3 Features - Compatibility with multi-master IIC bus standard - Software controllable acknowledge bit generation - Interrupt driven byte by byte data transfer - Calling address identification interrupt - Auto detection of R/W bit and switching of transmit or receive mode - Detection of START, repeated START, and STOP signals - Auto generation of START and STOP condition in master mode - Arbitration loss detection and No-ACK awareness in master mode - 8 selectable baud rate master clocks - Automatic recognition of the received acknowledge bit #### 15.4 I/O Pins The MMIIC module uses two I/O pins, shared with standard port I/O pins. The full name of the MMIIC I/O pins are listed in **Table 15-1**. The generic pin name appear in the text that follows. **Table 15-1. Pin Name Conventions** | MMIIC<br>Generic Pin Names: | Full MCU Pin Names: | Pin Selected for IIC Function By: | |-----------------------------|---------------------|-----------------------------------| | SDA | PTD7/IICSDA | IICDATE bit in PDCR (\$0069) | | SCL | PTD6/IICSCL | IICSCLE bit in PDCR (\$0069) | Technical Data MC68HC908LD64 — Rev. 2.0 | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-----------------|-----------------------------------------------|-----------------|-----------|---------|--------|-----------|------------|------------|-------------|----------| | | Multi-Master IIC | Read: | MMALIF | MMNAKIF | MMBB | MMAST | MMRW | MMBR2 | MMBR1 | MMBR0 | | \$006A | Master Control Register | Write: | 0 | 0 | | IVIIVIAGI | INIINIEAN | IVIIVIDINZ | IVIIVIDIX I | INIMIDIA | | | (MIMCR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$006B | Multi-Master IIC Address<br>Register | Read:<br>Write: | MMAD7 | MMAD6 | MMAD5 | MMAD4 | MMAD3 | MMAD2 | MMAD1 | MMEXTAD | | | (MMADR) | Reset: | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | Multi-Master IIC Control | Read: | MMEN | MMIEN | 0 | 0 | MMTXAK | 0 | 0 | 0 | | \$006C | Register<br>(MMCR) | Write: | IVIIVILIN | IVIIVII | | | IVIIVITAAN | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Multi-Master IIC<br>Status Register<br>(MMSR) | Read: | MMRXIF | MMTXIF | MMATCH | MMSRW | MMRXAK | 0 | MMTXBE | MMRXBF | | \$006D | | Write: | 0 | 0 | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | | \$006E | Multi-Master IIC<br>Data Transmit Register | Read:<br>Write: | MMTD7 | MMTD6 | MMTD5 | MMTD4 | MMTD3 | MMTD2 | MMTD1 | MMTD0 | | | (MMDTR) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Multi-Master IIC | Read: | MMRD7 | MMRD6 | MMRD5 | MMRD4 | MMRD3 | MMRD2 | MMRD1 | MMRD0 | | \$006F | Data Receive Register (MMDRR) | Write: | | | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | = Unimplemented | | | | | | | | | | | Figure 15-1. MMIIC I/O Register Summary ## 15.5 Multi-Master IIC Registers Six registers are associated with the Multi-master IIC module, they are outlined in the following sections. MC68HC908LD64 — Rev. 2.0 ## Multi-Master IIC Interface (MMIIC) #### 15.5.1 Multi-Master IIC Address Register (MMADR) Figure 15-2. Multi-Master IIC Address Register (MMADR) #### MMAD[7:1] — Multi-Master Address These seven bits can be the MMIIC interface's own specific slave address in slave mode or the calling address when in master mode. Software must update it as the calling address while entering the master mode and restore its own slave address after the master mode is relinquished. Reset sets a default value of \$A0. #### MMEXTAD — Multi-Master Expanded Address This bit is set to expand the address of the MMIIC in slave mode. When set, the MMIIC will acknowledge the general call address \$00 and the matched 4-bit address, MMAD[7:4]. Reset clears this bit. For example, when MMADR is configured as: | MMAD7 | MMAD6 | MMAD5 | MMAD4 | MMAD3 | MMAD2 | MMAD1 | MMEXTAD | |-------|-------|-------|-------|-------|-------|-------|---------| | 1 | 1 | 0 | 1 | Х | Х | Х | 1 | The MMIIC module will respond to the calling address: | Bit 7 | 6 | 5 | 4 | 3 | 2 | Bit 1 | |-------|---|---|---|---|---|-------| | 1 | 1 | 0 | 1 | Х | Х | Х | or the general calling address: where X = don't care; bit 0 of the calling address is the MMRW bit from the calling master. - 1 = MMIIC responds to address \$00 and \$MMAD[7:4] - 0 = MMIIC responds to address \$MMAD[7:1] #### 15.5.2 Multi-Master IIC Control Register (MMCR) Figure 15-3. Multi-Master IIC Control Register (MMCR) #### MMEN — Multi-Master IIC Enable This bit is set to enable the Multi-master IIC module. When MMEN = 0, module is disabled and all flags will restore to its power-on default states. Reset clears this bit. - 1 = MMIIC module enabled - 0 = MMIIC module disabled #### MMIEN — Multi-Master IIC Interrupt Enable When this bit is set, the MMTXIF, MMRXIF, MMALIF, and MMNAKIF flags are enabled to generate an interrupt request to the CPU. When MMIEN is cleared, the these flags are prevented from generating an interrupt request. Reset clears this bit. - 1 = MMTXIF, MMRXIF, MMALIF, and/or MMNAKIF bit set will generate interrupt request to CPU - 0 = MMTXIF, MMRXIF, MMALIF, and/or MMNAKIF bit set will not generate interrupt request to CPU #### MMTXAK — Transmit Acknowledge Enable This bit is set to disable the MMIIC from sending out an acknowledge signal to the bus at the 9th clock bit after receiving 8 data bits. When MMTXAK is cleared, an acknowledge signal will be sent at the 9th clock bit. Reset clears this bit. - 1 = MMIIC does not send acknowledge signals at 9th clock bit - 0 = MMIIC sends acknowledge signal at 9th clock bit MC68HC908LD64 — Rev. 2.0 ## 15.5.3 Multi-Master IIC Master Control Register (MIMCR) Figure 15-4. Multi-Master IIC Master Control Register (MIMCR) #### MMALIF — Multi-Master Arbitration Lost Interrupt Flag This flag is set when software attempt to set MMAST but the MMBB has been set by detecting the start condition on the lines or when the MMIIC is transmitting a "1" to SDA line but detected a "0" from SDA line in master mode – an arbitration loss. This bit generates an interrupt request to the CPU if the MMIEN bit in MMCR is also set. This bit is cleared by writing "0" to it or by reset. - 1 = Lost arbitration in master mode - 0 = No arbitration lost #### MMNAKIF — No Acknowledge Interrupt Flag This flag is only set in master mode (MMAST = 1) when there is no acknowledge bit detected after one data byte or calling address is transferred. This flag also clears MMAST. MMNAKIF generates an interrupt request to CPU if the MMIEN bit in MMCR is also set. This bit is cleared by writing "0" to it or by reset. - 1 = No acknowledge bit detected - 0 = Acknowledge bit detected #### MMBB — Bus Busy Flag This flag is set after a start condition is detected (bus busy), and is cleared when a stop condition (bus idle) is detected or the MMIIC is disabled. Reset clears this bit. - 1 = Start condition detected - 0 = Stop condition detected or MMIIC is disabled #### MMAST — Master Control Bit This bit is set to initiate a master mode transfer. In master mode, the module generates a start condition to the SDA and SCL lines, followed by sending the calling address stored in MMADR. When the MMAST bit is cleared by MMNAKIF set (no acknowledge) or by software, the module generates the stop condition to the lines after the current byte is transmitted. If an arbitration loss occurs (MMALIF = 1), the module reverts to slave mode by clearing MMAST, and releasing SDA and SCL lines immediately. This bit is cleared by writing "0" to it or by reset. - 1 = Master mode operation - 0 = Slave mode operation #### MMRW — Master Read/Write This bit will be transmitted out as bit 0 of the calling address when the module sets the MMAST bit to enter master mode. The MMRW bit determines the transfer direction of the data bytes that follows. When it is "1", the module is in master receive mode. When it is "0", the module is in master transmit mode. Reset clears this bit. - 1 = Master mode receive - 0 = Master mode transmit #### MMBR2-MMBR0 — Baud Rate Select These three bits select one of eight clock rates as the master clock when the module is in master mode. Since this master clock is derived the CPU bus clock, the user program should not execute the WAIT instruction when the MMIIC module in master mode. This will cause the SDA and SCL lines to hang, as the WAIT instruction places the MCU in wait mode, with CPU clock is halted. These bits are cleared upon reset. (See Table 15-2. Baud Rate Select.) | MMBR2 | MMBR1 | MMBR0 | Baud Rate | | | | | | |-----------------------------------------------------|-------|-------|-----------|--|--|--|--|--| | 0 | 0 | 0 | 750k | | | | | | | 0 | 0 | 1 | 375k | | | | | | | 0 | 1 | 0 | 187.5k | | | | | | | 0 | 1 | 1 | 93.75k | | | | | | | 1 | 0 | 0 1 | 46.875k | | | | | | | 1 | 0 | | 23.437k | | | | | | | 1 | 1 | 0 | 11.719k | | | | | | | 1 | 1 | 1 | 5.859k | | | | | | | NOTE:<br>CPU bus clock is external clock ÷ 4 = 6MHz | | | | | | | | | Table 15-2. Baud Rate Select ## 15.5.4 Multi-Master IIC Status Register (MMSR) Figure 15-5. Multi-Master IIC Status Register (MMSR) #### MMRXIF — Multi-Master IIC Receive Interrupt Flag This flag is set after the data receive register (MMDRR) is loaded with a new received data. Once the MMDRR is loaded with received data, no more received data can be loaded to the MMDRR register until the CPU reads the data from the MMDRR to clear MMRXBF flag. MMRXIF generates an interrupt request to CPU if the MMIEN bit in MMCR is also set. This bit is cleared by writing "0" to it or by reset; or when the MMEN = 0. 1 = New data in data receive register (MMDRR) 0 = No data received **Technical Data** MC68HC908LD64 — Rev. 2.0 #### MMTXIF — Multi-Master Transmit Interrupt Flag This flag is set when data in the data transmit register (MMDTR) is downloaded to the output circuit, and that new data can be written to the MMDTR. MMTXIF generates an interrupt request to CPU if the MMIEN bit in MMCR is also set. This bit is cleared by writing "0" to it or when the MMEN = 0. - 1 = Data transfer completed - 0 = Data transfer in progress #### MMATCH — Multi-Master Address Match This flag is set when the received data in the data receive register (MMDRR) is an calling address which matches with the address or its extended addresses (MMEXTAD=1) specified in the MMADR register. - 1 = Received address matches MMADR - 0 = Received address does not match #### MMSRW — Multi-Master Slave Read/Write This bit indicates the data direction when the module is in slave mode. It is updated after the calling address is received from a master device. MMSRW = 1 when the calling master is reading data from the module (slave transmit mode). MMSRW = 0 when the master is writing data to the module (receive mode). - 1 = Slave mode transmit - 0 = Slave mode receive #### MMRXAK — Multi-Master Receive Acknowledge When this bit is cleared, it indicates an acknowledge signal has been received after the completion of 8 data bits transmission on the bus. When MMRXAK is set, it indicates no acknowledge signal has been detected at the 9th clock; the module will release the SDA line for the master to generate "stop" or "repeated start" condition. Reset sets this bit. - 1 = No acknowledge signal received at 9th clock bit - 0 = Acknowledge signal received at 9th clock bit ## Multi-Master IIC Interface (MMIIC) #### MMTXBE — Multi-Master Transmit Buffer Empty This flag indicates the status of the data transmit register (MMDTR). When the CPU writes the data to the MMDTR, the MMTXBE flag will be cleared. MMTXBE is set when MMDTR is emptied by a transfer of its data to the output circuit. Reset sets this bit. - 1 = Data transmit register empty - 0 = Data transmit register full #### MMRXBF — Multi-Master Receive Buffer Full This flag indicates the status of the data receive register (MMDRR). When the CPU reads the data from the MMDRR, the MMRXBF flag will be cleared. MMRXBF is set when MMDRR is full by a transfer of data from the input circuit to the MMDRR. Reset clears this bit. - 1 = Data receive register full - 0 = Data receive register empty #### 15.5.5 Multi-Master IIC Data Transmit Register (MMDTR) Figure 15-6. Multi-Master IIC Data Transmit Register (MMDTR) When the MMIIC module is enabled, MMEN = 1, data written into this register depends on whether module is in master or slave mode. In slave mode, the data in MMDTR will be transferred to the output circuit when: - the module detects a matched calling address (MMATCH = 1), with the calling master requesting data (MMSRW = 1); or - the previous data in the output circuit has be transmitted and the receiving master returns an acknowledge bit, indicated by a received acknowledge bit (MMRXAK = 0). **Technical Data** MC68HC908LD64 — Rev. 2.0 If the calling master does not return an acknowledge bit (MMRXAK = 1), the module will release the SDA line for master to generate a "stop" or "repeated start" condition. The data in the MMDTR will not be transferred to the output circuit until the next calling from a master. The transmit buffer empty flag remains cleared (MMTXBE = 0). In master mode, the data in MMDTR will be transferred to the output circuit when: - the module receives an acknowledge bit (MMRXAK = 0), after setting master transmit mode (MMRW = 0), and the calling address has been transmitted; or - the previous data in the output circuit has be transmitted and the receiving slave returns an acknowledge bit, indicated by a received acknowledge bit (MMRXAK = 0). If the slave does not return an acknowledge bit (MMRXAK = 1), the master will generate a "stop" or "repeated start" condition. The data in the MMDTR will not be transferred to the output circuit. The transmit buffer empty flag remains cleared (MMTXBE = 0). The sequence of events for slave transmit and master transmit are illustrated in **Figure 15-8**. ### 15.5.6 Multi-Master IIC Data Receive Register (MMDRR) Figure 15-7. Multi-Master IIC Data Receive Register (MMDRR) When the MMIIC module is enabled, MMEN = 1, data in this read-only register depends on whether module is in master or slave mode. MC68HC908LD64 — Rev. 2.0 ## Multi-Master IIC Interface (MMIIC) In slave mode, the data in MMDRR is: - the calling address from the master when the address match flag is set (MMATCH = 1); or - the last data received when MMATCH = 0. In master mode, the data in the MMDRR is: the last data received. When the MMDRR is read by the CPU, the receive buffer full flag is cleared (MMRXBF = 0), and the next received data is loaded to the MMDRR. Each time when new data is loaded to the MMDRR, the MMRXIF interrupt flag is set, indicating that new data is available in MMDRR. The sequence of events for slave receive and master receive are illustrated in **Figure 15-8**. ## 15.6 Programming Considerations When the MMIIC module detects an arbitration loss in master mode, it will release both SDA and SCL lines immediately. But if there are no further STOP conditions detected, the module will hang up. Therefore, it is recommended to have time-out software to recover from such ill condition. The software can start the time-out counter by looking at the MMBB (Bus Busy) flag in the MIMCR and reset the counter on the completion of one byte transmission. If a time-out occur, software can clear the MMEN bit (disable MMIIC module) to release the bus, and hence clearing the MMBB flag. This is the only way to clear the MMBB flag by software if the module hangs up due to a no STOP condition received. The MMIIC can resume operation again by setting the MMEN bit. #### (a) Master Transmit Mode #### (b) Master Receive Mode #### (c) Slave Transmit Mode #### (d) Slave Receive Mode KEY: shaded data packets indicate a transmit by the MCU's MMIIC module Figure 15-8. Data Transfer Sequences for Master/Slave Transmit/Receive Modes ## Multi-Master IIC Interface (MMIIC) ## Section 16. DDC12AB Interface #### 16.1 Contents | 16.2 | Introduction | |--------|---------------------------------------| | 16.3 | Features | | 16.4 | I/O Pins | | 16.5 | DDC Protocols | | 16.6 | DDC Registers | | 16.6.1 | DDC Address Register (DADR) | | 16.6.2 | DDC2 Address Register (D2ADR) | | 16.6.3 | DDC Control Register (DCR) | | 16.6.4 | DDC Master Control Register (DMCR)241 | | 16.6.5 | DDC Status Register (DSR)244 | | 16.6.6 | DDC Data Transmit Register (DDTR)246 | | 16.6.7 | DDC Data Receive Register (DDRR)247 | | 16.7 | Programming Considerations 248 | #### 16.2 Introduction This DDC12AB Interface module is used by the digital monitor to show its identification information to the video controller. It contains DDC1 hardware and a two-wire, bidirectional serial bus which is fully compatible with multi-master IIC bus protocol to support DDC2AB interface. This module not only can be applied in internal communications, but can also be used as a typical command reception serial bus for factory setup and alignment purposes. It also provides the flexibility of hooking additional devices to an existing system for future expansion without adding extra hardware. MC68HC908LD64 — Rev. 2.0 This DDC12AB module uses the DDCSCL clock line and the DDCSDA data line to communicate with external DDC host or IIC interface. These two pins are shared with port pins PTD4 and PTD5 respectively. The outputs of DDCSDA and DDCSCL pins are open-drain type — no clamping diode is connected between the pin and internal $V_{DD}$ . The maximum data rate typically is 100k-bps. The maximum communication length and the number of devices that can be connected are limited by a maximum bus capacitance of 400pF. #### 16.3 Features - DDC1 hardware - Compatibility with multi-master IIC bus standard - Software controllable acknowledge bit generation - Interrupt driven byte by byte data transfer - Calling address identification interrupt - Auto detection of R/W bit and switching of transmit or receive mode - Detection of START, repeated START, and STOP signals - Auto generation of START and STOP condition in master mode - Arbitration loss detection and No-ACK awareness in master mode - 8 selectable baud rate master clocks - Automatic recognition of the received acknowledge bit #### 16.4 I/O Pins The DDC12AB module uses two I/O pins, shared with standard port I/O pins. The full name of the DDC12AB I/O pins are listed in **Table 16-1**. The generic pin name appear in the text that follows. **Table 16-1. Pin Name Conventions** | DDC12AB<br>Generic Pin Names: | Full MCU Pin Names: | Pin Selected for DDC Function By: | |-------------------------------|---------------------|-----------------------------------| | SDA | PTD5/DDCSDA | DDCDATE bit in PDCR (\$0069) | | SCL | PTD4/DDCSCL | DDCSCLE bit in PDCR (\$0069) | Technical Data MC68HC908LD64 — Rev. 2.0 | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-------------------------------|--------|--------|-----------|--------|--------|---------|---------|--------|-------| | | DDC Master Control | Read: | ALIF | NAKIF | BB | MAST | MRW | BR2 | BR1 | BR0 | | \$0016 | Register<br>(DMCR) | Write: | 0 | 0 | | IVIAGI | IVIITAV | DNZ | DNI | BRU | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | DAD7 | DAD6 | DAD5 | DAD4 | DAD3 D | DAD2 | DAD1 | EXTAD | | \$0017 | DDC Address Register (DADR) | Write: | וטאטו | DADO | DADO | | DADO | DADZ | BABT | EXIAD | | | , , | Reset: | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | Read: | DEN | DIEN | 0 | 0 | 0 TXAK | SCLIEN | DDC1EN | 0 | | \$0018 | DDC Control Register (DCR) | Write: | DLIV | DILIN | | | TATAL | OOLILIV | DOTEIV | | | | , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | DDC Status Register<br>(DSR) | Read: | RXIF | TXIF | MATCH | SRW | RXAK | SCLIF | TXBE | RXBF | | \$0019 | | Write: | 0 | 0 | | | | 0 | | | | | | Reset: | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | | | DDC | Read: | DTD7 | DTD6 | DTD5 | DTD4 | DTD3 | DTD2 | DTD1 | DTD0 | | \$001A | Data Transmit Register (DDTR) | Write: | 5157 | 5150 | 5150 | 5151 | D100 | 5152 | 5151 | 2120 | | | (DDTK) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | DDC | Read: | DRD7 | DRD6 | DRD5 | DRD4 | DRD3 | DRD2 | DRD1 | DRD0 | | \$001B | Data Receive Register (DDRR) | Write: | | | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | DD00411 D : | Read: | D2AD7 | D2AD6 | D2AD5 | D2AD4 | D2AD3 | D2AD2 | D2AD1 | 0 | | \$001C | DDC2 Address Register (D2ADR) | Write: | 52,101 | 22,100 | 52,150 | 52,151 | טעאטט | DZADZ | DZADI | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | = Unimple | mented | | | | | | Figure 16-1. DDC I/O Register Summary #### 16.5 DDC Protocols In DDC1 protocol communication, the module is in transmit mode. The data written to the transmit register is continuously clocked out to the SDA line by the rising edge of the Vsync input signal. During DDC1 communication, a falling transition on the SCL line can be detected to generate an interrupt to the CPU for mode switching. In DDC2AB protocol communication, the module can be either in transmit mode or in receive mode, controlled by the calling master. In DDC2 protocol communication, the module will act as a standard IIC module, able to act as a master or a slave device. ## 16.6 DDC Registers Seven registers are associated with the DDC module, they outlined in the following sections. #### 16.6.1 DDC Address Register (DADR) Figure 16-2. DDC Address Register (DADR) #### DAD[7:1] — DDC Address These seven bits can be the DDC2 interface's own specific slave address in slave mode or the calling address when in master mode. Software must update it as the calling address while entering the master mode and restore its own slave address after the master mode is relinquished. Reset sets a default value of \$A0. #### EXTAD — DDC Expanded Address This bit is set to expand the address of the DDC in slave mode. When set, the DDC will acknowledge the general call address \$00 and the matched 4-bit address, DAD[7:4]. Reset clears this bit. For example, when DADR is configured as: | DAD7 | DAD6 | DAD5 | DAD4 | DAD3 | DAD2 | DAD1 | EXTAD | |------|------|------|------|------|------|------|-------| | 1 | 1 | 0 | 1 | Х | Х | Х | 1 | The DDC module will respond to the calling address: | Bit 7 | 6 | 5 | 4 | 3 | 2 | Bit 1 | |-------|---|---|---|---|---|-------| | 1 | 1 | 0 | 1 | Х | Х | Х | or the general calling address: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |---|---|---|---|---|---|---| where X = don't care; bit 0 of the calling address is the MRW bit from the calling master. 1 = DDC responds to address \$00 and \$DAD[7:4] 0 = DDC responds to address \$DAD[7:1] #### 16.6.2 DDC2 Address Register (D2ADR) Figure 16-3. DDC2 Address Register (D2ADR) #### D2AD[7:1] — DDC2 Address These seven bits represent the second slave address for the DDC2BI protocol. D2AD[7:1] should be set to the same value as DAD[7:1] in DADR if user application do not use DDC2BI. Reset clears all bits this register. MC68HC908LD64 — Rev. 2.0 #### 16.6.3 DDC Control Register (DCR) Figure 16-4. DDC Control Register (DCR) #### DEN - DDC Enable This bit is set to enable the DDC module. When DEN = 0, module is disabled and all flags will restore to its power-on default states. Reset clears this bit. - 1 = DDC module enabled - 0 = DDC module disabled #### DIEN — DDC Interrupt Enable When this bit is set, the TXIF, RXIF, ALIF, and NAKIF flags are enabled to generate an interrupt request to the CPU. When DIEN is cleared, the these flags are prevented from generating an interrupt request. Reset clears this bit. - 1 = TXIF, RXIF, ALIF, and/or NAKIF bit set will generate interrupt request to CPU - 0 = TXIF, RXIF, ALIF, and/or NAKIF bit set will not generate interrupt request to CPU #### TXAK — Transmit Acknowledge Enable This bit is set to disable the DDC from sending out an acknowledge signal to the bus at the 9th clock bit after receiving 8 data bits. When TXAK is cleared, an acknowledge signal will be sent at the 9th clock bit. Reset clears this bit. - 1 = DDC does not send acknowledge signals at 9th clock bit - 0 = DDC sends acknowledge signal at 9th clock bit #### SCLIEN — SCL Interrupt Enable When this bit is set, the SCLIF flag is enabled to generate an interrupt request to the CPU. When SCLIEN is cleared, SCLIF is prevented from generating an interrupt request. Reset clears this bit. - 1 = SCLIF bit set will generate interrupt request to CPU - 0 = SCLIF bit set will not generate interrupt request to CPU #### DDC1EN — DDC1 Protocol Enable This bit is set to enable DDC1 protocol. The DDC1 protocol will use the Vsync input (from sync processor) as the master clock input to the DDC module. Vsync rising-edge will continuously clock out the data to the output circuit. No calling address comparison is performed. The SRW bit in DDC status register (DSR) will always read as "1". Reset clears this bit. - 1 = DDC1 protocol enabled - 0 = DDC1 protocol disabled #### 16.6.4 DDC Master Control Register (DMCR) Figure 16-5. DDC Master Control Register (DMCR) #### ALIF — DDC Arbitration Lost Interrupt Flag This flag is set when software attempt to set MAST but the BB has been set by detecting the start condition on the lines or when the DDC is transmitting a "1" to SDA line but detected a "0" from SDA line in master mode – an arbitration loss. This bit generates an interrupt request to the CPU if the DIEN bit in DCR is also set. This bit is cleared by writing "0" to it or by reset. - 1 = Lost arbitration in master mode - 0 = No arbitration lost ### NAKIF — No Acknowledge Interrupt Flag This flag is only set in master mode (MAST = 1) when there is no acknowledge bit detected after one data byte or calling address is transferred. This flag also clears MAST. NAKIF generates an interrupt request to CPU if the DIEN bit in DCR is also set. This bit is cleared by writing "0" to it or by reset. - 1 = No acknowledge bit detected - 0 = Acknowledge bit detected #### BB — Bus Busy Flag This flag is set after a start condition is detected (bus busy), and is cleared when a stop condition (bus idle) is detected or the DDC is disabled. Reset clears this bit. - 1 = Start condition detected - 0 = Stop condition detected or DDC is disabled #### MAST — Master Control Bit This bit is set to initiate a master mode transfer. In master mode, the module generates a start condition to the SDA and SCL lines, followed by sending the calling address stored in DADR. When the MAST bit is cleared by NAKIF set (no acknowledge) or by software, the module generates the stop condition to the lines after the current byte is transmitted. If an arbitration loss occurs (ALIF = 1), the module reverts to slave mode by clearing MAST, and releasing SDA and SCL lines immediately. This bit is cleared by writing "0" to it or by reset. - 1 = Master mode operation - 0 = Slave mode operation #### MRW — Master Read/Write This bit will be transmitted out as bit 0 of the calling address when the module sets the MAST bit to enter master mode. The MRW bit determines the transfer direction of the data bytes that follows. When it is "1", the module is in master receive mode. When it is "0", the module is in master transmit mode. Reset clears this bit. - 1 = Master mode receive - 0 = Master mode transmit #### BR2-BR0 — Baud Rate Select These three bits select one of eight clock rates as the master clock when the module is in master mode. Since this master clock is derived the CPU bus clock, the user program should not execute the WAIT instruction when the DDC module in master mode. This will cause the SDA and SCL lines to hang, as the WAIT instruction places the MCU in WAIT mode, with CPU clock is halted. These bits are cleared upon reset. (See Table 16-2. Baud Rate Select.) Table 16-2. Baud Rate Select | BR2 | BR1 | BR0 | Baud Rate | |-------|-----|-----|-----------| | 0 | 0 | 0 | 100 k | | 0 | 0 | 1 | 50k | | 0 | 1 | 0 | 25k | | 0 | 1 | 1 | 12.5k | | 1 | 0 | 0 | 6.25k | | 1 | 0 | 1 | 3.125k | | 1 | 1 | 0 | 1.56k | | 1 | 1 | 1 | 0.78k | | NOTE: | • | • | | NOTE: CPU bus clock is external clock ÷ 4 = 6MHz ### 16.6.5 DDC Status Register (DSR) Figure 16-6. DDC Status Register (DSR) #### RXIF — DDC Receive Interrupt Flag This flag is set after the data receive register (DDRR) is loaded with a new received data. Once the DDRR is loaded with received data, no more received data can be loaded to the DDRR register until the CPU reads the data from the DDRR to clear RXBF flag. RXIF generates an interrupt request to CPU if the DIEN bit in DCR is also set. This bit is cleared by writing "0" to it or by reset; or when the DEN = 0. - 1 = New data in data receive register (DDRR) - 0 = No data received #### TXIF — DDC Transmit Interrupt Flag This flag is set when data in the data transmit register (DDTR) is downloaded to the output circuit, and that new data can be written to the DDTR. TXIF generates an interrupt request to CPU if the DIEN bit in DCR is also set. This bit is cleared by writing "0" to it or when the DEN = 0. - 1 = Data transfer completed - 0 = Data transfer in progress #### MATCH — DDC Address Match This flag is set when the received data in the data receive register (DDRR) is an calling address which matches with the address or its extended addresses (EXTAD=1) specified in the DADR register. - 1 = Received address matches DADR - 0 = Received address does not match #### SRW — DDC Slave Read/Write This bit indicates the data direction when the module is in slave mode. It is updated after the calling address is received from a master device. SRW = 1 when the calling master is reading data from the module (slave transmit mode). SRW = 0 when the master is writing data to the module (receive mode). - 1 = Slave mode transmit - 0 = Slave mode receive #### RXAK — DDC Receive Acknowledge When this bit is cleared, it indicates an acknowledge signal has been received after the completion of 8 data bits transmission on the bus. When RXAK is set, it indicates no acknowledge signal has been detected at the 9th clock; the module will release the SDA line for the master to generate "stop" or "repeated start" condition. Reset sets this bit. - 1 = No acknowledge signal received at 9th clock bit - 0 = Acknowledge signal received at 9th clock bit #### SCLIF — SCL Interrupt Flag This flag is set when a falling edge is detected on the SCL line, only if DDC1EN bit is set. SCLIF generates an interrupt request to CPU if the SCLIEN bit in DCR is also set. SCLIF is cleared by writing "0" to it or when the DCC1EN = 0, or DEN = 0. Reset clears this bit. - 1 = Falling edge detected on SCL line - 0 = No falling edge detected on SCL line #### TXBE — DDC Transmit Buffer Empty This flag indicates the status of the data transmit register (DDTR). When the CPU writes the data to the DDTR, the TXBE flag will be cleared. TXBE is set when DDTR is emptied by a transfer of its data to the output circuit. Reset sets this bit. - 1 = Data transmit register empty - 0 = Data transmit register full #### RXBF — DDC Receive Buffer Full This flag indicates the status of the data receive register (DDRR). When the CPU reads the data from the DDRR, the RXBF flag will be cleared. RXBF is set when DDRR is full by a transfer of data from the input circuit to the DDRR. Reset clears this bit. - 1 = Data receive register full - 0 = Data receive register empty #### 16.6.6 DDC Data Transmit Register (DDTR) Figure 16-7. DDC Data Transmit Register (DDTR) When the DDC module is enabled, DEN = 1, data written into this register depends on whether module is in master or slave mode. In slave mode, the data in DDTR will be transferred to the output circuit when: - the module detects a matched calling address (MATCH = 1), with the calling master requesting data (SRW = 1); or - the previous data in the output circuit has be transmitted and the receiving master returns an acknowledge bit, indicated by a received acknowledge bit (RXAK = 0). If the calling master does not return an acknowledge bit (RXAK = 1), the module will release the SDA line for master to generate a "stop" or "repeated start" condition. The data in the DDTR will not be transferred to the output circuit until the next calling from a master. The transmit buffer empty flag remains cleared (TXBE = 0). In master mode, the data in DDTR will be transferred to the output circuit when: - the module receives an acknowledge bit (RXAK = 0), after setting master transmit mode (MRW = 0), and the calling address has been transmitted; or - the previous data in the output circuit has be transmitted and the receiving slave returns an acknowledge bit, indicated by a received acknowledge bit (RXAK = 0). If the slave does not return an acknowledge bit (RXAK = 1), the master will generate a "stop" or "repeated start" condition. The data in the DDTR will not be transferred to the output circuit. The transmit buffer empty flag remains cleared (TXBE = 0). The sequence of events for slave transmit and master transmit are illustrated in **Figure 16-9**. #### 16.6.7 DDC Data Receive Register (DDRR) Figure 16-8. DDC Data Receive Register (DDRR) When the DDC module is enabled, DEN = 1, data in this read-only register depends on whether module is in master or slave mode. In slave mode, the data in DDRR is: - the calling address from the master when the address match flag is set (MATCH = 1); or - the last data received when MATCH = 0. In master mode, the data in the DDRR is: the last data received. When the DDRR is read by the CPU, the receive buffer full flag is cleared (RXBF = 0), and the next received data is loaded to the DDRR. Each time when new data is loaded to the DDRR, the RXIF interrupt flag is set, indicating that new data is available in DDRR. The sequence of events for slave receive and master receive are illustrated in **Figure 16-9**. ## **16.7 Programming Considerations** When the DDC module detects an arbitration loss in master mode, it will release both SDA and SCL lines immediately. But if there are no further STOP conditions detected, the module will hang up. Therefore, it is recommended to have time-out software to recover from such ill condition. The software can start the time-out counter by looking at the BB (Bus Busy) flag in the DMCR and reset the counter on the completion of one byte transmission. If a time-out occur, software can clear the DEN bit (disable DDC module) to release the bus, and hence clearing the BB flag. This is the only way to clear the BB flag by software if the module hangs up due to a no STOP condition received. The DDC can resume operation again by setting the DEN bit. #### (a) Master Transmit Mode #### (b) Master Receive Mode #### (c) Slave Transmit Mode #### (d) Slave Receive Mode KEY: shaded data packets indicate a transmit by the MCU's DDC module Figure 16-9. Data Transfer Sequences for Master/Slave Transmit/Receive Modes ## DDC12AB Interface # Section 17. Sync Processor ## 17.1 Contents | 17.2 | Introduction | |--------|-------------------------------------------------------------| | 17.3 | Features | | 17.4 | I/O Pins253 | | | Functional Blocks | | 17.5.1 | Polarity Detection | | 17.5.1 | .1 Hsync Polarity Detection | | 17.5.1 | .2 Vsync Polarity Detection256 | | 17.5.1 | .3 Composite Sync Polarity Detection | | 17.5.2 | Sync Signal Counters257 | | 17.5.3 | Polarity Controlled HOUT and VOUT Outputs | | 17.5.4 | Clamp Pulse Output | | 17.5.5 | Low Vertical Frequency Detect259 | | 17.6 | Sync Processor I/O Registers | | 17.6.1 | Sync Processor Control & Status Register (SPCSR)259 | | 17.6.2 | Sync Processor Input/Output Control Register (SPIOCR) . 261 | | 17.6.3 | Vertical Frequency Registers (VFRs)263 | | 17.6.4 | Hsync Frequency Registers (HFRs)265 | | 17.6.5 | | | 17.6.6 | | | 17.7 | System Operation | MC68HC908LD64 — Rev. 2.0 #### 17.2 Introduction The Sync Processor is designed to detect and process sync signals inside a digital monitor system — from separated Hsync and Vsync inputs. After detection and the necessary polarity correction and/or sync separation, the corrected sync signals are sent out. The MCU can also send commands to other monitor circuitry, such as for the geometry correction and OSD, using the DDC12AB and/or the IIC communication channels. The block diagram of the Sync Processor is shown in Figure 17-2. **NOTE:** All quoted timings in this section assume an internal bus frequency of 6MHz. #### 17.3 Features Features of the Sync Processor include the following: - Polarity detector - Horizontal frequency counter - Vertical frequency counter - Low vertical frequency indicator (40.7 Hz) - Polarity controlled HOUT and VOUT outputs: - From separate Hsync and Vsync - From composite sync on HSYNC input pin - From internal selectable free running Hsync and Vsync pulses - Free-running Hsync, Vsync, DE, and DCLK of 4 video modes - CLAMP pulse output to the external pre-amp chip - Internal schmitt trigger on HSYNC, and VSYNC input pins to improve noise immunity # 17.4 I/O Pins The Sync Processor uses seven I/O pins, with four pins shared with standard port I/O pins and one pin shared with timer channel 0. The full name of the Sync Processor I/O pins are listed in **Table 17-1**. The generic pin name appear in the text that follows. **Table 17-1. Pin Name Conventions** | Sync Processor<br>Generic Pin Names: | Full MCU Pin Names: | Pin Selected for<br>Sync Processor Function By: | |--------------------------------------|---------------------|-------------------------------------------------| | HSYNC | HSYNC | _ | | VSYNC | VSYNC | _ | | HOUT | PTD3/HOUT | HOUTE bit in PDCR (\$0069) | | VOUT | PTD2/VOUT | VOUTE bit in PDCR (\$0069) | | DE | PTD1/DE | DEE bit in PDCR (\$0069) | | DCLK | PTD0/DCLK | DCLKE bit in PDCR (\$0069) | | CLAMP | CLAMP/TCH0 | ELS0B and ELS0A bits in TSC0 (\$0010) | | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------------------------------|-------------------------------------------------|--------|--------|------------|---------|-----------|--------|------------|---------|-------| | Sync Processor Control | Read: | VSIE | VEDGE | VSIF | COMP | VINVO | HINVO | VPOL | HPOL | | | \$0040 | and Status Register | Write: | VOIE | VEDGE | 0 | COIVIP | VIINVO | HINVO | | | | | (SPCSR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Vertical Frequency High | Read: | VOF | 0 | 0 | VF12 | VF11 | VF10 | VF9 | VF8 | | \$0041 | Register | Write: | | CPW1 | CPW0 | | | | | | | | (VFHR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Vertical Frequency Low | Read: | VF7 | VF6 | VF5 | VF4 | VF3 | VF2 | VF1 | VF0 | | \$0042 | Register | Write: | | | | | | | | | | | (VFLR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Hsync Frequency High | Read: | HFH7 | HFH6 | HFH5 | HFH4 | HFH3 | HFH2 | HFH1 | HFH0 | | \$0043 Register | Write: | | | | | | | | | | | | (HFHR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Hsync Frequency Low | Read: | HOVER | 0 | 0 | HFL4 | HFL3 | HFL2 | HFL1 | HFL0 | | \$0044 | Register | Write: | | | | | | | | | | | (HFLR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | VSYNCS | HSYNCS | COINV | R | R | R | BPOR | SOUT | | \$0045 | Sync Processor I/O Control<br>Register (SPIOCR) | Write: | | | OONV | IX. | IX. | 11 | DI OIX | 0001 | | | | Reset: | 0 | 0 | 0 | | | | 0 | 0 | | | Sync Processor Control | Read: | LVSIE | LVSIF | HPS1 | HPS0 | HPS0 R | R | ATPOL | FSHF | | \$0046 Register 1 | Write: | LVOIL | 0 | 111 01 | 111 30 | IX. | IX | AITOL | 1 0111 | | | (SPCR1) | Reset: | 0 | 0 | 0 | 0 | | | 0 | 0 | | | H&V Sync Output Control<br>\$003F Register | Read: | | | | DCLKPH1 | DCLKPH0 | R | HVOCR1 | HVOCR0 | | | | Write: | | | | John | DOLIN 110 | 11 | 11001(1 | 1100110 | | | | (HVOCR) | Reset: | | | | 0 | 0 | | 0 | 0 | | | | | | = Unimpler | mented | | R | = Reserved | l | | Figure 17-1. Sync Processor I/O Register Summary **Technical Data** MC68HC908LD64 — Rev. 2.0 # 17.5 Functional Blocks Figure 17-2. Sync Processor Block Diagram MC68HC908LD64 — Rev. 2.0 Technical Data # 17.5.1 Polarity Detection # 17.5.1.1 Hsync Polarity Detection The Hsync polarity detection circuit measures the length of high and low period of the HSYNC input. If the length of high is longer than L and the length of low is shorter than S, the HPOL bit will be "0", indicating a negative polarity HSYNC input. If the length of low is longer than L and the length of high is shorter than S, the HPOL bit will be "1", indicating a positive polarity HSYNC input. The table below shows three possible cases for HSYNC polarity detection — the conditions are selected by the HPS[1:0] bits in the Sync Processor Control Register 1 (SPCR1). | Polarity Detecti | SPCR1 (\$0046) | | | |--------------------------|------------------------|------|------| | Long is greater than (L) | Short is less than (S) | HPS1 | HPS0 | | 7μs | 6μs | 0 | 0 | | 3.5μs | 3μs | 1 | Х | | 14µs | 12µs | 0 | 1 | # 17.5.1.2 Vsync Polarity Detection The Vsync polarity detection circuit performs a similar function as for Hsync. If the length of high is longer than 4ms and the length of low is shorter than 2ms, the VPOL bit will be "0", indicating a negative polarity VSYNC input. If the length of low is longer than 4ms and the length of high is shorter than 2ms, the VPOL bit will be "1", indicating a positive polarity VSYNC input. # 17.5.1.3 Composite Sync Polarity Detection When a composite sync signal is the input (COMP = 1 for composite sync processing), the HPOL bit = VPOL bit, and the polarity is detected using the VSYNC polarity detection criteria described in section 17.5.1.2. # 17.5.2 Sync Signal Counters There are two counters: a 13-bit horizontal frequency counter to count the number of horizontal sync pulses within a 32ms or 8ms period; and a 13-bit vertical frequency counter to count the number of system clock cycles between two vertical sync pulses. These two data can be read by the CPU to check the signal frequencies and to determine the video mode. The 13-bit vertical frequency register encompasses vertical frequency range from approximately 15Hz to 128kHz. Due to the asynchronous timing between the incoming VSYNC signal and internal system clock, there will be ±1 count error on reading the Vertical Frequency Registers (VFRs) for the same vertical frequency. The horizontal counter counts the pulses on HSYNC pin input, and is uploaded to the Hsync Frequency Registers (HFRs) every 32.768ms or 8.192ms. # 17.5.3 Polarity Controlled HOUT and VOUT Outputs The processed sync signals are output on HOUT and VOUT when the corresponding bits in Configuration Register 0 (\$0069) are set. The signal to these output pins depend on SOUT and COMP bits (see **Table 17-2**), with polarity controlled by ATPOL, HINVO, and VINVO bits as shown in **Table 17-3**. **Table 17-2. Sync Output Control** | SOUT | COMP | Sync Outputs:<br>VOUT and HOUT | | |------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | Х | Free-running video mode output | | | 0 | 0 | Sync outputs follow sync inputs VSYNC and HSYNC respectively, with polarity correction shown in <b>Table 17-3</b> . | | | 0 | 1 | HOUT follows the composite sync input and VOUT is the extracted Vsync (3 to 14µs delay to composite input), with polarity correction shown in <b>Table 17-3</b> . | | MC68HC908LD64 — Rev. 2.0 | ATPOL | SOUT | VINVO<br>or<br>HINVO | Sync Outputs:<br>VOUT/HOUT | |-------|------|----------------------|---------------------------------| | X | 1 | X | Free-running video mode output | | 0 | 0 | 0 | Same polarity as sync input | | 0 | 0 | 1 | Inverted polarity of sync input | | 1 | 0 | 0 | Negative polarity sync output | | 1 | 0 | 1 | Positive polarity sync output | **Table 17-3. Sync Output Polarity** When the SOUT bit is set, the HOUT output is a free-running pulse. Both HOUT and VOUT outputs are negative polarity, with frequencies selected by the H & V Sync Output Control Register (HVOCR). # 17.5.4 Clamp Pulse Output When the ELS0B and ELS0A bits in the TSC0 register are logic 0 (see **Table 11-3**), a clamp signal is output on the CLAMP pin. This clamp pulse is triggered either on the leading edge or the trailing edge of HSYNC, controlled by BPOR bit, with the polarity controlled by the COINV bit. See **Figure 17-3**. **Clamp Pulse Output Timing**. Figure 17-3. Clamp Pulse Output Timing Technical Data MC68HC908LD64 — Rev. 2.0 # 17.5.5 Low Vertical Frequency Detect Logic monitors the value of the Vsync Frequency Register (VFR), and sets the low vertical frequency flag (LVSIF) when the value of VFR is higher than \$C00 (frequency below 40.7Hz). LVSIF bit can generate an interrupt request to the CPU when the LVSIE bit is set and I-bit in the Condition Code Register is "0". The LVSIF bit can help the system to detect video off mode fast. # 17.6 Sync Processor I/O Registers Eight registers are associated with the Sync Processor, they outlined in the following sections. ### 17.6.1 Sync Processor Control & Status Register (SPCSR) Figure 17-4. Sync Processor Control & Status Register (SPCSR) #### VSIE — VSync Interrupt Enable When this bit is set, the VSIF flag is enabled to generate an interrupt request to the CPU. When VSIE is cleared, the VSIF flag is prevented from generating an interrupt request to the CPU. Reset clears this bit. 1 = VSIF bit set will generate interrupt request to CPU 0 = VSIF bit set does not generate interrupt request to CPU # VEDGE — VSync Interrupt Edge Select This bit specifies the triggering edge of Vsync interrupt. When it is "0", the rising edge of internal Vsync signal which is either from the VSYNC pin or extracted from the composite input signal will set VSIF flag. When it is "1", the falling edge of internal Vsync signal will set VSIF flag. Reset clears this bit. - 1 = VSIF bit will be set by rising edge of Vsync - 0 = VSIF bit will be set by falling edge of Vsync ### VSIF — VSync Interrupt Flag This flag is only set by the specified edge of the internal Vsync signal, which is either from the VSYNC input pin or extracted from the composite sync input signal. The triggering edge is specified by the VEDGE bit. VSIF generates an interrupt request to the CPU if the VSIE bit is also set. This bit is cleared by writing a "0" to it or by a reset. - 1 = A valid edge is detected on the Vsync - 0 = No valid Vsync is detected #### COMP — Composite Sync Input Enable This bit is set to enable the separator circuit which extracts the Vsync pulse from the composite sync input on HSYNC. The extracted Vsync signal is used as it were from the VSYNC input. Reset clears this bit. - 1 = Composite sync input enabled - 0 = Composite sync input disabled #### VINVO — VOUT Signal Polarity This bit, together with the ATPOL bit in SPCR1 controls the output polarity of the VOUT signal (see **Table 17-4**). #### HINVO — HOUT Signal Polarity This bit, together with the ATPOL bit in SPCR1 controls the output polarity of the HOUT signal (see **Table 17-4**). Table 17-4. ATPOL, VINVO, and HINVO setting | ATPOL | VINVO / HINVO | Sync Outputs:<br>VOUT/HOUT | |-------|---------------|---------------------------------| | 0 | 0 | Same polarity as sync input | | 0 | 1 | Inverted polarity of sync input | | 1 | 0 | Negative polarity sync output | | 1 | 1 | Positive polarity sync output | VPOL — Vsync Input Polarity This bit indicates the polarity of the VSYNC input, or the extracted Vsync from a composite sync input (COMP=1). Reset clears this bit. - 1 = Vsync is positive polarity - 0 = Vsync is negative polarity HPOL — Hsync Input Polarity This bit indicates the polarity of the HSYNC input. This bit equals the VPOL bit when the COMP bit is set. Reset clears this bit. - 1 = Hsync is positive polarity - 0 = Hsync is negative polarity # 17.6.2 Sync Processor Input/Output Control Register (SPIOCR) Figure 17-5. Sync Processor Input/Output Control Register (SPIOCR) VSYNCS — VSYNC Input State This read-only bit reflects the logical state of the VSYNC input. HSYNCS — HSYNC Input State This read-only bit reflects the logical state of the HSYNC input. MC68HC908LD64 — Rev. 2.0 Technical Data # COINV — Clamp Output Invert This bit is set to invert the clamp pulse output to negative. Reset clears this bit. - 1 = Clamp output is set for negative pulses - 0 = Clamp output is set for positive pulses #### BPOR — Back Porch This bit defines the triggering edge of the clamp pulse output relative to the HSYNC input. Reset clears this bit. - 1 = Clamp pulse is generated on the trailing edge of HSYNC - 0 = Clamp pulse is generated on the leading edge of HSYNC #### SOUT — Sync Output Enable This bit will select the output signals for the VOUT and HOUT pins and generate the DE and DCLK signals to the pins. Reset clears this bit. - 1 = VOUT, HOUT, DE, and DCLK outputs are internally generated free-running timing pulses with frequencies determined by HVCOR[1:0] bits in HVCOR and CGM values. - 0 = VOUT and HOUT outputs are processed VSYNC and HSYNC inputs respectively and DE and DCLK are hold as logic low. # 17.6.3 Vertical Frequency Registers (VFRs) This register pair contains the 13-bit vertical frequency count value, an overflow bit, and the clamp pulse width selection bits. Figure 17-6. Vertical Frequency High Register Figure 17-7. Vertical Frequency Low Register #### VF[12:0] — Vertical Frame Frequency This read-only 13-bit contains information of the vertical frame frequency. An internal 13-bit counter counts the number of 8µs periods between two Vsync pulses. The most significant 5 bits of the counted value is transferred to the high byte register, and the least significant 8 bits is transferred to an intermediate buffer. When the high byte register is read, the 8-bit counted value stored in the intermediate buffer will be uploaded to the low byte register. Therefore, user program must read the high byte register first, then low byte register in order to get the complete counted value of one vertical frame. If the counter overflows, the overflow flag, VOF, will be set, indicating the counter value stored in the VFRs is meaningless. The data corresponds to the period of one vertical frame. This register can be read to determine if the frame frequency is valid, and to determine the video mode. The frame frequency is calculated by: Vertical Frame Frequency = $$\frac{1}{VFR \pm 1 \times 48 \times t_{CYC}}$$ = $\frac{1}{VFR \pm 1 \times 8\mu s}$ **Table 17-5** shows examples for the Vertical Frequency Register, all VFR numbers are in hexadecimal. **Table 17-5. Sample Vertical Frame Frequencies** | VFR | Max Freq. | Min Freq. | |--------|-----------|-----------| | \$02A0 | 186.20 Hz | 185.70 Hz | | \$03C0 | 130.34 Hz | 130.07 Hz | | \$03C1 | 130.21 Hz | 129.94 Hz | | \$03C2 | 130.07 Hz | 129.80 Hz | | \$04E2 | 100.08 Hz | 99.92 Hz | | \$04E3 | 100.00 Hz | 99.84 Hz | | \$04E4 | 99.92 Hz | 99.76 Hz | | \$06F9 | 70.07 Hz | 69.99 Hz | | \$06FA | 70.03 Hz | 69.95 Hz | | \$06FB | 69.99 Hz | 69.91 Hz | | VFR | Max Freq. | Min Freq. | |--------|-----------|-----------| | \$0780 | 65.10 Hz | 65.00 Hz | | \$0823 | 60.04 Hz | 59.98 Hz | | \$0824 | 60.01 Hz | 59.95 Hz | | \$0825 | 59.98 Hz | 59.92 Hz | | \$09C4 | 50.02 Hz | 49.98 Hz | | \$09C5 | 50.00 Hz | 49.96 Hz | | \$09C6 | 49.98 Hz | 49.94 Hz | | \$1FFD | 15.266 Hz | 15.262 Hz | | \$1FFE | 15.264 Hz | 15.260 Hz | | \$1FFF | 15.262 Hz | 15.258 Hz | for internal bus clock of 6MHz VOF — Vertical Frequency Counter Overflow This read-only bit is set when an overflow has occurred on the 13-bit vertical frequency counter. Reset clears this bit, and will be updated every vertical frame. An overflow occurs when the period of Vsync frame exceeds 64.768ms (a vertical frame frequency lower than 15.258Hz). - 1 = A vertical frequency counter overflow has occurred - 0 = No vertical frequency counter overflow has occurred Technical Data MC68HC908LD64 — Rev. 2.0 ### CPW[1:0] — Clamp Pulse Width The CPW1 and CPW0 bits are used to select the output clamp pulse width. Reset clears these bits, selecting a default clamp pulse width between 0.33µs and 0.375µs. These bits always read as Zeros. | | - | | |------|------|-------------------| | CPW1 | CPW0 | Clamp Pulse Width | | 0 | 0 | 0.33μs to 0.375μs | | 0 | 1 | 0.5μs to 0.542μs | | 1 | 0 | 0.75μs to 0.792μs | | 1 | 1 | 2μs to 2.042μs | **Table 17-6. Clamp Pulse Width** # 17.6.4 Hsync Frequency Registers (HFRs) This register pair contains the 13-bit Hsync frequency count value and an overflow bit. Figure 17-8. Hsync Frequency High Register Figure 17-9. Hsync Frequency Low Register HFH[7:0], HFL[4:0] — Horizontal Line Frequency This read-only 13-bit contains the number of horizontal lines in a 32ms window. An internal 13-bit counter counts the Hsync pulses within a 32ms window in every 32.768ms period. If the FSHF bit in SPCR1 is set, only the most 11-bits (HFH[7:0] & HFL[4:2]) will be updated by the counter. Thus, providing a Hsync pulse count in a 8ms window in every 8.192ms. The most significant 8 bits of counted value is transferred to the high byte register, and the least significant 5 bits is transferred to an intermediate buffer. When the high byte register is read, the 5-bit counted value stored in the intermediate buffer will be uploaded to the low byte register. Therefore, user the program must read the high byte register first then low byte register in order to get the complete counted value of Hsync pulses. If the counter overflows, the overflow flag, HOVER, will be set, indicating the number of Hsync pulses in 32ms are more than 8191 (2<sup>13</sup>–1), i.e. a Hsync frequency greater than 256kHz. For the 32ms window, the HFHR and HFLR are such that the frequency step unit in the 5-bit of HFLR is 0.03125kHz, and the step unit in the 8-bit HFHR is 1kHz. Therefore, the Hsync frequency can be easily calculated by: Hsync Frequency = $[HFH + (HFL \times 0.03125)]$ kHz where: *HFH* is the value of HFH[7:0] *HFL* is the value of HFL[4:0] #### HOVER — Hsync Frequency Counter Overflow This read-only bit is set when an overflow has occurred on the 13-bit Hsync frequency counter. Reset clears this bit, and will be updated every count period. An overflow occurs when the number Hsync pulses exceed 8191, a Hsync frequency greater than 256kHz. 1 = A Hsync frequency counter overflow has occurred 0 = No Hsync frequency counter overflow has occurred # 17.6.5 Sync Processor Control Register 1 (SPCR1) Figure 17-10. Sync Processor Control Register 1 (SPCR1) #### LVSIE — Low VSync Interrupt Enable When this bit is set, the LVSIF flag is enabled to generate an interrupt request to the CPU. When LVSIE is cleared, the LVSIF flag is prevented from generating an interrupt request to the CPU. Reset clears this bit. - 1 = Low Vsync interrupt enabled - 0 = Low Vsync interrupt disabled # LVSIF — Low VSync Interrupt Flag This read-only bit is set when the value of VFR is higher than \$C00 (vertical frame frequency below 40.7Hz). LVSIF generates an interrupt request to the CPU if the LVSIE is also set. This bit is cleared by writing a "0" to it or reset. - 1 = Vertical frequency is below 40.7Hz - 0 = Vertical frequency is higher than 40.7Hz #### HPS[1:0] — HSYNC input Detection Pulse Width These two bits control the detection pulse width of HSYNC input. Reset clears these two bits, setting a default middle frequency of HSYNC input. **Table 17-7. HSYNC Polarity Detection Pulse Width** | HPS1 | HPS0 | Polarity Detection Pulse Width | |------|------|--------------------------------| | 0 | 0 | Long > 7μs and Short < 6μs | | 1 | Х | Long > 3.5μs and Short < 3μs | | 0 | 1 | Long > 14μs and Short < 12μs | MC68HC908LD64 — Rev. 2.0 # ATPOL — Auto Polarity This bit, together with the VINVO or HINVO bits in SPCSR controls the output polarity of the VOUT or HOUT signals respectively. Reset clears this bit (see **Table 17-8**). | ATPOL | VINVO / HINVO | Sync Outputs:<br>VOUT/HOUT | |-------|---------------|---------------------------------| | 0 | 0 | Same polarity as sync input | | 0 | 1 | Inverted polarity of sync input | | 1 | 0 | Negative polarity sync output | | 1 | 1 | Positive polarity sync output | # FSHF — Fast Horizontal Frequency Count This bit is set to shorten the measurement cycle of the horizontal frequency. If it is set, only HFH[7:0] and HFL[4:2] will be updated by the Hsync counter, providing a count in a 8ms window in every 8.192ms, with HFL[1:0] reading as zeros. Therefore, user can determine the horizontal frequency change within 8.192ms to protect critical circuitry. Reset clears this bit. - 1 = Number of Hsync pulses is counted in an 8ms window - 0 = Number of Hsync pulses is counted in a 32ms window #### 17.6.6 H & V Sync Output Control Register (HVOCR) Figure 17-11. H&V Sync Output Control Register (HVOCR) ### DCLKPH[1:0] — DCLK Output Phase Adjustment These two bits are programmed to adjust the DCLK output phase. Each increment adds approximately 2 to 3ns delay to the DCLK output. # HVOCR[1:0] — Free Running Video Mode Select Bits These two bits together with MUL[7:4] and VRS[7:4] in CGM's PLL programming register determine the frequencies of the internal generated free-running signals for output to HOUT, VOUT, DE, and DCLK pins, when the SOUT bit is set in the sync processor I/O control register. These two bits determine the prescaler of PLL reference clock in the CGM module. When HVOCR[1:0]=11, the prescaler is 2; for other values, the prescaler is 3. Reset clears these bits, setting a default horizontal frequency of 31.25kHz and a vertical frequency of 60Hz, a video mode of 640×480. (See Section 8. Clock Generator Module (CGM).) **VOUT HOUT DCLK** HVOCR[1:0] MUL[7:4] VRS[7:4] **DE Video Mode** Frequency Frequency Frequency 00 3 3 31.45kHz 59.91 Hz 24MHz VGA 640 × 480 01 5 3 37.87kHz 60.31Hz 40MHz SVGA 800 × 600 10 8 6 48.37kHz 60.31Hz 64MHz XGA 1024 × 768 9 9 60.00Hz 11 64.32kHz 108MHz SXGA 1280 × 1024 Table 17-9. Free-Running HSOUT, VSOUT, DE, and DCLK Settings # 17.7 System Operation This Sync Processor is designed to assist in determining the video mode of incoming HSYNC and VSYNC of various frequencies and polarities, and DPMS modes. In the DPMS standard, a no sync pulses definition can be detected when the value of the Hsync Frequency Register (the number of Hsync pulses) is less than one or when the VOF bit is set. Since the Hsync Frequency Register is updated repeatedly in every 32.768ms, and a valid Vsync must have a frequency greater than 40.7Hz, a valid Vsync pulse will arrive within the 32.768ms window. Therefore, the user should read the Hsync Frequency Register every 32.768ms to determine the presence of Hsync and/or Vsync pulses. MC68HC908LD64 — Rev. 2.0 # Sync Processor # Section 18. On-Screen Display (OSD) # 18.1 Contents | 18.2 | Introduction | 272 | |--------|------------------------------------------------------|-----| | 18.3 | Features | 272 | | 18.4 | System Overview | 273 | | 18.5 | OSD FLASH Font Memory Map | 275 | | 18.6 | OSD Screen Memory Map | 276 | | 18.7 | OSD Module I/O Registers | 277 | | 18.7.1 | OSD Control Register (OSDCR) | 277 | | 18.7.2 | OSD Status Register (OSDSR) | 278 | | 18.7.3 | OSD Data Registers (OSDDRH:OSDDRL) | 279 | | 18.7.4 | OSD Row Address Register (OSDRAR) | 280 | | 18.7.5 | OSD Column Address Register (OSDCAR) | 280 | | 18.7.6 | OSD FLASH Even High Byte Write Buffer (OSDEHBUF) .: | 281 | | 18.8 | OSD Registers | 282 | | 18.8.1 | OSD Display Registers (Attribute and Code Registers) | 282 | | 18.8.2 | Row Attribute Registers | 283 | | 18.8.3 | Control, Window, and Pattern Registers | 283 | | 18.8.3 | .1 Window Registers 1, 2, 3, 4 | 284 | | 18.8.3 | .2 Vertical Delay Control Register | 285 | | 18.8.3 | .3 Horizontal Delay Control Register | 286 | | 18.8.3 | .4 Character Height Control Register | 286 | | 18.8.3 | .5 Frame Control Registers | 288 | | | | | MC68HC908LD64 — Rev. 2.0 # **On-Screen Display (OSD)** ### 18.2 Introduction This section describes the on-screen display (OSD) module. This module includes a 15 row $\times$ 30 column display window and video pattern generator. #### 18.3 Features Features of the on-screen display module include: - Up to 384 fonts: $12 \times 16$ or $16 \times 16$ - Resolution: up to 2048 dots/line - Scan lines per frame: up to 2048 lines - Fully programmable display character array of 15 rows by 30 columns - Eight selections of color for menu windows and fonts - Row to row spacing control - Four programmable background windows - Window shadowing with programmable width, height, and color - Programmable vertical and horizontal positioning for display center - Full screen pattern output of free-running VGA, SVGA, XGA, SXGA timing from Sync Processor module - Double character height and double character width Figure 18-1. On-Screen Display I/O Register Summary # 18.4 System Overview The OSD module has a full screen memory architecture. Refresh is done by the built-in synchronous circuitry. The full screen display data can be updated through writing row, column, and data buffers. Thus, the display data can be updated randomly afterward. Figure 18-2 shows the block diagram of the OSD module. MC68HC908LD64 — Rev. 2.0 Figure 18-2. OSD Block Diagram User program must write the row and column addresses to the row and column address registers, then write the code and attributes to the 16-bit OSD data register to complete one display character or symbol update. The WRDY bit will then be set to acknowledge that the data has been updated to the addressed display RAM. This process is repeated for other updates. # 18.5 OSD FLASH Font Memory Map The 12k-byte FLASH memory from \$1000 to \$3FFF is for OSD font storage. This OSD font memory stores up to 384 fonts, with each font made up of 16 lines by 16 bits, i.e. 32 memory locations. The OSD fonts memory can be accessed by CPU when the OSDMEN bit in the OSD control register is clear. See 18.7.6 OSD FLASH Even High Byte Write Buffer (OSDEHBUF) for how to program the OSD font memory. Figure 18-3. Memory Map of OSD FLASH Fonts # 18.6 OSD Screen Memory Map The OSD operating screen is mapped to a 1k-byte RAM array from \$0800 to \$0BFF. The array is organized as 16 rows by 32 columns, with two bytes (16-bit) for each row-column location. **Figure 18-4** shows the OSD screen memory map. Figure 18-4. Memory Map of OSD Registers The area covering row0-column0 and row14-column29 are called the active display registers. Each 16-bit display register defines the character to be displayed, with an character code (character from font memory) and an attribute code for that character. Column30 of each row is the attribute register for the entire row. Row15 registers (not memory mapped) are used for control, window, and pattern for the entire OSD screen. See 18.8 OSD Registers for register definitions. The CPU have direct access to the all screen memory registers (\$0800 to \$0BFF) when the OSDMEN bit in the OSD control register is clear. When the OSD circuitry is displaying the characters (OSDMEN=1), updates to display is by indirectly writing to these registers. The OSD data registers, row register, column register are used for this purpose. See 18.7.3 OSD Data Registers (OSDDRH:OSDDRL), 18.7.4 OSD Row Address Register (OSDRAR), and 18.7.5 OSD Column Address Register (OSDCAR). # 18.7 OSD Module I/O Registers Seven registers are associated with the OSD module, they outlined in the following sections. #### 18.7.1 OSD Control Register (OSDCR) Figure 18-5. OSD Control Register (OSDCR) #### OSDMEN — OSD Memory Enable When this bit is clear, the OSD RAM and font FLASH memory is directly under CPU access. When OSDMEN is set, OSD circuitry has read control over the OSD RAM and font FLASH memory for displaying the contents; CPU access is indirect, by writing to address and data buffers. The OSDMEN bit should be cleared while no OSD are displaying. Reset clear this bit. 1 = OSD RAM and font FLASH is under OSD circuitry access 0 = OSD RAM and font FLASH is directly under CPU access #### OSDRST — OSD Module Reset Setting this bit resets the entire OSD logic and row15 registers (row1 to row14 registers are unaffected), and holds the OSD in the reset state. The input PCLK clock is prevented from entering the OSD module to reduce power consumption. Reset clear this bit. 1 = Reset OSD logic and row15 registers 0 = No effect #### CLKINV — Pixel Clock Inversion This bit is set to invert the PCLK input of OSD. Reset clears this bit. 1 = PCLK input inverted 0 = PCLK input not inverted MC68HC908LD64 — Rev. 2.0 # **On-Screen Display (OSD)** # CLKPH[1:0] — Pixel Clock Phase Adjustment These two bits adjust the pixel clock phase to the OSD module. Thus the OSDR, OSDG, and OSDB outputs can be in phase with video signals. Reset clears all these bits. #### HALFCLK — Half Frequency of Pixel Clock This bit is set to divide the incoming pixel clock by two as the OSD display clock. Reset clears this bit. - 1 = OSD module display clock is PCLK divided-by-1 - 0 = OSD module display clock is PCLK divided-by-2 #### OSDIEN — OSD Interrupt Enable This bit enable OSD interrupt when DENDIF in the OSD status register is set. Reset clear this bit. - 1 = DENDIF bit set will generate interrupt request to CPU - 0 = DENDIF bit set will not generate interrupt request to CPU # 18.7.2 OSD Status Register (OSDSR) Figure 18-6. OSD Status Register (OSDSR) #### WRDY — OSD Buffer Write Ready This bit is set when the OSD data registers \$0062 and \$0063, are ready to be loaded with new data. The WRDY is cleared after the CPU writes to the high byte register, \$0063. It becomes set again when the OSD circuitry has transferred the content of data registers to the OSD RAM. Reset sets this bit. - 1 = OSD data buffers ready for new data - 0 = OSD data buffers busy # DENDIF — OSD Display End Interrupt Flag This bit is set when the OSD has finished the row15 display; it is cleared by writing a logic 0 to it. The DENDIF bit is designed for user program to update the OSD RAM while not displaying OSD. Reset clears this bit. 1 = OSD has finished the row15 display 0 = No effect # 18.7.3 OSD Data Registers (OSDDRH:OSDDRL) Figure 18-7. OSD Data Register High (OSDDRH) Figure 18-8. OSD Data Register Low (OSDDRL) #### OSDD[15:0] — OSD RAM 16-Bit Data Buffer These bits store the data which is going to be written into the OSD RAM when OSDMEN is set. While OSD circuitry is displaying data from the display RAM, updates to the display RAM is made by writing to the OSD row and column address registers and this 8-bit pair data registers. The OSD buffer write ready bit, WRDY, will be cleared after the write to the high byte register, \$0063. Reset has no effect on these bits. (See 18.6 OSD Screen Memory Map.) MC68HC908LD64 — Rev. 2.0 # 18.7.4 OSD Row Address Register (OSDRAR) Figure 18-9. OSD Row Address Register (OSDRAR) #### ROWA[3:0] — OSD RAM Row Address These bits define the row address of the OSD RAM. Together with the column address, the row-column address defines the location in the OSD screen memory where data is to be transferred from the data buffers (OSD data registers). Data is transferred when the high byte data register is written (\$0063). Reset clears these bits to zero. (See 18.6 OSD Screen Memory Map.) #### 18.7.5 OSD Column Address Register (OSDCAR) Figure 18-10. OSD Column Address Register (OSDCAR) #### COLA[4:0] — OSD RAM Column Address These bits define the column address of the OSD RAM. Together with the row address, the row-column address defines the location in the OSD screen memory where data is to be transferred from the data buffers (OSD data registers). Data is transferred when the high byte data register is written (\$0063). Reset clears these bits to zero. (See 18.6 OSD Screen Memory Map.) **Technical Data** MC68HC908LD64 — Rev. 2.0 # 18.7.6 OSD FLASH Even High Byte Write Buffer (OSDEHBUF) Figure 18-11. OSD FLASH Even High Byte Write Buffer (OSDEHBUF) DOT[15:8] — OSD FLASH Even High Byte Buffer These bits define the even byte for a single line of OSD font, to be programmed to the OSD FLASH memory. Reset has no effect on these bits. **Figure 18-12** shows an example of an OSD font. Figure 18-12. OSD Font Even Byte Buffer The OSDEHBUF register is a buffer for temporarily storing the even byte (or high byte) of an OSD font line to be programmed to the OSD FLASH memory. A 16-bit OSD font line is programmed by writing the even byte to OSDEHBUF, followed by a FLASH programming routine to the odd byte in the font memory. Programming the odd byte will automatic program the even byte. See 18.5 OSD FLASH Font Memory Map for OSD font memory map and Section 4. FLASH Memory on FLASH programming. MC68HC908LD64 — Rev. 2.0 # 18.8 OSD Registers The following sections define the OSD registers for display control as illustrated in **Figure 18-4**. **Memory Map of OSD Registers**. # 18.8.1 OSD Display Registers (Attribute and Code Registers) The OSD active display registers consist of 450 attribute and code registers in a 15 row by 30 column matrix. These registers are memory mapped to RAM locations as illustrated in **Figure 18-4**. When OSDMEN=0 (not displaying), CPU has direct access to these registers by reading/writing the RAM locations. When OSDMEN=1 (displaying), CPU access these registers indirectly by writing to the OSD data registers, row register and column register. Each attribute and code register affects one display character. #### Row 0–14, Column 0–29: #### CRADDR — Character Address These bits form an address to select one of the 384 characters/symbols available from the FLASH font memory. #### BGR, BGG, BGB — Character Background Color These bits define the color of the background of the associated character/symbol. When all three bits are clear, no background will be shown. Therefore, seven background colors can be selected. #### FSS — Font Size This bit will determine the font size of the associated character/symbol. Reset clears this bit. 1 = The font size is $12 \times 16$ (DOT13 to DOT2) 0 =The font size is $16 \times 16$ #### R, G, B — Character Color These bits define the color of the associated character/symbol. **Technical Data** MC68HC908LD64 — Rev. 2.0 ### 18.8.2 Row Attribute Registers The 15 row attribute registers are at column 30 of the display rows. These registers are memory mapped to RAM locations as illustrated in **Figure 18-4**. When OSDMEN=0 (not displaying), CPU has direct access to these registers by reading/writing the RAM locations. When OSDMEN=1 (displaying), CPU access these registers indirectly by writing to the OSD data registers, row register and column register. Each row attribute register affects characters of a display row. #### Row 0-14, Column 30: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|---|---|---|---|---|---|-----|-----|-----| | | | | | | | | | | | | | | REN | CHS | cws | #### REN — Row Enable Set this bit to enable OSD circuitry to display the current row of characters. This bit should be cleared when display RAM is accessed directly by the CPU and when the row points to a font that is to be updated in the FLASH font memory. - 1 = Enable display for this row - 0 = Disable display for this row #### CHS — Character Height Set this bit to display double height characters for this row. - 1 = Display characters as double height for this row - 0 = Display characters as normal height for this row #### CWS — Character Width Set this bit to display double width characters for this row. - 1 = Display characters as double width for this row - 0 = Display characters as normal width for this row #### 18.8.3 Control, Window, and Pattern Registers Row-15 registers are for window, pattern, and miscellaneous control of the entire OSD screen. These registers are NOT memory mapped to RAM locations. CPU access these registers by writing to the OSD data registers, row register and column register. MC68HC908LD64 — Rev. 2.0 # **On-Screen Display (OSD)** ### 18.8.3.1 Window Registers 1, 2, 3, 4 Four background windows are available, with each window controlled by a set of three registers in row 15. Window 1 has the highest priority, and window 4 the least. If window over-lapping occurs, the higher priority window will cover the lower one, and the higher priority color will take over on the overlapped window area. If the row/column start address is greater than the end address, that window will not be displayed. Row 15, Column 0, 3, 6, 9: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |----|----|----|----|----|----|---|---|-------------------|---|---|-----|-----|-----------------|---|-----|--|--| | | | | | | | | | ROW START ADDRESS | | | | RO\ | ROW END ADDRESS | | | | | | | | | | | | | | MSB | | | LSB | MSB | | | LSB | | | Row 15, Column 1, 4, 7, 10: ### Row 15, Column 2, 5, 6, 11: WEN — Background Window Enable Set this bit to enable background window generation - 1 = Enable background window - 0 = Disable background window ### W\_SHD — Shadow on Window Set this bit to activate the window shadowing. When the window is active, the right M pixels and lower N horizontal scan lines will output shadowing. The M, N, and color of window shadow is defined in the frame control registers located at row 15, column 16, 17, 18, and 19. See 18.8.3.5 Frame Control Registers for details. - 1 = Background window shadow enabled - 0 = Background window shadow disabled R, G, B — Background Window Color These bits define the color of the background window. ### 18.8.3.2 Vertical Delay Control Register #### **Row 15, Column 12:** | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|---|-----|---|---|-----|-----|---|---|-----| | | | | | | | | | | | | VEF | RTD | | | | | | | | | | | | | MSB | | | | | | | LSB | #### VERTD — Vertical Delay These bits define the vertical starting position. The 8-bit gives 256 steps, with each step increment of four horizontal lines for each field. Its value cannot be zero at anytime. In order to avoid screen misalignment, the value of VERTD is decided by the last OSD line not over the next leading edge of PVSYNC. MC68HC908LD64 — Rev. 2.0 # **On-Screen Display (OSD)** # 18.8.3.3 Horizontal Delay Control Register # **Row 15, Column 13:** | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|---|-----|---|---|---|---|---|---|---| | | | | | | | | | | | | | | | | | | | | | | | | | | MSB | | | | | | | | #### HORD — Horizontal Delay These bits define the horizontal starting position for character display. The 8-bit gives 256 steps, with each step increment of six dots shift to the right on the monitor screen. The maximum value of HORD is decided by the rightmost character not exceeding the next leading edge of PHSYNC. #### 18.8.3.4 Character Height Control Register This register controls the height of all displayed characters. #### **Row 15, Column 14:** | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----|----|----|----|----|----|---|---|---|---|-----|-----|-----|-----|-----|-----|--| | | | | | | | | | | | CH5 | CH4 | СНЗ | CH2 | CH1 | CH0 | | # CH[3:0] — Expand Characters by BRM Algorithm These bits expand the 16-line characters using the binary rate multiplier (BRM) algorithm. See **Figure 18-13** for some examples. #### CH[5:4] — Display Character Height Select These two bits define the final height for the display characters. See **Figure 18-14** for illustration. | CH5:CH4 | Character Display Size | |----------|---------------------------------------------------------------------------------| | 00 or 01 | Display size is same size as expanded font by CH[3:0]. The default value is 00. | | 10 | Display size is double size of expanded font by CH[3:0]. | | 11 | Display size is triple size of expanded font by CH[3:0]. | **NOTE:** To avoid undesirable on-screen displays, such as jittering and characters wrapping to the top, care should be taken when implementing character height expansion and vertical starting position — ensure the last line of row14 does not exceed the PVSYNC pulse of the next frame. Figure 18-13. Character Font Matrix Height Expansion by CH[3:0] Figure 18-14. Display Character Height MC68HC908LD64 - Rev. 2.0 # **On-Screen Display (OSD)** # 18.8.3.5 Frame Control Registers # **Row 15, Column 15:** | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|----|----|----|----|---|---|---|---|---|---|---|---|------|------| | OSD_EN | | | | | | | | | | | | | | VPOL | HPOL | #### OSD\_EN — OSD Enable Set this bit to enable the OSD module output pins, OSDR, OSDG, OSDB, and FBKG. When OSD\_EN is clear, all OSD output pins are high impedance. This bit is cleared after a POR, reset, or when OSDRST bit (bit-5 in OSD control register) is set. - 1 = OSD output pins: OSDR, OSDG, OSDB, FBKG enabled - 0 = OSD output pins held at high impedance ### HPOL — Horizontal Sync Polarity This bit selects the polarity of the incoming horizontal sync signal on PHSYNC pin. If sync signal is negative polarity, clear this bit. If sync signal is positive polarity, set this bit. This bit is cleared after a POR, reset, or when OSDRST bit is set. - 1 = Set for positive horizontal sync signal - 0 = Clear for negative horizontal sync # VPOL — Vertical Sync Polarity This bit selects the polarity of the incoming vertical sync signal on PVSYNC pin. If sync signal is negative polarity, clear this bit. If sync signal is positive polarity, set this bit. This bit is cleared after a POR, reset, or when OSDRST bit is set. - 1 = Set for positive vertical sync signal - 0 = Clear for negative vertical sync Row 15, Column 16 and 17 registers control the width and height of the shadow windows. **Row 15, Column 16:** | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----|----|----|----|----|----|---|---|------|------|------|------|------|------|------|------|--| | | | | | | | | | WW41 | WW40 | WW31 | WW30 | WW21 | WW20 | WW11 | WW10 | | WWx1, WWx0 — Shadow Window Width Control Bits These bits selects the width, M, for the respective enabled shadow window; where x is the window number. **Table 18-1. Shadow Width Setting** | WWx1:WWx0 | Shadow Width M<br>(unit in Pixels) | |-----------|------------------------------------| | 00 | 2 | | 01 | 4 | | 10 | 6 | | 11 | 8 | # **Row 15, Column 17:** WHx1, WHx0 — Shadow Window Height Control Bits These bits selects the width, N, for the respective enabled shadow window; where x is the window number. **Table 18-2. Shadow Width Setting** | WH41:WH40 | Shadow Height N<br>(unit in Lines) | |-----------|------------------------------------| | 00 | 2 | | 01 | 4 | | 10 | 6 | | 11 | 8 | Row 15, Column 18 and 19 registers control the color of the shadow windows. # **Row 15, Column 18:** # **Row 15, Column 19:** R<sub>x</sub>, G<sub>x</sub>, B<sub>x</sub> — Shadow Window Color These bits define the color of the corresponding shadow window; where x is the window number ### **NOTE:** The width of bottom side shadowing is counted in numbers of columns and is aligned with the character width (12 dots or 16 dots) of the following row. Therefore it is possible to have misalignment of this shadowing while different character formats are used by the last row inside the window and first row outside the window. The window shadowing width of row 14 is determined by number of columns of window times 12 dots. ### **Row 15, Column 20:** | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|---|---|---|---|-----|---|--------|---|-----| | | | | | | | | | | | | | | RSPACE | • | | | | | | | | | | | | | | MSB | | | | LSB | # RSPACE — Row Spacing These bits define the spacing between the display rows, in units of horizontal scan lines. Due to the non-uniform expansion of the BRM algorithm used for character height control, this register is normally used for maintaining a constant OSD menu height for different display modes, instead of adjusting the character heights. The default value is 0, i.e. no extra lines inserted between. ### **Row 15, Column 21:** #### PGE — Screen Video Pattern Enable Set this bit to enable the free-running full-screen video pattern. Reset clears this bit. - 1 = Screen video pattern enabled - 0 = Screen video pattern disabled #### PGR, PGG, PGB — Screen Video Pattern Color These bits define the color of the free-running full-screen video pattern. MC68HC908LD64 — Rev. 2.0 # On-Screen Display (OSD) # Section 19. Input/Output (I/O) Ports # 19.1 Contents | 19.2 I | ntroduction | |--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------| | 19.3 F<br>19.3.1<br>19.3.2<br>19.3.3 | Port A | | 19.4.1<br>19.4.2<br>19.4.3 | Port B 300 Port B Data Register 300 Data Direction Register B 301 Port B Options 302 | | 19.5 I<br>19.5.1<br>19.5.2<br>19.5.3 | Port C303Port C Data Register303Data Direction Register C304Port C Options305 | | 19.6 F<br>19.6.1<br>19.6.2<br>19.6.3 | Port D | | 19.7 I<br>19.7.1<br>19.7.2<br>19.7.3 | Port E | MC68HC908LD64 — Rev. 2.0 # 19.2 Introduction Thirty-nine (39) bidirectional input-output (I/O) pins form five parallel ports. All I/O pins are programmable as inputs or outputs. NOTE: Connect any unused I/O pins to an appropriate logic level, either $V_{DD}$ or $V_{SS}$ . Although the I/O ports do not require termination for proper operation, termination reduces excess current consumption and the possibility of electrostatic damage. Figure 19-1. Port I/O Register Summary Figure 19-1. Port I/O Register Summary (Continued) MC68HC908LD64 — Rev. 2.0 **Table 19-1. Port Control Register Bits Summary** | Port | Bit | DDR | | Module Contro | I | Pin | |------|-----|-------|-----------|-----------------|-------------|--------------| | Port | Bit | DDK | Module | Register | Control Bit | FIII | | | 0 | DDRA0 | | | KBIE0 | PTA0/KBI0 | | | 1 | DDRA1 | | | KBIE1 | PTA1/KBI1 | | | 2 | DDRA2 | | | KBIE2 | PTA2/KBI2 | | A | 3 | DDRA3 | КВІ | KBIER<br>\$004F | KBIE3 | PTA3/KBI3 | | | 4 | DDRA4 | | | KBIE4 | PTA4/KBI4 | | | 5 | DDRA5 | | | KBIE5 | PTA5/KBI5 | | | 6 | DDRA6 | | | KBIE6 | PTA6/KBI6 | | | 7 | DDRA7 | | | KBIE7 | PTA7/KBI7 | | | 0 | DDRB0 | | | PWM0E | PTB0/PWM0 | | | 1 | DDRB1 | | | PWM1E | PTB1/PWM1 | | | 2 | DDRB2 | | | PWM2E | PTB2/PWM2 | | В | 3 | DDRB3 | PWM | PWMCR | PWM3E | PTB3/PWM3 | | | 4 | DDRB4 | FVVIVI | \$0078 | PWM4E | PTB4/PWM4 | | | 5 | DDRB5 | | | PWM5E | PTB5/PWM5 | | | 6 | DDRB6 | | | PWM6E | PTB6/PWM6 | | | 7 | DDRB7 | | | PWM7E | PTB7/PWM7 | | | 0 | DDRC0 | | | | PTC0/ADC0 | | | 1 | DDRC1 | | | | PTC1/ADC1 | | | 2 | DDRC2 | ADC | ADSCR | ADCH[4:0] | PTC2/ADC2 | | С | 3 | DDRC3 | ADC | \$003B | ADOI [4.0] | PTC3/ADC3 | | | 4 | DDRC4 | | | | PTC4/ADC4 | | | 5 | DDRC5 | | | | PTC5/ADC5 | | | 6 | DDRC6 | _ | _ | _ | PTC6 | | | 0 | DDRD0 | | | DCLKE | PTD0/DCLK | | | 1 | DDRD1 | SYNC | | DEE | PTD1/DE | | | 2 | DDRD2 | J | | VOUTE | PTD2/VOUT | | D | 3 | DDRD3 | | PDCR | HOUTE | PTD3/HOUT | | | 4 | DDRD4 | DDC12AB | \$0069 | DDCSCLE | PTD4/DDCSCL | | | 5 | DDRD5 | | | DDCDATE | PTD5/DDCSDA | | | 6 | DDRD6 | MMIIC | | IICSCLE | PTD6/IICSCL | | | 7 | DDRD7 | IVIIVIIIC | | IICDATE | PTD7/IICSDA | | | 0 | DDRE0 | | | USBDS1E | PTE0/DPLUS1 | | | 1 | DDRE1 | | | | PTE1/DMINUS1 | | | 2 | DDRE2 | | | USBDS2E | PTE2/DPLUS2 | | E | 3 | DDRE3 | USB | PECR | | PTE3/DMINUS2 | | | 4 | DDRE4 | USB | \$0068 | USBDS3E | PTE4/DPLUS3 | | | 5 | DDRE5 | | | | PTE5/DMINUS3 | | | 6 | DDRE6 | | | USBDS4E | PTE6/DPLUS4 | | | 7 | DDRE7 | | | 0000010 | PTE7/DMINUS4 | Technical Data MC68HC908LD64 — Rev. 2.0 #### 19.3 Port A Port A is an 8-bit special-function port that shares all eight of its pins with the keyboard interrupt module (KBI). (See **Section 21. Keyboard Interrupt Module (KBI)**.) ### 19.3.1 Port A Data Register The port A data register (PTA) contains a data latch for each of the eight port A pins. Figure 19-2. Port A Data Register (PTA) # PTA[7:0] — Port A Data Bits These read/write bits are software programmable. Data direction of each port A pin is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data. ### KBI[7:0] — Keyboard Interrupt Pins The keyboard interrupt enable bits, KBIE[7:0], in the keyboard interrupt enable register (KBIER), enable the port A pins as external interrupt pins. (See 19.3.3 Port A Options and Section 21. Keyboard Interrupt Module (KBI).) # 19.3.2 Data Direction Register A Data direction register A (DDRA) determines whether each port A pin is an input or an output. Writing a logic 1 to a DDRA bit enables the output buffer for the corresponding port A pin; a logic 0 disables the output buffer. Figure 19-3. Data Direction Register A (DDRA) DDRA[7:0] — Data Direction Register A Bits These read/write bits control port A data direction. Reset clears DDRA[7:0], configuring all port A pins as inputs. - 1 = Corresponding port A pin configured as output - 0 = Corresponding port A pin configured as input **NOTE:** Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1. Figure 19-4 shows the port A I/O logic. Figure 19-4. Port A I/O Circuit Technical Data MC68HC908LD64 — Rev. 2.0 When bit DDRAx is a logic 1, reading address \$0000 reads the PTAx data latch. When bit DDRAx is a logic 0, reading address \$0000 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 19-2** summarizes the operation of the port A pins. **Table 19-2. Port A Pin Functions** | DDRA | PTA Bit | I/O Pin Mode | Accesses to DDRA | Accesse | s to PTA | |------|------------------|----------------------------|------------------|----------|-------------------------| | Bit | FIABIL | 70 FIII Wode | Read/Write | Read | Write | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRA[7:0] | Pin | PTA[7:0] <sup>(3)</sup> | | 1 | Х | Output | DDRA[7:0] | PTA[7:0] | PTA[7:0] | #### Notes: - 1. X = don't care. - 2. Hi-Z = high impedance. - 3. Writing affects data register, but does not affect input. # 19.3.3 Port A Options The keyboard interrupt enable register (KBIER) selects the port A pins for keyboard interrupt function or as standard I/O function. (See **Section 21. Keyboard Interrupt Module (KBI)**.) Figure 19-5. Keyboard Interrupt Enable Register (KIER) KBIE[7:0] — Keyboard Interrupt Enable Bits Setting a KBIEx bit to logic 1 configures the PTAx/KBIx pin for keyboard interrupt function. Reset clears the KBIEx bits. 1 = PTAx/KBIx pin configured as KBIx interrupt pin 0 = PTAx/KBIx pin configured as PTAx standard I/O pin ### 19.4 Port B Port B is an 8-bit special-function port that shares all eight of its pins with the pulse width modulator (PWM). (See Section 12. Pulse Width Modulator (PWM).) ### 19.4.1 Port B Data Register The port B data register (PTB) contains a data latch for each of the eight port pins. Figure 19-6. Port B Data Register (PTB) # PTB[7:0] — Port B Data Bits These read/write bits are software-programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data. # PWM[7:0] — PWM Outputs Pins The PWM output enable bits PWM7E–PWM0E, in the PWM control register (PWMCR) enable port B pins as PWM output pins. (See 19.4.3 Port B Options and Section 12. Pulse Width Modulator (PWM).) # 19.4.2 Data Direction Register B Data direction register B (DDRB) determines whether each port B pin is an input or an output. Writing a logic 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a logic 0 disables the output buffer. Figure 19-7. Data Direction Register B (DDRB) DDRB[7:0] — Data Direction Register B Bits These read/write bits control port B data direction. Reset clears DDRB[7:0], configuring all port B pins as inputs. - 1 = Corresponding port B pin configured as output - 0 = Corresponding port B pin configured as input **NOTE:** Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1. Figure 19-8 shows the port B I/O logic. Figure 19-8. Port B I/O Circuit When bit DDRBx is a logic 1, reading address \$0001 reads the PTBx data latch. When bit DDRBx is a logic 0, reading address \$0001 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 19-3** summarizes the operation of the port B pins. **Table 19-3. Port B Pin Functions** | DDRB | PTB Bit | I/O Pin Mode | Accesses to DDRB | Accesses to PTB | | | |------|------------------|----------------------------|------------------|-----------------|-------------------------|--| | Bit | FIBBIL | I/O FIII WIOGE | Read/Write | Read | Write | | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRB[6:0] | Pin | PTB[6:0] <sup>(3)</sup> | | | 1 | Х | Output | DDRB[6:0] | PTB[6:0] | PTB[6:0] | | #### Notes: - 1. X = don't care. - 2. Hi-Z = high impedance. - 3. Writing affects data register, but does not affect input. ### 19.4.3 Port B Options The PWM control register (PWMCR) selects the port B pins for PWM function or as standard I/O function. (See **Section 12. Pulse Width Modulator (PWM)**.) Figure 19-9. PWM Control Register (PWMCR) PWM7E-PWM0E — PWM Output Enable Bits Setting a PWMxE bit to logic 1 configures the PTBx/PWMx pin for PWM output function. Reset clears the PWMxE bits. 1 = PTBAx/PWMx pin configured as PWMx interrupt pin 0 = PTBAx/PWMx pin configured as PTBx standard I/O pin ### 19.5 Port C Port C is an 7-bit special-function port that shares six of its pins with the analog-to-digital converter (ADC) module. (See Section 13. Analog-to-Digital Converter (ADC).) ### 19.5.1 Port C Data Register The port C data register (PTC) contains a data latch for each of the seven port C pins. Figure 19-10. Port C Data Register (PTC) # PTC[6:0] — Port C Data Bits These read/write bits are software-programmable. Data direction of each port C pin is under the control of the corresponding bit in data direction register C. Reset has no effect on port C data. ### ADC[5:0] — Analog-to-Digital Input Pins ADC[5:0] are pins used for the input channels to the analog-to-digital converter module. The channel select bits, ADCH[4:0], in the ADC Status and Control Register define which port C pin will be used as an ADC input and overrides any control from the port I/O logic. (See 19.5.3 Port C Options and Section 13. Analog-to-Digital Converter (ADC).) ### **NOTE:** Care must be taken when reading port C while applying analog voltages to ADC5–ADC0 pins. If the appropriate ADC channel is not enabled, excessive current drain may occur if analog voltages are applied to the PTCx/ADCx pin, while PTC is read as a digital input. Those ports not selected as analog input channels are considered digital I/O ports. # 19.5.2 Data Direction Register C Data direction register C (DDRC) determines whether each port C pin is an input or an output. Writing a logic 1 to a DDRC bit enables the output buffer for the corresponding port C pin; a logic 0 disables the output buffer. Figure 19-11. Data Direction Register C (DDRC) DDRC[6:0] — Data Direction Register C Bits These read/write bits control port C data direction. Reset clears DDRC[6:0], configuring all port C pins as inputs. - 1 = Corresponding port C pin configured as output - 0 = Corresponding port C pin configured as input ### **NOTE:** Avoid glitches on port C pins by writing to the port C data register before changing data direction register C bits from 0 to 1. Figure 19-12 shows the port C I/O logic. Figure 19-12. Port C I/O Circuit When bit DDRCx is a logic 1, reading address \$0002 reads the PTCx data latch. When bit DDRCx is a logic 0, reading address \$0002 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 19-4** summarizes the operation of the port C pins. | DDRC | PTC Bit | I/O Pin Mode | Accesses to DDRC | Accesses to PTC | | | |------|------------------|----------------------------|------------------|-----------------|-------------------------|--| | Bit | FICBI | I/O FIII WIOGE | Read/Write | Read | Write | | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRC[6:0] | Pin | PTC[6:0] <sup>(3)</sup> | | | 1 | Х | Output | DDRC[6:0] | PTC[6:0] | PTC[6:0] | | Table 19-4. Port C Pin Functions #### Notes: - 1. X = don't care. - 2. Hi-Z = high impedance. - 3. Writing affects data register, but does not affect input. # 19.5.3 Port C Options The ADCH[4:0] bits in the ADC Status and Control Register defines which PTCx/ADCx pin is used as an ADC input and overrides any control from the port I/O logic by forcing that pin as the input to the analog circuitry. (See Section 13. Analog-to-Digital Converter (ADC).) ### 19.6 Port D Port D is an 8-bit special-function port that shares two of its pins with the multi-master IIC (MMIIC) module, two of its pins with the DDC12AB module, and four of its pins with the sync processor. ### 19.6.1 Port D Data Register The port D data register (PTD) contains a data latch for each of the eight port D pins. Figure 19-13. Port D Data Register (PTD) ### PTD[7:0] — Port D Data Bits These read/write bits are software-programmable. Data direction of each port D pin is under the control of the corresponding bit in data direction register D. Reset has no effect on port D data. ### IICSDA, IICSCL — Multi-master IIC Data and Clock pins The PTD7/IICSDA and PTD6/IICSCL pins are multi-master IIC data and clock pins. When the IICDATE and IICSCLE bits in the port D control register (PDCR) are clear, the PTD7/IICSDA and PTD6/IICSCL pins are available for general-purpose I/O. (See 19.6.3 Port D Options.) # DDCSCL, DDCSDA — DDC12AB Data and Clock pins The PTD4/DDCSCL and PTD5/DDCSDA pins are DDC12AB clock and data pins respectively. When the DDCSCLE and DDCDATE bits in the port D control register (PDCR) are clear, the PTD4/DDCSCL and PTD5/DDCSDA pins are available for general-purpose I/O. (See 19.6.3 Port D Options.) Technical Data MC68HC908LD64 — Rev. 2.0 # HOUT— Sync Processor HOUT Pulse Output Pin The PTD3/HOUT pin is the sync processor HOUT pulse output pin. When the HOUTE bit in the port D control register (PDCR) is clear, the PTD3/HOUT pin is available for general-purpose I/O. (See 19.6.3 Port D Options.) ### VOUT — Sync Processor VOUT Pulse Output Pin The PTD2/VOUT pin is the sync processor VOUT pulse output pin. When the VOUTE bit in the port D control register (PDCR) is clear, the PTD2/VOUT pin is available for general-purpose I/O. (See 19.6.3 Port D Options.) # DE — Sync Processor DE Pulse Output Pin The PTD1/DE pin is the sync processor DE pulse output pin. When the DEE bit in the port D control register (PDCR) is clear, the PTD1/DE pin is available for general-purpose I/O. (See 19.6.3 Port D Options.) ## DCLK — Sync Processor DCLK Pulse Output Pin The PTD0/DCLK pin is the sync processor DCLK pulse output pin. When the DCLKE bit in the port D control register (PDCR) is clear, the PTD0/DCLK pin is available for general-purpose I/O. (See 19.6.3 Port D Options.) #### 19.6.2 Data Direction Register D Data direction register D (DDRD) determines whether each port D pin is an input or an output. Writing a logic 1 to a DDRD bit enables the output buffer for the corresponding port D pin; a logic 0 disables the output buffer. Figure 19-14. Data Direction Register D (DDRD) MC68HC908LD64 — Rev. 2.0 Technical Data DDRD[7:0] — Data Direction Register D Bits These read/write bits control port D data direction. Reset clears DDRD[7:0], configuring all port D pins as inputs. - 1 = Corresponding port D pin configured as output - 0 = Corresponding port D pin configured as input **NOTE:** Avoid glitches on port D pins by writing to the port D data register before changing data direction register D bits from 0 to 1. Figure 19-15 shows the port D I/O logic. Figure 19-15. Port D I/O Circuit When bit DDRDx is a logic 1, reading address \$0003 reads the PTDx data latch. When bit DDRDx is a logic 0, reading address \$0003 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 19-5** summarizes the operation of the port D pins. | DDRD<br>Bit | PTD Bit | I/O Pin<br>Mode | Accesses<br>to DDRD | Accesse | s to PTD | |-------------|------------------|----------------------------|---------------------|----------|-------------------------| | Dit. | | WIOGE | Read/Write | Read | Write | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRD[7:0] | Pin | PTD[7:0] <sup>(3)</sup> | | 1 | Х | Output | DDRD[7:0] | PTD[7:0] | PTD[7:0] | **Table 19-5. Port D Pin Functions** #### Notes: - 1. X = don't care. - 2. Hi-Z = high impedance. - 3. Writing affects data register, but does not affect the input. **Technical Data** MC68HC908LD64 — Rev. 2.0 # 19.6.3 Port D Options The port D control register (PDCR) selects the port D pins for module function or as standard I/O function. Figure 19-16. Port D Control Register (PDCR) ### IICDATE — MMIIC Data Pin Enable This bit is set to configure the PTD7/IICSDA pin for IICSDA function. Reset clears this bit. - 1 = PTD7/IICSDA pin configured as IICSDA pin - 0 = PTD7/IICSDA pin configured as standard I/O pin ### IICSCLE — MMIIC Clock Pin Enable This bit is set to configure the PTD6/IICSCL pin for IICSCL function. Reset clears this bit. - 1 = PTD6/IICSCL pin configured as IICSCL pin - 0 = PTD6/IICSCL pin configured as standard I/O pin #### DDCDATE — DDC Data Pin Enable This bit is set to configure the PTD5/DDCSDA pin for DDCSDA function. Reset clears this bit. - 1 = PTD5/DDCSDA pin configured as DDCSDA pin - 0 = PTD5/DDCSDA pin configured as standard I/O port ### DDCSCLE — DDC Clock Pin Enable This bit is set to configure the PTD4/DDCSCL pin for DDCSCL function. Reset clears this bit. - 1 = PTD4/DDCSCL pin configured as DDCSCL pin - 0 = PTD4/DDCSCL pin configured as standard I/O port #### **HOUTE** — **HOUT** Pin Enable This bit is set to configure the PTD3/HOUT pin for sync processor HOUT output. Reset clears this bit. - 1 = PTD3/HOUT pin configured as HOUT pin - 0 = PTD3/HOUT pin configured as standard I/O pin ### **VOUTE** — **VOUT** Pin Enable This bit is set to configure the PTD2/VOUT pin for sync processor VOUT output. Reset clears this bit. - 1 = PTD2/VOUT pin configured as VOUT pin - 0 = PTD2/VOUT pin configured as standard I/O pin ### DEE — DE Pin Enable This bit is set to configure the PTD1/DE pin for sync processor DE output. Reset clears this bit. - 1 = PTD1/DE pin configured as DE pin - 0 = PTD1/DE pin configured as standard I/O pin ### DCLKE — DCLK Pin Enable This bit is set to configure the PTD0/DCLK pin for sync processor DCLK output. Reset clears this bit. - 1 = PTD0/DCLK pin configured as DCLK pin - 0 = PTD0/DCLK pin configured as standard I/O pin ### 19.7 Port E Port E is an 8-bit special-function port that shares all of its pins with the universal serial bus module. (See Section 14. Universal Serial Bus Module (USB).) ### 19.7.1 Port E Data Register The port E data register (PTE) contains a data latch for each of the eight port E pins. Figure 19-17. Port E Data Register (PTE) # PTE[7:0] — Port E Data Bits These read/write bits are software-programmable. Data direction of each port E pin is under the control of the corresponding bit in data direction register E. Reset has no effect on port E data. DPLUSx and DMINUSx — Downstream Pairs of USB HUB Data Pins The DPLUSx and DMINUSx pins are the data pin pairs of the universal serial bus HUB. When the USBDSxE bit in the port E control register (PECR) is clear, the corresponding PTE/DPLUSx and PTE/DMINUSx pins are available for general-purpose I/O. (See 19.7.3 Port E Options.). # 19.7.2 Data Direction Register E Data direction register E (DDRE) determines whether each port E pin is an input or an output. Writing a logic 1 to a DDRE bit enables the output buffer for the corresponding port E pin; a logic 0 disables the output buffer. Figure 19-18. Data Direction Register E (DDRE) DDRE[7:0] — Data Direction Register E Bits These read/write bits control port E data direction. Reset clears DDRE[7:0], configuring all port E pins as inputs. - 1 = Corresponding port E pin configured as output - 0 = Corresponding port E pin configured as input **NOTE:** Avoid glitches on port E pins by writing to the port E data register before changing data direction register E bits from 0 to 1. Figure 19-19 shows the port E I/O logic. Figure 19-19. Port E I/O Circuit **Technical Data** MC68HC908LD64 — Rev. 2.0 PTE[7:0] When bit DDREx is a logic 1, reading address \$0008 reads the PTEx data latch. When bit DDREx is a logic 0, reading address \$0008 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 19-6** summarizes the operation of the port E pins. | PTE Bit | I/O Pin Mode Accesses to DDRE | | Accesse | s to PTD | |------------------|--------------------------------|------------|-----------------------------------------|--------------------------------------------------| | | WIOGE | Read/Write | Read | Write | | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRE[7:0] | Pin | PTE[7:0] <sup>(3)</sup> | | | | Mode Mode | PTE Bit I/O Pin Mode to DDRE Read/Write | PTE Bit I/O Pin to DDRE Accesse Read/Write Read | DDRE[7:0] PTE[7:0] Table 19-6. Port E Pin Functions #### Notes: 1. X = don't care. 1 2. Hi-Z = high impedance. Χ 3. Writing affects data register, but does not affect the input. Output ### 19.7.3 Port E Options The Port E control register (PECR) selects the port E pins for USB module function or as standard I/O function. Figure 19-20. Port E Control Register (PECR) USBDS4E-USBDS1E — USB HUB Data Pins Enable Setting a USBDSxE bit to logic 1 configures the corresponding PTE/DPLUSx and PTE/DMINUSx pins for USB HUB downstream port function. Reset clears the USBDSxE bits. - 1 = PTE/DPLUSx and PTE/DMINUSx pins configured as USB pins - 0 = PTE/DPLUSx and PTE/DMINUSx pins configured as standard I/O pins MC68HC908LD64 — Rev. 2.0 # Input/Output (I/O) Ports # Section 20. External Interrupt (IRQ) # 20.1 Contents | 20.2 | Introduction | 315 | |------|------------------------------------------|-----| | 20.3 | Features | 315 | | | Functional Description | | | 20.5 | IRQ Status and Control Register (INTSCR) | 319 | | 20.6 | IRQ Module During Break Interrupts | 320 | # 20.2 Introduction The IRQ (external interrupt) module provides a maskable interrupt input. ### 20.3 Features Features of the IRQ module include the following: - A dedicated external interrupt pin, IRQ - IRQ interrupt control bits - · Hysteresis buffer - Programmable edge-only or edge and level interrupt sensitivity - Automatic interrupt acknowledge - Internal pull-up resistor MC68HC908LD64 — Rev. 2.0 # 20.4 Functional Description A logic 0 applied to the external interrupt pin can latch a CPU interrupt request. **Figure 20-1** shows the structure of the IRQ module. Interrupt signals on the IRQ pin are latched into the IRQ latch. An interrupt latch remains set until one of the following actions occurs: - Vector fetch A vector fetch automatically generates an interrupt acknowledge signal that clears the IRQ latch. - Software clear Software can clear the interrupt latch by writing to the acknowledge bit in the interrupt status and control register (INTSCR). Writing a logic 1 to the ACK bit clears the IRQ latch. - Reset A reset automatically clears the interrupt latch. The external interrupt pin is falling-edge-triggered and is software-configurable to be either falling-edge or falling-edge and low-level-triggered. The MODE bit in the INTSCR controls the triggering sensitivity of the IRQ pin. When the interrupt pin is edge-triggered only, the CPU interrupt request remains set until a vector fetch, software clear, or reset occurs. When the interrupt pin is both falling-edge and low-level-triggered, the CPU interrupt request remains set until both of the following occur: - Vector fetch or software clear - Return of the interrupt pin to logic 1 The vector fetch or software clear may occur before or after the interrupt pin returns to logic 1. As long as the pin is low, the interrupt request remains pending. A reset will clear the latch and the MODE control bit, thereby clearing the interrupt even if the pin stays low. When set, the IMASK bit in the INTSCR mask all external interrupt requests. A latched interrupt request is not presented to the interrupt priority logic unless the IMASK bit is clear. **NOTE:** The interrupt mask (I) in the condition code register (CCR) masks all interrupt requests, including external interrupt requests. (See **9.6 Exception Control**.) Figure 20-1. IRQ Module Block Diagram Figure 20-2. IRQ I/O Register Summary # **External Interrupt (IRQ)** ### 20.4.1 **IRQ** Pin A logic 0 on the IRQ pin can latch an interrupt request into the IRQ latch. A vector fetch, software clear, or reset clears the IRQ latch. If the MODE bit is set, the IRQ pin is both falling-edge-sensitive and low-level-sensitive. With MODE set, both of the following actions must occur to clear IRQ: - Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the latch. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACK bit in the interrupt status and control register (INTSCR). The ACK bit is useful in applications that poll the IRQ pin and require software to clear the IRQ latch. Writing to the ACK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACK does not affect subsequent transitions on the IRQ pin. A falling edge that occurs after writing to the ACK bit latches another interrupt request. If the IRQ mask bit, IMASK, is clear, the CPU loads the program counter with the vector address at locations \$FFFA and \$FFFB. - Return of the IRQ pin to logic 1 As long as the IRQ pin is at logic 0, IRQ remains active. The vector fetch or software clear and the return of the $\overline{IRQ}$ pin to logic 1 may occur in any order. The interrupt request remains pending as long as the $\overline{IRQ}$ pin is at logic 0. A reset will clear the latch and the MODE control bit, thereby clearing the interrupt even if the pin stays low. If the MODE bit is clear, the IRQ pin is falling-edge-sensitive only. With MODE clear, a vector fetch or software clear immediately clears the IRQ latch. The IRQF bit in the INTSCR register can be used to check for pending interrupts. The IRQF bit is not affected by the IMASK bit, which makes it useful in applications where polling is preferred. Use the BIH or BIL instruction to read the logic level on the $\overline{\text{IRQ}}$ pin. **NOTE:** When using the level-sensitive interrupt trigger, avoid false interrupts by masking interrupt requests in the interrupt routine. Technical Data MC68HC908LD64 — Rev. 2.0 # 20.5 IRQ Status and Control Register (INTSCR) The IRQ status and control register (INTSCR) controls and monitors operation of the IRQ module. The INTSCR has the following functions: - Shows the state of the IRQ flag - Clears the IRQ latch - Masks IRQ interrupt request - Controls triggering sensitivity of the IRQ interrupt pin Figure 20-3. IRQ Status and Control Register (INTSCR) IRQF — IRQ Flag This read-only status bit is high when the IRQ interrupt is pending. 1 = IRQ interrupt pending 0 = IRQ interrupt not pending ACK — IRQ Interrupt Request Acknowledge Bit Writing a logic 1 to this write-only bit clears the IRQ latch. ACK always reads as logic 0. Reset clears ACK. IMASK — IRQ Interrupt Mask Bit Writing a logic 1 to this read/write bit disables IRQ interrupt requests. Reset clears IMASK. 1 = IRQ interrupt requests disabled 0 = IRQ interrupt requests enabled MODE — IRQ Edge/Level Select Bit This read/write bit controls the triggering sensitivity of the IRQ pin. Reset clears MODE. 1 = IRQ interrupt requests on falling edges and low levels 0 = IRQ interrupt requests on falling edges only MC68HC908LD64 — Rev. 2.0 # **External Interrupt (IRQ)** # 20.6 IRQ Module During Break Interrupts The system integration module (SIM) controls whether the IRQ latch can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear the latches during the break state. (See Section 9. System Integration Module (SIM).) To allow software to clear the IRQ latch during a break interrupt, write a logic 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state. To protect the latches during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the ACK bit in the IRQ status and control register during the break state has no effect on the IRQ latch. # Section 21. Keyboard Interrupt Module (KBI) # 21.1 Contents | 21.2 | Introduction | |--------|----------------------------------------------------------------------------------------------------------------------------------------| | 21.3 | Features | | 21.4 | I/O Pins322 | | 21.5 | Functional Description | | 21.6 | Keyboard Initialization325 | | 21.7.1 | I/O Registers. 325 Keyboard Status and Control Register. 326 Keyboard Interrupt Enable Register. 327 | | | Low-Power Modes327Wait Mode327Stop Mode327 | | 21.9 | Keyboard Module During Break Interrupts | # 21.2 Introduction The keyboard interrupt module (KBI) provides eight independently maskable external interrupts which are accessible via PTA0–PTA7. When a port pin is enabled for keyboard interrupt function, an internal pull-up device is also enabled on the pin. MC68HC908LD64 — Rev. 2.0 ### 21.3 Features Features of the keyboard interrupt module (KBI) include: - Eight keyboard interrupt pins with pull-up devices - Separate keyboard interrupt enable bits and one keyboard interrupt mask - Programmable edge-only or edge- and level- interrupt sensitivity - Exit from low-lower modes Figure 21-1. KBI I/O Register Summary # 21.4 I/O Pins The eight keyboard interrupt pins are shared with standard port I/O pins. The full name of the KBI pins are listed in **Table 21-1**. The generic pin name appear in the text that follows. **Table 21-1. Pin Name Conventions** | KBI<br>Generic Pin Name | Full MCU Pin Name | Pin Selected for KBI Function by KBIEx Bit in KBIER | |-------------------------|---------------------|-----------------------------------------------------| | KBI0-KBI7 | PTA0/KBI0-PTA7/KBI7 | KBIE0-KBIE7 | # 21.5 Functional Description Figure 21-2. Keyboard Interrupt Module Block Diagram Writing to the KBIE7–KBIE0 bits in the keyboard interrupt enable register independently enables or disables each port A pin as a keyboard interrupt pin. Enabling a keyboard interrupt pin also enables its internal pull-up device. A logic 0 applied to an enabled keyboard interrupt pin latches a keyboard interrupt request. A keyboard interrupt is latched when one or more keyboard pins goes low after all were high. The MODEK bit in the keyboard status and control register controls the triggering mode of the keyboard interrupt. - If the keyboard interrupt is edge-sensitive only, a falling edge on a keyboard pin does not latch an interrupt request if another keyboard pin is already low. To prevent losing an interrupt request on one pin because another pin is still low, software can disable the latter pin while it is low. - If the keyboard interrupt is falling edge- and low level-sensitive, an interrupt request is present as long as any keyboard pin is low. If the MODEK bit is set, the keyboard interrupt pins are both falling edgeand low level-sensitive, and both of the following actions must occur to clear a keyboard interrupt request: MC68HC908LD64 — Rev. 2.0 # **Keyboard Interrupt Module (KBI)** - Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the interrupt request. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACKK bit in the keyboard status and control register (KBSCR). The ACKK bit is useful in applications that poll the keyboard interrupt pins and require software to clear the keyboard interrupt request. Writing to the ACKK bit prior to leaving an interrupt service routine also can prevent spurious interrupts due to noise. Setting ACKK does not affect subsequent transitions on the keyboard interrupt pins. A falling edge that occurs after writing to the ACKK bit latches another interrupt request. If the keyboard interrupt mask bit, IMASKK, is clear, the CPU loads the program counter with the vector address at locations \$FFE2 and \$FFE3. - Return of all enabled keyboard interrupt pins to logic 1 As long as any enabled keyboard interrupt pin is at logic 0, the keyboard interrupt remains set. The vector fetch or software clear and the return of all enabled keyboard interrupt pins to logic 1 may occur in any order. If the MODEK bit is clear, the keyboard interrupt pin is falling-edgesensitive only. With MODEK clear, a vector fetch or software clear immediately clears the keyboard interrupt request. Reset clears the keyboard interrupt request and the MODEK bit, clearing the interrupt request even if a keyboard interrupt pin stays at logic 0. The keyboard flag bit (KEYF) in the keyboard status and control register can be used to see if a pending interrupt exists. The KEYF bit is not affected by the keyboard interrupt mask bit (IMASKK) which makes it useful in applications where polling is preferred. To determine the logic level on a keyboard interrupt pin, use the data direction register to configure the pin as an input and read the data register. **NOTE:** Setting a keyboard interrupt enable bit (KBIEx) forces the corresponding keyboard interrupt pin to be an input, overriding the data direction register. However, the data direction register bit must be a logic 0 for software to read the pin. **Technical Data** MC68HC908LD64 — Rev. 2.0 # 21.6 Keyboard Initialization When a keyboard interrupt pin is enabled, it takes time for the pull-up device to reach a logic 1. Therefore, a false interrupt can occur as soon as the pin is enabled. To prevent a false interrupt on keyboard initialization: - 1. Mask keyboard interrupts by setting the IMASKK bit in the keyboard status and control register. - 2. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register. - 3. Write to the ACKK bit in the keyboard status and control register to clear any false interrupts. - 4. Clear the IMASKK bit. An interrupt signal on an edge-triggered pin can be acknowledged immediately after enabling the pin. An interrupt signal on an edge- and level-triggered interrupt pin must be acknowledged after a delay that depends on the external load. Another way to avoid a false interrupt: - 1. Configure the keyboard pins as outputs by setting the appropriate DDRA bits in data direction register A. - 2. Write logic 1s to the appropriate port A data register bits. - 3. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register. # 21.7 I/O Registers These registers control and monitor operation of the keyboard module: - Keyboard status and control register (KBSCR) - Keyboard interrupt enable register (KBIER) MC68HC908LD64 — Rev. 2.0 # 21.7.1 Keyboard Status and Control Register - Flags keyboard interrupt requests - Acknowledges keyboard interrupt requests - Masks keyboard interrupt requests - Controls keyboard interrupt triggering sensitivity Figure 21-3. Keyboard Status and Control Register (KBSCR) ### KEYF — Keyboard Flag Bit This read-only bit is set when a keyboard interrupt is pending. Reset clears the KEYF bit. - 1 = Keyboard interrupt pending - 0 = No keyboard interrupt pending ### ACKK — Keyboard Acknowledge Bit Writing a logic 1 to this write-only bit clears the keyboard interrupt request. ACKK always reads as logic 0. Reset clears ACKK. ### IMASKK — Keyboard Interrupt Mask Bit Writing a logic 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests. Reset clears the IMASKK bit. - 1 = Keyboard interrupt requests masked - 0 = Keyboard interrupt requests not masked ### MODEK — Keyboard Triggering Sensitivity Bit This read/write bit controls the triggering sensitivity of the keyboard interrupt pins. Reset clears MODEK. - 1 = Keyboard interrupt requests on falling edges and low levels - 0 = Keyboard interrupt requests on falling edges only # 21.7.2 Keyboard Interrupt Enable Register The keyboard interrupt enable register enables or disables each port A pin to operate as a keyboard interrupt pin. Figure 21-4. Keyboard Interrupt Enable Register (KBIER) KBIE7-KBIE0 — Keyboard Interrupt Enable Bits Each of these read/write bits enables the corresponding keyboard interrupt pin to latch interrupt requests. Reset clears the keyboard interrupt enable register. 1 = PTAx/KBIx pin enabled as keyboard interrupt pin 0 = PTAx/KBIx pin not enabled as keyboard interrupt pin ### 21.8 Low-Power Modes The WAIT and STOP instructions put the MCU in low-power-consumption standby modes. ### 21.8.1 Wait Mode The keyboard interrupt module remains active in wait mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of wait mode. ## **21.8.2 Stop Mode** The keyboard interrupt module remains active in stop mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of stop mode. MC68HC908LD64 — Rev. 2.0 # **Keyboard Interrupt Module (KBI)** # 21.9 Keyboard Module During Break Interrupts The system integration module (SIM) controls whether the keyboard interrupt latch can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. To allow software to clear the keyboard interrupt latch during a break interrupt, write a logic 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state. To protect the latch during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the keyboard acknowledge bit (ACKK) in the keyboard status and control register during the break state has no effect. (See 21.7.1 Keyboard Status and Control Register.) # Section 22. Computer Operating Properly (COP) ### 22.1 Contents | 22.2 | Introduction | |--------|------------------------------| | 22.3 | Functional Description | | 22.4 | I/O Signals | | 22.4.1 | OSCXCLK331 | | 22.4.2 | STOP Instruction | | 22.4.3 | COPCTL Write | | 22.4.4 | Power-On Reset | | 22.4.5 | Internal Reset | | 22.4.6 | Reset Vector Fetch332 | | 22.4.7 | COPD (COP Disable)332 | | 22.4.8 | | | 22.5 | COP Control Register333 | | 22.6 | Interrupts333 | | 22.7 | Monitor Mode | | 22.8 | Low-Power Modes | | 22.8.1 | Wait Mode | | 22.8.2 | Stop Mode | | 22.9 | COP Module During Break Mode | # 22.2 Introduction The computer operating properly (COP) module contains a free-running counter that generates a reset if allowed to overflow. The COP module helps software recover from runaway code. Prevent a COP reset by clearing the COP counter periodically. The COP module can be disabled through the COPD bit in the CONFIG register. MC68HC908LD64 — Rev. 2.0 # 22.3 Functional Description Figure 22-1 shows the structure of the COP module. Figure 22-1. COP Block Diagram The COP counter is a free-running 6-bit counter preceded by a 12-bit prescaler counter. If not cleared by software, the COP counter overflows and generates an asynchronous reset after $2^{18} - 2^4$ or $2^{13} - 2^4$ OSCXCLK cycles, depending on the state of the COP rate select bit, COPRS, in configuration register 1. With a $2^{18} - 2^4$ OSCXCLK cycle overflow option, a 24MHz crystal gives a COP timeout period of 10.922ms. Writing any value to location \$FFFF before an overflow occurs prevents a COP reset by clearing the COP counter and stages 12 through 5 of the prescaler. **NOTE:** Service the COP immediately after reset and before entering or after exiting stop mode to guarantee the maximum time before the first COP counter overflow. **Technical Data** MC68HC908LD64 — Rev. 2.0 A COP reset pulls the RST pin low for 32 OSCXCLK cycles and sets the COP bit in the SIM reset status register (SRSR). In monitor mode, the COP is disabled if the $\overline{RST}$ pin or the $\overline{IRQ}$ is held at $V_{TST}$ . During the break state, $V_{TST}$ on the $\overline{RST}$ pin disables the COP. ### NOTE: Place COP clearing instructions in the main program and not in an interrupt subroutine. Such an interrupt subroutine could keep the COP from generating a reset even while the main program is not working properly. # 22.4 I/O Signals The following paragraphs describe the signals shown in Figure 22-1. ### 22.4.1 OSCXCLK OSCXCLK is the crystal oscillator output signal. OSCXCLK frequency is equal to the crystal frequency. ### 22.4.2 STOP Instruction The STOP instruction clears the COP prescaler. ### 22.4.3 COPCTL Write Writing any value to the COP control register (COPCTL) (see 22.5 COP Control Register) clears the COP counter and clears bits 12 through 5 of the prescaler. Reading the COP control register returns the low byte of the reset vector. ### 22.4.4 Power-On Reset The power-on reset (POR) circuit clears the COP prescaler 4096 OSCXCLK cycles after power-up. MC68HC908LD64 — Rev. 2.0 # **Computer Operating Properly (COP)** ### 22.4.5 Internal Reset An internal reset clears the COP prescaler and the COP counter. ### 22.4.6 Reset Vector Fetch A reset vector fetch occurs when the vector address appears on the data bus. A reset vector fetch clears the COP prescaler. # 22.4.7 COPD (COP Disable) The COPD signal reflects the state of the COP disable bit (COPD) in the CONFIG register. (See Figure 22-2.) ## 22.4.8 COPRS (COP Rate Select) The COPRS signal reflects the state of the COP rate select bit (COPRS) in the CONFIG register. (See **Figure 22-2**.) Figure 22-2. Configuration Register (CONFIG) COPRS — COP Rate Select Bit COPRS selects the COP timeout period. Reset clears COPRS. 1 = COP timeout period is $2^{13} - 2^4$ OSCXCLK cycles 0 = COP timeout period is $2^{18} - 2^4$ OSCXCLK cycles COPD — COP Disable Bit COPD disables the COP module. 1 = COP module disabled 0 = COP module enabled # 22.5 COP Control Register The COP control register is located at address \$FFFF and overlaps the reset vector. Writing any value to \$FFFF clears the COP counter and starts a new timeout period. Reading location \$FFFF returns the low byte of the reset vector. Figure 22-3. COP Control Register (COPCTL) # 22.6 Interrupts The COP does not generate CPU interrupt requests. ### 22.7 Monitor Mode When monitor mode is entered with $V_{TST}$ on the $\overline{IRQ}$ pin, the COP is disabled as long as $V_{TST}$ remains on the $\overline{IRQ}$ pin or the $\overline{RST}$ pin. When monitor mode is entered by having blank reset vectors and not having $V_{TST}$ on the $\overline{IRQ}$ pin, the COP is automatically disabled until a POR occurs. ### 22.8 Low-Power Modes The WAIT and STOP instructions put the MCU in low powerconsumption standby modes. MC68HC908LD64 — Rev. 2.0 # **Computer Operating Properly (COP)** ### 22.8.1 Wait Mode The COP remains active during wait mode. To prevent a COP reset during wait mode, periodically clear the COP counter in a CPU interrupt routine. # 22.8.2 Stop Mode Stop mode turns off the OSCXCLK input to the COP and clears the COP prescaler. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode. To prevent inadvertently turning off the COP with a STOP instruction, a configuration option is available that disables the STOP instruction. When the STOP bit in the configuration register has the STOP instruction is disabled, execution of a STOP instruction results in an illegal opcode reset. # 22.9 COP Module During Break Mode The COP is disabled during a break interrupt when $V_{TST}$ is present on the $\overline{RST}$ pin. # Section 23. Break Module (BRK) # 23.1 Contents | 23.2 | Introduction | |--------|--------------------------------------------| | 23.3 | Features | | 23.4 | Functional Description | | 23.4.1 | Flag Protection During Break Interrupts338 | | 23.4.2 | CPU During Break Interrupts | | 23.4.3 | TIM During Break Interrupts338 | | 23.4.4 | COP During Break Interrupts | | 23.5 | Low-Power Modes | | 23.5.1 | Wait Mode | | 23.5.2 | Stop Mode | | 23.6 | Break Module Registers | | 23.6.1 | Break Status and Control Register339 | | 23.6.2 | Break Address Registers | | 23.6.3 | SIM Break Status Register340 | | 23.6.4 | SIM Break Flag Control Register | # 23.2 Introduction This section describes the break module. The break module can generate a break interrupt that stops normal program flow at a defined address to enter a background program. MC68HC908LD64 — Rev. 2.0 ### 23.3 Features Features of the break module include: - Accessible input/output (I/O) registers during the break interrupt - CPU-generated break interrupts - Software-generated break interrupts - COP disabling during break interrupts # 23.4 Functional Description When the internal address bus matches the value written in the break address registers, the break module issues a breakpoint signal to the CPU. The CPU then loads the instruction register with a software interrupt instruction (SWI) after completion of the current CPU instruction. The program counter vectors to \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode). The following events can cause a break interrupt to occur: - A CPU-generated address (the address in the program counter) matches the contents of the break address registers. - Software writes a logic 1 to the BRKA bit in the break status and control register. When a CPU-generated address matches the contents of the break address registers, the break interrupt begins after the CPU completes its current instruction. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation. Figure 23-1 shows the structure of the break module. Figure 23-1. Break Module Block Diagram Figure 23-2. Break Module I/O Register Summary MC68HC908LD64 — Rev. 2.0 # 23.4.1 Flag Protection During Break Interrupts The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. ## 23.4.2 CPU During Break Interrupts The CPU starts a break interrupt by: - Loading the instruction register with the SWI instruction - Loading the program counter with \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode) The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately. ## 23.4.3 TIM During Break Interrupts A break interrupt stops the timer counters. ### 23.4.4 COP During Break Interrupts The $\underline{COP}$ is disabled during a break interrupt when $V_{TST}$ is present on the $\overline{RST}$ pin. ### 23.5 Low-Power Modes The WAIT and STOP instructions put the MCU in low powerconsumption standby modes. ### 23.5.1 Wait Mode If enabled, the break module is active in wait mode. In the break routine, the user can subtract one from the return address on the stack if SBSW is set (see **Section 9. System Integration Module (SIM)**). Clear the SBSW bit by writing logic 0 to it. Technical Data MC68HC908LD64 — Rev. 2.0 ## 23.5.2 Stop Mode A break interrupt causes exit from stop mode and sets the SBSW bit in the break status register. # 23.6 Break Module Registers These registers control and monitor operation of the break module: - Break status and control register (BRKSCR) - Break address register high (BRKH) - Break address register low (BRKL) - SIM break status register (SBSR) - SIM break flag control register (SBFCR) ### 23.6.1 Break Status and Control Register The break status and control register (BRKSCR) contains break module enable and status bits. Figure 23-3. Break Status and Control Register (BRKSCR) BRKE — Break Enable Bit This read/write bit enables breaks on break address register matches. Clear BRKE by writing a logic 0 to bit 7. Reset clears the BRKE bit. - 1 = Breaks enabled on 16-bit address match - 0 = Breaks disabled on 16-bit address match ### BRKA — Break Active Bit This read/write status and control bit is set when a break address match occurs. Writing a logic 1 to BRKA generates a break interrupt. Clear BRKA by writing a logic 0 to it before exiting the break routine. Reset clears the BRKA bit. 1 = (When read) Break address match 0 = (When read) No break address match ### 23.6.2 Break Address Registers The break address registers (BRKH and BRKL) contain the high and low bytes of the desired breakpoint address. Reset clears the break address registers. Figure 23-4. Break Address Register High (BRKH) Figure 23-5. Break Address Register Low (BRKL) # 23.6.3 SIM Break Status Register The SIM break status register (SBSR) contains a flag to indicate that a break caused an exit from wait mode. The flag is useful in applications requiring a return to wait mode after exiting from a break interrupt. Technical Data MC68HC908LD64 — Rev. 2.0 Figure 23-6. SIM Break Status Register (SBSR) ## SBSW — SIM Break Stop/Wait Bit This status bit is useful in applications requiring a return to wait or stop mode after exiting from a break interrupt. Clear SBSW by writing a logic 0 to it. Reset clears SBSW. - 1 = Stop mode or wait mode was exited by break interrupt - 0 = Stop mode or wait mode was not exited by break interrupt SBSW can be read within the break interrupt routine. The user can modify the return address on the stack by subtracting one from it. The following code is an example. ``` ; service routine software. This code should be executed at the end of the break ; service routine software. HIBYTE EQU 5 LOBYTE EOU If not SBSW, do RTI BRCLR SBSW, SBSR, RETURN ; See if wait mode or stop mode was exited by ; break. TST LOBYTE, SP ; If RETURNLO is not zero, BNE DOLO ; then just decrement low byte. DEC HIBYTE, SP ; Else deal with high byte, too. DOLO ; Point to WAIT/STOP opcode. DEC LOBYTE, SP RETURN PULH ; Restore H register. RTI ``` ; This code works if the H register has been pushed onto the stack in the break MC68HC908LD64 — Rev. 2.0 # 23.6.4 SIM Break Flag Control Register The SIM break flag control register (SBFCR) contains a bit that enables software to clear status bits while the MCU is in a break state. Figure 23-7. SIM Break Flag Control Register (SBFCR) # BCFE — Break Clear Flag Enable Bit This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set. - 1 = Status bits clearable during break - 0 = Status bits not clearable during break # Section 24. Electrical Specifications # 24.1 Contents | 24.2 | Introduction | 44 | |--------|-------------------------------------------------------|----| | 24.3 | Absolute Maximum Ratings | 44 | | 24.4 | Functional Operating Range34 | 45 | | 24.5 | Thermal Characteristics | 45 | | 24.6 | DC Electrical Characteristics | 46 | | 24.7 | Control Timing | 47 | | 24.8 | Timer Interface Module Characteristics | 47 | | 24.9 | Oscillator Characteristics | 47 | | 24.10 | ADC Electrical Characteristics | 48 | | 24.11 | Sync Processor Timing | 49 | | | USB DC Electrical Characteristics | | | | .2 USB High Speed Source Electrical Characteristics 3 | | | 24.12. | | | | 24.12. | .4 USB Signaling Levels | 53 | | 24.13 | DDC12AB/MMIIC Timing | 54 | | 24.13. | 1 0 | | | 24.13. | .2 DDC12AB/MMIIC Interface Output Signal Timing 39 | 54 | | 24.14 | FLASH Memory Characteristics | 55 | MC68HC908LD64 — Rev. 2.0 ### 24.2 Introduction This section contains electrical and timing specifications. # 24.3 Absolute Maximum Ratings Maximum ratings are the extreme limits to which the MCU can be exposed without permanently damaging it. **NOTE:** This device is not guaranteed to operate properly at the maximum ratings. Refer to **24.6 DC Electrical Characteristics** for guaranteed operating conditions. **Table 24-1. Absolute Maximum Ratings** | Characteristic <sup>(1)</sup> | Symbol | Value | Unit | |-------------------------------------------------------------------------------------------|-------------------|--------------------------------|------| | Supply voltage | $V_{DD}$ | -0.3 to +3.9 | V | | Input voltage | V <sub>IN</sub> | $V_{SS}$ -0.3 to $V_{DD}$ +0.3 | V | | Input voltage, +5V pins IICSDA, IICSCL, DDCSDA, DCSCL, HSYNC, VSYNC, PHSYNC, PVSYNC, PCLK | V <sub>HIN</sub> | V <sub>SS</sub> -0.3 to +5.5 | > | | Maximum current per pin excluding V <sub>DD</sub> and V <sub>SS</sub> | I | ±25 | mA | | Storage temperature | T <sub>STG</sub> | -55 to +150 | °C | | Maximum current out of V <sub>SS</sub> | I <sub>MVSS</sub> | 80 | mA | | Maximum current into V <sub>DD</sub> | I <sub>MVDD</sub> | 80 | mA | ### Notes: ### NOTE: This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. For proper operation, it is recommended that $V_{IN}$ and $V_{OUT}$ be constrained to the range $V_{SS} \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{DD}$ . Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either $V_{SS}$ or $V_{DD}$ .) <sup>1.</sup> Voltages referenced to V<sub>SS</sub>. # 24.4 Functional Operating Range **Table 24-2. Operating Range** | Characteristic | Symbol | Value | Unit | |-----------------------------|-----------------|------------|------| | Operating temperature range | T <sub>A</sub> | 0 to +85 | °C | | Operating voltage range | V <sub>DD</sub> | 3.0 to 3.6 | V | # 24.5 Thermal Characteristics **Table 24-3. Thermal Characteristics** | Characteristic | Symbol | Value | Unit | |-------------------------------------|------------------|------------------------------------------------------------------------|------| | Thermal resistance<br>QFP (64 pins) | $\theta_{JA}$ | 70 | °C/W | | I/O pin power dissipation | P <sub>I/O</sub> | User determined | W | | Power dissipation <sup>(1)</sup> | P <sub>D</sub> | $P_D = (I_{DD} \times V_{DD}) + P_{I/O} = K/(T_J + 273 ^{\circ}C)$ | W | | Constant <sup>(2)</sup> | К | $P_{D} \times (T_{A} + 273 \text{ °C}) + P_{D}^{2} \times \theta_{JA}$ | W/°C | | Average junction temperature | T <sub>J</sub> | $T_A + (P_D \times \theta_{JA})$ | °C | | Maximum junction temperature | T <sub>JM</sub> | 100 | °C | - Power dissipation is a function of temperature. K is a constant unique to the device. K can be determined for a known T<sub>A</sub> and measured P<sub>D</sub>. With this value of K, P<sub>D</sub> and T<sub>J</sub> can be determined for any value of T<sub>A</sub>. ### 24.6 DC Electrical Characteristics ### Table 24-4. DC Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------------|--------------------------|------------------------------|----------------------------| | Output high voltage (I <sub>LOAD</sub> = -2.0mA) All output pins | V <sub>OH</sub> | 2.4 | _ | _ | V | | Output low voltage (I <sub>LOAD</sub> = 1.6mA) All output pins | V <sub>OL</sub> | _ | _ | 0.4 | V | | Input high voltage All ports (except PTD4–PTD7), IRQ, RST, OSC1 For +5V rated pins HSYNC, VSYNC, PHSYNC, PVSYNC, PCLK, IICSDA, IICSCL, DDCSDA, DDCSCL | V <sub>IH</sub> | 0.7 × V <sub>DD</sub><br>2.0 | _ | V <sub>DD</sub><br>5.5 | V | | Input low voltage All ports (except PTD4–PTD7), IRQ, RST, OSC1 For +5V rated pins HSYNC, VSYNC, PHSYNC, PVSYNC, PCLK, IICSDA, IICSCL, DDCSDA, DDCSCL | V <sub>IL</sub> | V <sub>SS</sub> | | 0.2 × V <sub>DD</sub><br>0.8 | V | | $\begin{aligned} & V_{DD} \text{ supply current} \\ & \text{Run, USB active, PLL on, f}_{OP} = 6.0 \text{ MHz}^{(3)} \\ & \text{Run, USB suspended, PLL off, f}_{OP} = 6.0 \text{ MHz}^{(3)} \\ & \text{Wait, USB active, PLL on, f}_{OP} = 6.0 \text{ MHz}^{(4)} \\ & \text{Wait, USB suspended, PLL off, f}_{OP} = 6.0 \text{ MHz}^{(4)} \\ & \text{Stop}^{(5)} 0^{\circ}\text{C to +85°C} \end{aligned}$ | I <sub>DD</sub> | _<br>_<br>_<br>_<br>_ | 11<br>9<br>6<br>4<br>100 | 20<br>16<br>12<br>8<br>200 | mA<br>mA<br>mA<br>mA<br>μA | | I/O ports Hi-Z leakage current | I <sub>IL</sub> | _ | _ | ±10 | μА | | Input current All input pins (except below pins) HSYNC, VSYNC, PHSYNC, PVSYNC, PCLK | I <sub>IN</sub> | | _ | ±1<br>±2 | μА | | Capacitance Ports (as input or output) | C <sub>OUT</sub><br>C <sub>IN</sub> | | _ | 12<br>8 | pF | | POR re-arm voltage <sup>(6)</sup> | V <sub>POR</sub> | 0 | _ | 100 | mV | | POR rise time ramp rate <sup>(7)</sup> | R <sub>POR</sub> | 0.035 | _ | _ | V/ms | | Monitor mode entry voltage | V <sub>TST</sub> | V <sub>DD</sub> + 1.7 | _ | 6 | V | | Pull-up resistor: KBI0–KBI7, RST, IRQ | R <sub>PU</sub> | 30 | 45 | 60 | kΩ | | Low-voltage inhibit, trip falling voltage | V <sub>TRIPF</sub> | | 2.45 | | V | | Low-voltage inhibit, trip rising voltage | V <sub>TRIPR</sub> | | 2.6 | | V | | Low-voltage inhibit reset/recover hysteresis | V <sub>HYS</sub> | _ | 150 | _ | mV | ### Notes: 7. If minimum V<sub>DD</sub> is not reached before the internal POR reset is released, RST must be driven low externally until minimum V<sub>DD</sub> is reached. **Technical Data** MC68HC908LD64 — Rev. 2.0 V<sub>DD</sub> = 3.0 to 3.6 Vdc, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>, unless otherwise noted. Typical values reflect average measurements at midpoint of voltage range, 25 °C only. Run (operating) I<sub>DD</sub> measured using external square wave clock source. All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. CL = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run I<sub>DD</sub>. Measured with all <sup>4.</sup> Wait I<sub>DD</sub> measured using external square wave clock source (f<sub>OSCXCLK</sub> = 24MHz); all inputs 0.2 V from rail; no dc loads; less than 100 pF on all outputs. C<sub>1</sub> = 20 pF on OSC2; USB in suspend mode, 15kΩ ± 5% termination resistors on D+ and D− pins; all ports configured as inputs; OSC2 capacitance linearly affects wait I<sub>DD</sub>. 5. STOP I<sub>DD</sub> measured with USB in suspend mode, OSC1 grounded, 1.5kΩ ± 1% pull-up resistor on D+ pin and 15kΩ ± 1% pull-down resistors on D+ and D− pins, no port pins sourcing current. 6. Maximum is highest voltage that POR is guaranteed. 7. If minimum V<sub>DD</sub> is not reached before the internal POR root is released. # 24.7 Control Timing ### **Table 24-5. Control Timing** | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |---------------------------------------------|------------------|-----|-----|------| | Internal operating frequency <sup>(2)</sup> | f <sub>OP</sub> | _ | 6 | MHz | | RST input pulse width low <sup>(3)</sup> | t <sub>IRL</sub> | 50 | _ | ns | ### Notes: - 1. $V_{DD}$ = 3.0 to 3.6 Vdc, $V_{SS}$ = 0 Vdc; timing shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$ , unless otherwise noted. 2. Some modules may require a minimum frequency greater than dc for proper operation; - see appropriate table for this information. - 3. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset. # 24.8 Timer Interface Module Characteristics ### Table 24-6. TIM Characteristics | Characteristic | Symbol | Min | Max | Unit | |---------------------------|-------------------------------------|--------------------------|-----|------| | Input capture pulse width | t <sub>TIH</sub> , t <sub>TIL</sub> | 125 | _ | ns | | Input clock pulse width | t <sub>TCH</sub> , t <sub>TCL</sub> | (1/f <sub>OP</sub> ) + 5 | _ | ns | # 24.9 Oscillator Characteristics Table 24-7. Oscillator Characteristics | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------|----------------------|-----|-----|-----|------| | Crystal frequency <sup>(1)</sup> | f <sub>OSCXCLK</sub> | _ | 24 | _ | MHz | | External clock Reference frequency <sup>(1), (2)</sup> | foscxclk | dc | 24 | _ | MHz | | Crystal fixed capacitance <sup>(3)</sup> | C <sub>1</sub> | _ | 15 | _ | pF | | Crystal tuning capacitance <sup>(3)</sup> | C <sub>2</sub> | _ | 15 | _ | pF | | Feedback bias resistor | R <sub>B</sub> | _ | 2 | _ | MΩ | | Series resistor <sup>(3)</sup> | R <sub>S</sub> | _ | 0 | _ | Ω | ### Notes: - 1. The sync processor module is designed to function at $f_{OSCXCLK} = 24MHz$ . - 2. No more than 10% duty cycle deviation from 50% - 3. Not Required for high frequency crystals MC68HC908LD64 — Rev. 2.0 # 24.10 ADC Electrical Characteristics **Table 24-8. ADC Electrical Characteristics** | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | Comments | |----------------------------------------|-------------------|-----------------|-----------------|-------------------------|------------------------------------------------------------------| | Supply voltage | V <sub>DDAD</sub> | 3.0 | 3.6 | V | V <sub>DD</sub> ± 10% | | Input voltages | V <sub>ADIN</sub> | 0 | V <sub>DD</sub> | V | | | Resolution | B <sub>AD</sub> | 8 | 8 | Bits | | | Absolute accuracy | A <sub>AD</sub> | ± 1 | ± 2 | LSB | Includes quantization | | ADC internal clock | f <sub>ADIC</sub> | 0.5 | 1.048 | MHz | t <sub>AIC</sub> = 1/f <sub>ADIC</sub> ,<br>tested only at 1 MHz | | Conversion range | R <sub>AD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V | | | Power-up time | t <sub>ADPU</sub> | 16 | | t <sub>AIC</sub> cycles | | | Conversion time | t <sub>ADC</sub> | 16 | 17 | t <sub>AIC</sub> cycles | | | Sample time <sup>(2)</sup> | t <sub>ADS</sub> | 5 | _ | t <sub>AIC</sub> cycles | | | Zero input reading <sup>(3)</sup> | Z <sub>ADI</sub> | 00 | 02 | HEX | | | Full-scale reading <sup>(3)</sup> | F <sub>ADI</sub> | FD | FF | HEX | | | Input capacitance | C <sub>ADI</sub> | _ | 8 | pF | Not tested | | Input leakage <sup>(4)</sup><br>Port C | _ | _ | ± 1 | μΑ | | - 1. $V_{DD}$ = 3.0 to 3.6 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted. 2. Source impedances greater than 10 k $\Omega$ adversely affect internal RC charging time during input sampling. - 3. Zero-input/full-scale reading requires sufficient decoupling measures for accurate conversions. - 4. The external system error caused by input leakage current is approximately equal to the product of R source and input current. # 24.11 Sync Processor Timing **Table 24-9. Sync Processor Timing** | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |-------------------------------------|--------------------|-----|------|------| | VSYNC input sync pulse | t <sub>VI.SP</sub> | 8 | 2048 | μs | | HSYNC input sync pulse | t <sub>HI.SP</sub> | 0.1 | 6 | μs | | VSYNC to VSYNCO delay (8pF loading) | t <sub>VVd</sub> | 30 | 40 | μs | | HSYNC to HSYNCO delay (8pF loading) | t <sub>HHd</sub> | 30 | 40 | μs | | DE set-up time of DCLK | t <sub>DESu</sub> | 4 | _ | μs | | DE hold time of DCLK | t <sub>DEHd</sub> | 4 | _ | μs | ### Notes: # 24.12 USB DC Electrical Characteristics Table 24-10. USB DC Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Conditions | Min | Тур | Max | Unit | |---------------------------------|-----------------|-----------------------------------|-----|-----|-----|------| | Hi-Z state data line leakage | I <sub>LO</sub> | 0V <v<sub>IN&lt;3.3V</v<sub> | -10 | | +10 | μΑ | | Differential input sensitivity | V <sub>DI</sub> | (D+)-(D-) | 0.2 | | | V | | Differential common mode range | V <sub>CM</sub> | Includes V <sub>DI</sub><br>range | 0.8 | | 2.5 | V | | Single ended receiver threshold | V <sub>SE</sub> | | 0.8 | | 2.0 | V | | Static output low | V <sub>OL</sub> | R <sub>L</sub> of 1.5k to 3.6V | | | 0.3 | V | | Static output high | V <sub>OH</sub> | R <sub>L</sub> of 15k to GND | 2.8 | | 3.6 | V | ### Notes: MC68HC908LD64 — Rev. 2.0 <sup>1.</sup> $V_{DD}$ = 3.0 to 3.6 Vdc, $V_{SS}$ = 0 Vdc; timing shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$ , unless otherwise noted. <sup>1.</sup> $V_{DD}$ = 3.0 to 3.6 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted. # **Electrical Specifications** ### 24.12.1 USB Low Speed Source Electrical Characteristics **Table 24-11. USB Low Speed Source Electrical Characteristics** | Characteristic | Symbol | Conditions <sup>(1)</sup> | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------|-----------------|----------------|-----------------|-----------| | Internal operating frequency | f <sub>OP</sub> | | | 6 | | MHz | | Transition time <sup>(2)</sup> Rise time | _ | C -200pE | 75 | | | ns | | Fall time | T <sub>R</sub> | $C_L=200pF$<br>$C_L=600pF$<br>$C_1=200pF$ | 75 | _ | 300 | ns | | rall tille | T <sub>F</sub> | C <sub>L</sub> =600pF | 75 | | 300 | ns<br>ns | | Rise/Fall time matching | T <sub>RFM</sub> | T <sub>R</sub> /T <sub>F</sub> | 80 | _ | 120 | % | | Output signal crossover voltage | V <sub>CRS</sub> | | 1.3 | | 2.0 | V | | Low speed data rate | T <sub>DRATE</sub> | 1.5Mbs ± 1.5% | 1.4775<br>676.8 | 1.500<br>666.0 | 1.5225<br>656.8 | Mbs<br>ns | | Source differential driver jitter To next transition For paired transitions | T <sub>UDJ1</sub><br>T <sub>UDJ2</sub> | C <sub>L</sub> =350pF<br>Note <sup>(3), (4)</sup> | -25<br>-10 | | 25<br>10 | ns<br>ns | | Receiver data jitter tolerance To next transition For paired transitions | T <sub>DJR1</sub><br>T <sub>DJR2</sub> | C <sub>L</sub> =350pF<br>Notes <sup>(3), (4)</sup> | -75<br>-45 | | 75<br>45 | ns<br>ns | | Source EOP width | TEOPT | Note <sup>(4)</sup> | 1.25 | | 1.50 | μs | | Differential to EOP transition skew | TDEOP | Note (4) | -40 | | 100 | ns | | Receiver EOP width Must reject as EOP Must accept | T <sub>EOPR1</sub> | Note <sup>(4)</sup> | 330<br>675 | | | ns<br>ns | ### Notes: <sup>1.</sup> All voltages measured from local ground, unless otherwise specified. All timings use a capacitive load of 50pF, unless otherwise specified. Low speed timings have a 1.5kΩ pull-up to 2.8V on the D– data line. <sup>2.</sup> Transitions are measured from 10% to 90% of the data signal. The rising and falling edges should be smoothly transitioning (monotonic). Capacitive loading includes 50pF of tester capacitance. <sup>3.</sup> Timing differences between the differential data signals. <sup>4.</sup> Measured at crossover point of differential data signals. # 24.12.2 USB High Speed Source Electrical Characteristics **Table 24-12. USB High Speed Source Electrical Characteristics** | Characteristic | Symbol | Conditions <sup>(1)</sup> | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------|--------------------------------------|---------------------------------------------------|--------------|-----|------------|----------| | Internal operating frequency | f <sub>OP</sub> | | | 6 | | MHz | | Transition time <sup>(2)</sup> Rise time | T <sub>R</sub> | C <sub>L</sub> =50pF | 4 | | 20 | ns | | Fall time | T <sub>F</sub> | C <sub>L</sub> =50pF | 4 | | 20 | ns | | Rise/Fall time matching | T <sub>RFM</sub> | T <sub>R</sub> /T <sub>F</sub> | 90 | | 110 | % | | Output signal crossover voltage | V <sub>CRS</sub> | | 1.3 | | 2.0 | V | | High speed data rate | T <sub>DRATE</sub> | 12Mbs ± 0.25% | 11.97 | | 12.03 | Mbs | | Frame interval | T <sub>FRAME</sub> | 1.0ms ± 0.05% | 0.9995 | | 1.0005 | ms | | Source differential driver jitter To next transition For paired transitions | T <sub>DJ1</sub><br>T <sub>DJ1</sub> | C <sub>L</sub> =50pF<br>Notes <sup>(3), (4)</sup> | -3.5<br>-4.0 | | 3.5<br>4.0 | ns<br>ns | | Source EOP Width | TEOPT | Note (4) | 160 | | 175 | ns | | Differential to EOP transition skew | TDEOP | Note (4) | -2 | | 5 | ns | | Receive data jitter tolerance To next transition For paired transitions | T <sub>JR1</sub><br>T <sub>JR2</sub> | C <sub>L</sub> =50pF<br>Notes <sup>(3), (4)</sup> | -18.5<br>-9 | | 18.5<br>9 | ns<br>ns | | Receiver EOP width Must reject as EOP Must accept | T <sub>EOPR1</sub> | Note <sup>(4)</sup> | 40<br>82 | | | ns<br>ns | ### Notes: MC68HC908LD64 — Rev. 2.0 <sup>1.</sup> All voltages measured from local ground, unless otherwise specified. All timings use a capacitive load of 50pF, unless otherwise specified. High speed timings have a $1.5k\Omega$ pull-up to 2.8V on the D+ data line. 2. Transitions are measured from 10% to 90% of the data signal. The rising and falling edges should be smoothly transitioning <sup>(</sup>monotonic). Capacitive loading includes 50pF of tester capacitance. <sup>3.</sup> Timing differences between the differential data signals. <sup>4.</sup> Measured at crossover point of differential data signals. ## 24.12.3 HUB Repeater Electrical Characteristics # Table 24-13. HUB Repeater Electrical Characteristics ### Low Speed HUB Electrical Characteristics (Root port and downstream ports configured as low speed) | Characteristic | Symbol | Conditions<br>Note <sup>(1),(2),(3)</sup> | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------|------------------------|-----|----------------------|----------------| | HUB differential data delay | T <sub>LHDD</sub> | Note (4),(5),(6) | | | 300 | ns | | HUB differential driver jitter (including cable) Downstream: To next transition For paired transitions Upstream To next transition For paired transitions | T <sub>LDHJ1</sub><br>T <sub>LDHJ2</sub><br>T <sub>LUHJ1</sub><br>T <sub>LUHJ2</sub> | Note <sup>(4),(5),(6)</sup> | -45<br>-15<br>45<br>45 | | 45<br>15<br>45<br>45 | ns<br>ns<br>ns | | Data bit width distortion after EOP. | T <sub>EOP</sub> | Note (4),(6) | -60 | | 60 | ns | | HUB EOP delay relative to T <sub>HDD</sub> | T <sub>LEOPD</sub> | Note (4),(6) | 0 | | 200 | ns | | HUB EOP output width skew | T <sub>LHESK</sub> | Note (4),(6) | -300 | | 300 | ns | ### Full Speed HUB Electrical Characteristics (Root port and downstream ports configured as full speed) | Characteristic | Symbol | Conditions<br>(Notes 1,2,3) | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------|----------|-----|----------|----------| | HUB differential data delay<br>(with cable)<br>(without cable) | T <sub>HDD1</sub><br>T <sub>HDD1</sub> | Note (3),(5),(6) | | | 70<br>40 | ns<br>ns | | HUB differential driver jitter (including cable) To next transition For paired transitions | T <sub>HDJ1</sub><br>T <sub>HDJ2</sub> | Note (3),(5),(6) | -3<br>-1 | | 3<br>1 | ns<br>ns | | Data bit width distortion after SOP | T <sub>SOP</sub> | Note (3),(6) | -5 | | 5 | ns | | HUB EOP delay relative to T <sub>HDD</sub> | T <sub>EOPD</sub> | Note (3),(6) | 0 | | 15 | ns | | HUB EOP output width skew | T <sub>HESK</sub> | Note (3),(6) | -15 | | 15 | ns | ### Notes: - 1. All voltages measured from local ground, unless otherwise specified. - 2. All timings use a capacitive load of (C<sub>L</sub>) to ground of 50pF, unless otherwise specified. - 3. Full speed timings have a $1.5k\Omega$ pull-up to 2.8V on the D+ data line. - 4. Low speed timings have a $1.5k\Omega$ pull-up to 2.8V on the D- data line. - 5. Timing differences between the differential data signals. - 6. Measured at crossover point of differential data signals. Measured from 10% to 90% of the data signal. The rising and falling edges should be smoothly transitioning (monotonic). The maximum load specification is the maximum effective capacitive load allowed that meets the target HUB VBUS droop of 330mV. # 24.12.4 USB Signaling Levels Table 24-14. USB Signaling Levels | Due State | Signalin | Signaling Levels | | | | |------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--|--|--| | Bus State | From Originating Driver | At Receiver | | | | | Differential "1" | (D+) - (D-) > 200 mV and D+ or D- > | V <sub>SE</sub> (min.) | | | | | Differential "0" | (D+) - (D-) < -200 mV and D+ or D- | > V <sub>SE</sub> (min.) | | | | | Data J State:<br>Low Speed<br>Full Speed | Differential "0"<br>Differential "1" | | | | | | Data K State:<br>Low Speed<br>Full Speed | Differential "1"<br>Differential "0" | | | | | | Idle State:<br>Low Speed<br>Full Speed | Differential "0" and D- > $V_{SE}$ (max.) and D+ < $V_{SE}$ (min.)<br>Differential "1" and D+ > $V_{SE}$ (max.) and D- < $V_{SE}$ (min.) | | | | | | Resume State:<br>Low Speed<br>Full Speed | Differential "1" and D+ > V <sub>SE</sub> (max.) ar<br>Differential "0" and D- > V <sub>SE</sub> (max.) ar | | | | | | Start of Packet (SOP) | Data lines switch from Idle to K State | | | | | | End of Packet (EOP) | D+ and D- < V <sub>SE</sub> (min) for 2 bit times <sup>(1)</sup> followed by an Idle for 1 bit time | D+ and D− < V <sub>SE</sub> (min) for ≥ 1 bit time <sup>(2)</sup> followed by a J State | | | | | Disconnect<br>(Upstream only) | _ | D+ and D− < V <sub>SE</sub> (max) for ≥ 2.5 μs | | | | | Connect<br>(Upstream only) | _ | D+ or D- > $V_{SE}(max)$ for $\ge 2.5 \mu s$ | | | | | Reset<br>(Downstream only) | D+ and D− < V <sub>SE</sub> for ≥10 ms | D+ and D- < $V_{SE}$ (min) for $\ge 2.5$ μs (must be recognized within 5.5 μs) <sup>(3)</sup> | | | | ### Notes: - 1. The width of EOP is defined in bit times relative to the speed of transmission. - 2. The width of EOP is defined in bit times relative to the device type receiving the EOP. - 3. These times apply to an active device that is not in the suspend state. # 24.13 DDC12AB/MMIIC Timing Figure 24-1. MMIIC Signal Timings ### 24.13.1 DDC12AB/MMIIC Interface Input Signal Timing Table 24-15. DDC12AB/MMIIC Interface Input Signal Timing | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |--------------------------------------------------------------------|---------------------|-----|-----|------------------| | START condition hold time | t <sub>HD.STA</sub> | 2 | _ | t <sub>CYC</sub> | | Clock low period | t <sub>LOW</sub> | 4 | _ | t <sub>CYC</sub> | | Clock high period | t <sub>HIGH</sub> | 4 | _ | t <sub>CYC</sub> | | Data set-up time | t <sub>SU.DAT</sub> | 250 | _ | ns | | Data hold time | t <sub>HD.DAT</sub> | 0 | _ | ns | | START condition set-up time<br>(for repeated START condition only) | t <sub>SU.STA</sub> | 2 | _ | t <sub>CYC</sub> | | STOP condition set-up time | t <sub>SU.STO</sub> | 2 | _ | t <sub>CYC</sub> | # 24.13.2 DDC12AB/MMIIC Interface Output Signal Timing Table 24-16. DDC12AB/MMIIC Interface Output Signal Timing | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |----------------------------------|---------------------|------------------|-----|------| | SDA/SCL rise time <sup>(2)</sup> | t <sub>R</sub> | _ | 1 | μs | | SDA/SCL fall time | t <sub>F</sub> | _ | 300 | ns | | Data set-up time | t <sub>SU.DAT</sub> | t <sub>LOW</sub> | _ | ns | | Data hold time | t <sub>HD.DAT</sub> | 0 | _ | ns | - 1. $V_{DD}$ = 3.0 to 3.6 Vdc, $V_{SS}$ = 0 Vdc; timing shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$ , unless otherwise noted. 2. With 200pF loading on the SDA/SCL pins. MC68HC908LD64 — Rev. 2.0 **Technical Data** <sup>1.</sup> $V_{DD}$ = 3.0 to 3.6 Vdc, $V_{SS}$ = 0 Vdc; timing shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$ , unless otherwise noted. # 24.14 FLASH Memory Characteristics **Table 24-17. FLASH Memory Electrical Characteristics** | Characteristic | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------|------------------------------------|-----|----------|----------------| | Program bus clock frequency | _ | 1 | _ | MHz | | FLASH block size<br>\$0C00-\$0FFF<br>\$1000-F9FF | | | 28<br>12 | Bytes<br>Bytes | | FLASH programming size | _ | 6 | 4 | Bytes | | Read bus clock frequency | f <sub>Read</sub> <sup>(1)</sup> | 32k | 6M | Hz | | Page erase time | t <sub>Erase</sub> <sup>(2)</sup> | 10 | _ | ms | | Mass erase time | t <sub>MErase</sub> <sup>(3)</sup> | 10 | _ | ms | | PGM/ERASE to HVEN set up time | t <sub>nvs</sub> | 5 | _ | μs | | High-voltage hold time | t <sub>nvh</sub> | 5 | _ | μs | | High-voltage hold time (mass erase) | t <sub>nvhl</sub> | 100 | _ | μs | | Program hold time | t <sub>pgs</sub> | 20 | _ | ns | | Program time | t <sub>PROG</sub> | 20 | 40 | μs | | Return to read time | t <sub>rcv</sub> <sup>(4)</sup> | 1 | _ | μs | | Cumulative program HV period<br>4,7616 bytes array<br>13k-bytes array | t <sub>HV</sub> <sup>(5)</sup> | | 6<br>3 | ms<br>ms | | Row erase endurance <sup>(7)</sup> | _ | 10k | _ | Cycles | | Row program endurance <sup>(8)</sup> | _ | 10k | _ | Cycles | | Data retention time <sup>(9)</sup> | _ | 10 | _ | Years | ### Notes: - 1. $f_{\mbox{\scriptsize READ}}$ is defined as the frequency range for which the FLASH memory can be read. - If the page erase time is longer than t<sub>Erase</sub> (Min), there is no erase-disturb, but it reduces the endurance of the FLASH memory. - If the mass erase time is longer than t<sub>MErase</sub> (Min), there is no erase-disturb, but it reduces the endurance of the FLASH memory. - 4. t<sub>rcv</sub> is defined as the time it needs before the FLASH can be read after turning off the high voltage charge pump, by clearing HVEN to logic 0. - 5. $t_{HV}$ is defined as the cumulative high voltage programming time to the same row before next erase. $t_{HV}$ must satisfy this condition: $t_{nvs} + t_{nvh} + t_{pgs} + (t_{PROG} \times 64) \le t_{HV}$ max. - 6. t<sub>HV1</sub> is the t<sub>HV</sub> spec for 13k-bytes array - 7. The minimum row endurance value specifies each row of the FLASH memory is guaranteed to work for at least this many erase / program cycles. - 8. The minimum row endurance value specifies each row of the FLASH memory is guaranteed to work for at least this many erase / program cycles. - 9. The FLASH is guaranteed to retain data over the entire operating temperature range for at least the minimum time specified. MC68HC908LD64 - Rev. 2.0 # **Electrical Specifications** # Section 25. Mechanical Specifications ### 25.1 Contents | 25.2 | Introduction | . 357 | |------|-------------------------------------|-------| | 25.3 | 64-Pin Plastic Quad Flat Pack (QFP) | .358 | ### 25.2 Introduction This section gives the dimensions for: 64-pin plastic quad flat pack (case 840B-01) **Figure 25-1** shows the latest package drawing at the time of this publication. To make sure that you have the latest package specifications, contact one of the following: - Local Motorola Sales Office - World Wide Web at http://www.motorola.com/semiconductors/ Follow the World Wide Web on-line instructions to retrieve the current mechanical specifications. MC68HC908LD64 — Rev. 2.0 # 25.3 64-Pin Plastic Quad Flat Pack (QFP) Figure 25-1. 64-Pin Plastic Quad Flat Pack (QFP) **Technical Data** MC68HC908LD64 — Rev. 2.0 **DETAIL C** 0.005 16.95 17.45 0.667 0.687 0.35 0.45 0.014 0.018 # Section 26. Ordering Information ### 26.1 Contents | 26.2 | Introduction | | |------|------------------|-----| | 26.3 | MC Order Numbers | 350 | # 26.2 Introduction This section contains ordering numbers for the MC68HC908LD64. # 26.3 MC Order Numbers **Table 26-1. MC Order Numbers** | MC Order Number <sup>(1)</sup> | Package | Operating<br>Temperature Range | |--------------------------------|------------|--------------------------------| | MC68HC908LD64IFU | 64-Pin QFP | 0 °C to +85 °C | ### Notes: 1. I = Operating temperature range: 0 °C to +85 °C FU = Quad Flat Pack MC68HC908LD64 — Rev. 2.0 # Ordering Information ### How to Reach Us: ### **USA/EUROPE/LOCATIONS NOT LISTED:** Motorola Literature Distribution P.O. Box 5405 Denver, Colorado 80217 1-303-675-2140 1-800-441-2447 ### TECHNICAL INFORMATION CENTER: 1-800-521-6274 ### JAPAN: Motorola Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu, Minato-ku Tokyo 106-8573 Japan 81-3-3440-3569 ### ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong 852-26668334 ### HOME PAGE: http://www.motorola.com/semiconductors/