## **MCP2035**

#### **Analog Front-End Device for BodyCom Applications**

#### **Device Features:**

- Single Analog Input Pin for Signal Detection
- High Input Detection Sensitivity (3 mV<sub>PP</sub>, typical)
- · High Modulation Depth Sensitivity (as low as 8%)
- · Three Output Type Selections:
  - Demodulated Data
  - Carrier Clock
  - Received Signal Strength Indicator (RSSI)
- · Input Carrier Frequency: 125 kHz, typical
- · Input Data Rate: 10 Kbps, maximum
- · 8 Internal Configuration Registers
- Bidirectional Transponder Communication via the same input pin (LF talk-back)
- Programmable Antenna Tuning Capacitance (up to 63 pF, 1 pF/step)
- · Programmable Output Enable Filter
- · Low Standby Current: 2 μA, typical
- Low Operating Current: 10 μA, typical
- Serial Peripheral Interface (SPI) with external devices
- Industrial and Extended Temperature Range: -40°C to +85°C (Industrial)

#### **Typical Applications:**

- BodyCom Applications
- · Security Industry Applications
- · Automotive Industry Applications

#### **Description:**

The MCP2035 is a single-channel, stand-alone Analog Front-End (AFE) device for low-frequency (LF) signal detection and low-power short range transponder applications, such as BodyCom communications.

The device can detect an input signal with amplitude as low as  $\sim 1~\text{mV}_{PP}$ , and can demodulate an amplitude-modulated input signal with as low as 8% modulation depth. The device can also transmit data (LF talk-back) by clamping and unclamping the input LC antenna voltage.

The device can output demodulated data, carrier clock or RSSI current, depending on the output-type selection configuration register bit settings. The demodulated data and carrier clock outputs are available on the LFDATA pin, while the RSSI output is available on the RSSI pin. The RSSI current output is linearly proportional to the input signal strength.

The device has programmable internal tuning capacitors for the input channel. The user can program the input tuning capacitors up to 63 pF, 1 pF per step. The internal tuning capacitors can be used effectively for fine-tuning of the external LC resonant circuit.

The device has eight volatile internal configuration registers for dynamic configurations of the device operation on-the-fly. All registers are readable and programmable using the serial SPI commands, except the read-only STATUS register.

The device is optimized for very low current consumption and has various battery-saving low-power modes (Sleep, Standby, Active).

This device is available in a 14-pin TSSOP package.

#### Package Type:



## **MCP2035**

**NOTES:** 

#### 1.0 ELECTRICAL SPECIFICATIONS

#### Absolute Maximum Ratings<sup>(†)</sup>

| Ambient temperature under bias                              | 40°C to +125°C                   |
|-------------------------------------------------------------|----------------------------------|
| Storage temperature                                         | 65°C to +150°C                   |
| Voltage on V <sub>DD</sub> with respect to V <sub>SS</sub>  | -0.3V to +6.5V                   |
| Voltage on all other pins with respect to V <sub>SS</sub>   | 0.3V to (V <sub>DD</sub> + 0.3V) |
| Maximum current out of V <sub>SS</sub> pin                  | 300 mA                           |
| Maximum current into V <sub>DD</sub> pin                    | 250 mA                           |
| Maximum LC Input Voltage (LCX) loaded, with device          | 10.0 V <sub>PP</sub>             |
| Maximum LC Input Voltage (LCX) unloaded, without device     | 700.0 V <sub>PP</sub>            |
| Maximum Input Current (rms) into device (LCX Input Channel) | 10 mA                            |
| Human Body ESD rating                                       | 2000 (minimum) V                 |
| Machine Model ESD rating                                    | 200 (minimum) V                  |

**† Notice:** Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### DC CHARACTERISTICS

**Electrical Specifications:** Standard Operating Conditions (unless otherwise stated), Operating temperature:  $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ , LCX Input Signal: Sinusoidal 300 mV<sub>PP</sub>, Carrier Frequency = 125 kHz, LCCOM connected to V<sub>SS</sub>, **Bits <3:1>** of Configuration Register 0: LCXEN = 0, LCZEN = LCYEN = 1.

| Parameters                                                                     | Sym.               | Min.                | Typ. <sup>(2)</sup> | Max.                | Units | Conditions                                                                                                                             |  |
|--------------------------------------------------------------------------------|--------------------|---------------------|---------------------|---------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------|--|
| Supply Voltage                                                                 | $V_{DD}$           | 2.0                 | 3.0                 | 3.6                 | V     |                                                                                                                                        |  |
| V <sub>DD</sub> Start Voltage to ensure internal Power-on Reset signal         | V <sub>POR</sub>   | ı                   | _                   | 1.8                 | V     |                                                                                                                                        |  |
| Modulation Transistor-on Resistance                                            | R <sub>M</sub>     |                     | 50                  | 100                 | Ω     | V <sub>DD</sub> = 3.0V                                                                                                                 |  |
| Active Current (detecting signal) 1 LC Input Channel (LCX) is Receiving Signal | I <sub>ACT</sub>   | _                   | 10                  | _                   | μА    | CS = V <sub>DD</sub> Input = Continuous Wave (CW) Amplitude = 300 mV <sub>PP</sub> LCX input channel is enabled.                       |  |
| Standby Current (wait to detect signal)                                        | I <sub>STDBY</sub> | _                   | 2                   | 5                   | μA    | CS = V <sub>DD</sub> ; ALERT = V <sub>DD</sub><br>LCX input channel is enabled.                                                        |  |
| Sleep Current                                                                  | I <sub>SLEEP</sub> | _                   | 0.2                 | 1                   | μA    | CS = V <sub>DD</sub> ; ALERT = V <sub>DD</sub>                                                                                         |  |
| Analog Input Leakage<br>Current on LCX and LCCOM<br>pins                       | I <sub>AIL</sub>   | _                   | _                   | ±1                  | μА    | $V_{DD}$ = 3.6V, $V_{SS} \le V_{IN} \le 1$ V with respect to ground. Internal tuning capacitors are switched off, tested in Sleep mode |  |
| Digital Input Low Voltage                                                      | V <sub>IL</sub>    | V <sub>SS</sub>     | _                   | 0.3 V <sub>DD</sub> | V     | SCLK, SDI, CS                                                                                                                          |  |
| Digital Input High Voltage                                                     | V <sub>IH</sub>    | 0.8 V <sub>DD</sub> |                     | $V_{DD}$            | V     | SCLK, SDI, CS                                                                                                                          |  |

- Note 1: These parameters are characterized but not tested.
  - **2:** Data in "Typ." column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
  - 3: Negative current is defined as current sourced by the pin.

#### DC CHARACTERISTICS (CONTINUED)

**Electrical Specifications:** Standard Operating Conditions (unless otherwise stated), Operating temperature: -40°C  $\le T_A \le +85$ °C, LCX Input Signal: Sinusoidal 300 mV<sub>PP</sub>, Carrier Frequency = 125 kHz, LCCOM connected to V<sub>SS</sub>, **Bits <3:1>** of Configuration Register 0: LCXEN = 0, LCZEN = LCYEN = 1.

| Parameters                                           | Sym.            | Min.                  | Typ. <sup>(2)</sup> | Max.                  | Units | Conditions                                                                                                 |
|------------------------------------------------------|-----------------|-----------------------|---------------------|-----------------------|-------|------------------------------------------------------------------------------------------------------------|
| Digital Input Leakage Current SDI, SCLK, CS (Note 3) | I <sub>IL</sub> | _                     | _                   | ±1                    | μΑ    | $\begin{aligned} &V_{DD} = 3.6V \\ &V_{SS} \leq V_{PIN} \leq V_{DD} \\ &V_{PIN} \leq V_{DD} \end{aligned}$ |
| Digital Output Low Voltage ALERT, LFDATA/SDIO        | V <sub>OL</sub> | _                     | -                   | V <sub>SS</sub> + 0.4 | V     | Analog Front-End section $I_{OL} = 1.0 \text{ mA}, V_{DD} = 2.0 \text{V}$                                  |
| Digital Output High Voltage ALERT, LFDATA/SDIO       | V <sub>OH</sub> | V <sub>DD</sub> - 0.5 | -                   |                       | V     | $I_{OH}$ = -400 $\mu$ A, $V_{DD}$ = 2.0V                                                                   |
| Digital Input Pull-Up Resistor CS, SCLK              | R <sub>PU</sub> | 50                    | 200                 | 350                   | kΩ    | V <sub>DD</sub> = 3.6V                                                                                     |

- **Note 1:** These parameters are characterized but not tested.
  - **2:** Data in "Typ." column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
  - 3: Negative current is defined as current sourced by the pin.

# ICP2035

#### **AC CHARACTERISTICS**

Electrical Specifications: Standard Operating Conditions (unless otherwise stated), Supply Voltage:  $2.0V \le V_{DD} \le 3.6V$ , Operating temperature:  $-40^{\circ}C \le T_{A} \le +85^{\circ}C$ , LCCOM connected to  $V_{SS}$ , LCX Input Signal: Sinusoidal 300 mV<sub>PP</sub>, Carrier Frequency = 125 kHz, **Bits <3:1>** of Configuration Register 0: LCXEN = 0, LCZEN = LCYEN = 1.

| Parameters                                                            | Sym.                 | Min. | Typ <sup>(2)</sup> | Max. | Units                     | Conditions                                                                                                                                                                                                                   |
|-----------------------------------------------------------------------|----------------------|------|--------------------|------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input Sensitivity                                                     | V <sub>SENSE</sub>   | 1    | 3.0                | 6    | mV <sub>PP</sub>          | V <sub>DD</sub> = 3.0V Output enable filter disabled AGCSIG = 0; MODMIN = 00 (33% modulation depth setting) Input = Continuous Wave (CW) Output = Logic level transition from low-to-high at sensitivity level for CW input. |
| Coil de-Q'ing Voltage - RF Limiter (R <sub>FLM</sub> ) must be active | V <sub>DE_Q</sub>    | 3    | _                  | 5    | V                         | $V_{DD}$ = 3.0V, Force I <sub>IN</sub> = 5 μA (worst case)                                                                                                                                                                   |
| RF Limiter Turn-on Resistance at LCX pin                              | $R_{FLM}$            | _    | 300                | 700  | Ω                         | $V_{DD} = 2.0V, V_{IN} = 8 V_{DC}$                                                                                                                                                                                           |
| Sensitivity Reduction                                                 | S <sub>ADJ</sub>     | _    | 0                  | _    | dB V <sub>DD</sub> = 3.0V |                                                                                                                                                                                                                              |
|                                                                       |                      | _    | -30                | _    | dB                        | No sensitivity reduction selected  Maximum reduction selected  Monotonic increment in attenuation value from setting  = 0000 to 1111 by design                                                                               |
| Minimum Modulation Depth                                              |                      |      |                    |      |                           |                                                                                                                                                                                                                              |
| 60% setting                                                           | V <sub>IN_MOD</sub>  | _    | 60                 | 84   | %                         | V <sub>DD</sub> = 3.0V                                                                                                                                                                                                       |
| 33% setting                                                           |                      | _    | 33                 | 49   | %                         | See Section 5.20 "Minimum Modulation Depth                                                                                                                                                                                   |
| 14% setting                                                           |                      | _    | 14                 | 26   | %                         | Requirement for Input Signal". See Modulation Depth Definition in Figure 5-5.                                                                                                                                                |
| 8%                                                                    |                      |      | 8                  |      | %                         | oce modulation popul polimitor in Figure 6 c.                                                                                                                                                                                |
| Carrier frequency                                                     | F <sub>CARRIER</sub> | _    | 125                | _    | kHz                       |                                                                                                                                                                                                                              |
| Input modulation frequency                                            | F <sub>MOD</sub>     | _    | _                  | 10   | kHz                       | Input data rate with NRZ data format. $V_{DD} = 3.0V$ Minimum modulation depth setting = 33% Input conditions: Amplitude = 300 mV_{PP} Modulation depth = 100%                                                               |

- Note 1: Parameter is characterized but not tested.
  - 2: Data in "Typ." column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
  - 3: Required output enable filter high time must account for input path analog delays (=  $T_{OEH}$   $T_{DR}$  +  $T_{DF}$ ).
  - 4: Required output enable filter low time must account for input path analog delays (=  $T_{OEL}$  +  $T_{DR}$   $T_{DF}$ ).

#### **AC CHARACTERISTICS (CONTINUED)**

**Electrical Specifications:** Standard Operating Conditions (unless otherwise stated), Supply Voltage:  $2.0V \le V_{DD} \le 3.6V$ , Operating temperature:  $-40^{\circ}C \le T_{A} \le +85^{\circ}C$ , LCCOM connected to  $V_{SS}$ , LCX Input Signal: Sinusoidal 300 mV<sub>PP</sub>, Carrier Frequency = 125 kHz, **Bits <3:1>** of Configuration Register 0: LCXEN = 0, LCZEN = LCYEN = 1.

| Parameters                                                                              | Sym.                 | Min.              | Typ <sup>(2)</sup> | Max. | Units | Conditions                                                                                                                                                          |
|-----------------------------------------------------------------------------------------|----------------------|-------------------|--------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LCX Tuning Capacitor                                                                    | C <sub>TUNX</sub>    | _                 | 0                  | _    | pF    | V <sub>DD</sub> = 3.0V,<br>Config. Reg. 1,<br>bits <6:1> Setting = 000000                                                                                           |
|                                                                                         |                      | 44                | 59                 | 82   | pF    | 63 pF ±30% Config. Reg. 1, bits <6:1> Setting = 111111 63 steps, approx. 1 pF/step Monotonic increment in capacitor value from setting = 000000 to 111111 by design |
| Q of Internal Input Tuning<br>Capacitors                                                | Q_C                  | 50 <sup>(1)</sup> | _                  | _    |       |                                                                                                                                                                     |
| Demodulator Charge Time<br>(delay time of demodulated<br>output to rise)                | T <sub>DR</sub>      | _                 | 50                 | _    | μs    | V <sub>DD</sub> = 3.0V<br>Minimum modulation depth setting = 33%<br>Input conditions:<br>Amplitude = 300 mV <sub>PP</sub><br>Modulation depth = 100%                |
| Demodulator Discharge Time (delay time of demodulated output to fall)                   | T <sub>DF</sub>      | _                 | 50                 | _    | μs    | V <sub>DD</sub> = 3.0V<br>MOD depth setting = 33%<br>Input conditions:<br>Amplitude = 300 mV <sub>PP</sub><br>Modulation depth = 100%                               |
| Rise time of LFDATA                                                                     | TR <sub>LFDATA</sub> | _                 | 0.5                | _    | μs    | $V_{DD} = 3.0V$ . Time is measured from 10% to 90% of amplitude                                                                                                     |
| Fall time of LFDATA                                                                     | TF <sub>LFDATA</sub> | _                 | 0.5                | _    | μs    | V <sub>DD</sub> = 3.0V<br>Time is measured from 10% to 90% of amplitude                                                                                             |
| Automatic Gain Control (AGC) stabilization time (T <sub>AGC +</sub> T <sub>PAGC</sub> ) | T <sub>STAB</sub>    | 4                 | _                  | _    | ms    |                                                                                                                                                                     |
| AGC initialization time                                                                 | T <sub>AGC</sub>     | _                 | 3.5                | _    | ms    |                                                                                                                                                                     |
| High time after AGC initialization time                                                 | T <sub>PAGC</sub>    | _                 | 62.5               | _    | μs    |                                                                                                                                                                     |

- Note 1: Parameter is characterized but not tested.
  - 2: Data in "Typ." column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
  - 3: Required output enable filter high time must account for input path analog delays (= T<sub>OEH</sub> T<sub>DR</sub> + T<sub>DF</sub>).
  - 4: Required output enable filter low time must account for input path analog delays (=  $T_{OEL}$  +  $T_{DR}$   $T_{DF}$ ).

#### **AC CHARACTERISTICS (CONTINUED)**

**Electrical Specifications:** Standard Operating Conditions (unless otherwise stated), Supply Voltage:  $2.0V \le V_{DD} \le 3.6V$ , Operating temperature:  $-40^{\circ}C \le T_{A} \le +85^{\circ}C$ , LCCOM connected to  $V_{SS}$ , LCX Input Signal: Sinusoidal 300 mV<sub>PP</sub>, Carrier Frequency = 125 kHz, **Bits <3:1>** of Configuration Register 0: LCXEN = 0, LCZEN = LCYEN = 1.

| Parameters                                                               | Sym.               | Min.             | Typ <sup>(2)</sup> | Max.              | Units | Conditions                                                              |  |
|--------------------------------------------------------------------------|--------------------|------------------|--------------------|-------------------|-------|-------------------------------------------------------------------------|--|
| Gap time after AGC stabilization time                                    | T <sub>GAP</sub>   | 200              | _                  | _                 | μs    |                                                                         |  |
| Time element of pulse                                                    | T <sub>E</sub>     | 100              | _                  | _                 | μs    | Minimum pulse width                                                     |  |
| Time from exiting Sleep or POR to being ready to receive signal          | T <sub>RDY</sub>   | _                | _                  | 50 <sup>(1)</sup> | ms    |                                                                         |  |
| Minimum time AGC level must be held after receiving AGC Preserve command | T <sub>PRES</sub>  | 5 <sup>(1)</sup> | _                  | _                 | ms    | AGC level must not change more than 10% during T <sub>PRES</sub>        |  |
| Internal RC oscillator frequency                                         | Fosc               | 27               | 32                 | 35.5              | kHz   | Internal clock trimmed at 32 kHz during test                            |  |
| Inactivity Timer time-out                                                | T <sub>INACT</sub> | 13.5             | 16                 | 17.75             | ms    | 512 cycles of RC oscillator @ F <sub>OSC</sub>                          |  |
| Alarm Timer time-out                                                     | T <sub>ALARM</sub> | 27               | 32                 | 35.5              | ms    | 1024 cycles of RC oscillator @ F <sub>OSC</sub>                         |  |
| Input Resistance (LCX)                                                   | R <sub>IN</sub>    | _                | 800 <sup>(1)</sup> | _                 | kΩ    | LCCOM grounded, V <sub>DD</sub> = 3V, F <sub>CARRIER</sub> = 125 kHz    |  |
| Input Parasitic Capacitance (LCX)                                        | C <sub>IN</sub>    | _                | 24 <sup>(1)</sup>  | _                 | pF    | LCCOM grounded, V <sub>DD</sub> = 3V, F <sub>CARRIER</sub> = 125 kHz    |  |
| Minimum output enable filter high time OEH (Bits Config0<8:7>)           |                    |                  |                    |                   |       |                                                                         |  |
| 01 = 1 ms                                                                | T <sub>OEH</sub>   | 32 (~1 ms)       |                    | _                 |       | RC oscillator = F <sub>OSC</sub><br>(see F <sub>OSC</sub> specification |  |
| 10 = 2 ms                                                                |                    | 64 (~2 ms)       |                    | <del>_</del>      | clock |                                                                         |  |
| 11 = 4 ms                                                                |                    | 128 (~4 ms)      |                    |                   | count | for variations). Viewed from the pin input:                             |  |
| 00 = Filter Disabled                                                     |                    | _                | _                  | _                 |       | (Note 3)                                                                |  |
| Minimum output enable filter low time OEL (Bits Config0<6:5>)            |                    |                  |                    |                   |       |                                                                         |  |
| 00 = 1 ms                                                                | T <sub>OEL</sub>   | 32 (~1 ms)       | _                  | _                 |       | RC oscillator = F <sub>OSC</sub>                                        |  |
| 01 = 1 ms                                                                |                    | 32 (~1 ms)       | _                  |                   | clock | Viewed from the pin input:<br>(Note 4)                                  |  |
| 10 = 2 ms                                                                |                    | 64 (~2 ms)       | _                  |                   | count |                                                                         |  |
| 11 = 4 ms                                                                |                    | 128 (~4 ms)      | _                  | _                 |       |                                                                         |  |

- Note 1: Parameter is characterized but not tested.
  - 2: Data in "Typ." column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
  - 3: Required output enable filter high time must account for input path analog delays (= T<sub>OEH</sub> T<sub>DR</sub> + T<sub>DF</sub>).
  - 4: Required output enable filter low time must account for input path analog delays (=  $T_{OEL}$  +  $T_{DR}$   $T_{DF}$ ).

#### **AC CHARACTERISTICS (CONTINUED)**

**Electrical Specifications:** Standard Operating Conditions (unless otherwise stated), Supply Voltage:  $2.0V \le V_{DD} \le 3.6V$ , Operating temperature:  $-40^{\circ}C \le T_{A} \le +85^{\circ}C$ , LCCOM connected to  $V_{SS}$ , LCX Input Signal: Sinusoidal 300 mV<sub>PP</sub>, Carrier Frequency = 125 kHz, **Bits <3:1>** of Configuration Register 0: LCXEN = 0, LCZEN = LCYEN = 1.

| Parameters                                                                     | Sym.                | Min. | Typ <sup>(2)</sup> | Max.         | Units | Conditions                                                                                                                                                                           |  |  |
|--------------------------------------------------------------------------------|---------------------|------|--------------------|--------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Maximum output enable filter period  OEH OEL T <sub>OEH</sub> T <sub>OEL</sub> |                     |      |                    |              |       |                                                                                                                                                                                      |  |  |
| 01 00 = 1 ms 1 ms (Filter 1)                                                   | T <sub>OET</sub>    | _    | _                  | 96 (~3 ms)   |       | RC oscillator = F <sub>OSC</sub>                                                                                                                                                     |  |  |
| 01 01 = 1 ms 1 ms (Filter 1)                                                   |                     | _    | _                  | 96 (~3 ms)   |       |                                                                                                                                                                                      |  |  |
| 01 10 = 1 ms 2 ms (Filter 2)                                                   |                     | _    | _                  | 128 (~4 ms)  |       |                                                                                                                                                                                      |  |  |
| 01 11 = 1 ms 4 ms (Filter 3                                                    |                     | _    | _                  | 192 (~6 ms)  |       |                                                                                                                                                                                      |  |  |
| 10 00 = 2 ms 1 ms (Filter 4)                                                   |                     | _    | _                  | 128 (~4 ms)  |       |                                                                                                                                                                                      |  |  |
| 10 01 = 2 ms 1 ms (Filter 4)                                                   |                     | _    | _                  | 128 (~4 ms)  |       |                                                                                                                                                                                      |  |  |
| 10 10 = 2 ms 2 ms (Filter 5)                                                   |                     | _    | _                  | 160 (~5 ms)  | clock |                                                                                                                                                                                      |  |  |
| 10 11 = 2 ms 4 ms (Filter 6)                                                   |                     | _    | _                  | 250 (~8 ms)  | count |                                                                                                                                                                                      |  |  |
| 11 00 = 4 ms 1 ms (Filter 7)                                                   |                     | _    | _                  | 192 (~6 ms)  |       |                                                                                                                                                                                      |  |  |
| 11 01 = 4 ms 1 ms (Filter 7)                                                   |                     | _    | _                  | 192 (~6 ms)  |       |                                                                                                                                                                                      |  |  |
| 11 10 = 4 ms 2 ms (Filter 8)                                                   |                     | _    | _                  | 256 (~8 ms)  |       |                                                                                                                                                                                      |  |  |
| 11 11 = 4 ms 4 ms (Filter 9)                                                   |                     | _    | _                  | 320 (~10 ms) |       |                                                                                                                                                                                      |  |  |
| 00 xx = Filter Disabled                                                        |                     | _    | _                  | _            |       | LFDATA output appears as long as input signal level is greater than V <sub>SENSE</sub> .                                                                                             |  |  |
| RSSI current output                                                            | I <sub>RSSI</sub>   | _    | 0.65               | 2            | μA    | $V_{IN}$ = 37 m $V_{PP}$                                                                                                                                                             |  |  |
|                                                                                |                     | 6    | 12                 | 20.3         | μΑ    | $V_{IN}$ = 370 m $V_{PP}$                                                                                                                                                            |  |  |
|                                                                                |                     | _    | 100                | _            | μA    | $V_{DD}$ = 3.0V, $V_{IN}$ = 0 to 4 $V_{PP}$<br>Linearly increases with input signal amplitude.<br>Tested at $V_{IN}$ = 37 m $V_{PP}$ , 100 m $V_{PP}$ , and 370 m $V_{PP}$ at +25°C. |  |  |
| RSSI current linearity                                                         | ILR <sub>RSSI</sub> | -15  | _                  | 15           | %     | Tested at room temperature only (see Equation 5-1 and Figure 5-7 for test method).                                                                                                   |  |  |

Note 1: Parameter is characterized but not tested.

2: Data in "Typ." column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

3: Required output enable filter high time must account for input path analog delays (= T<sub>OEH</sub> - T<sub>DR</sub> + T<sub>DF</sub>).

4: Required output enable filter low time must account for input path analog delays (=  $T_{OEL}$  +  $T_{DR}$  -  $T_{DF}$ ).

#### **SPI TIMING**

Electrical Specifications: Standard Operating Conditions (unless otherwise stated),

Supply Voltage:  $2.0V \le V_{DD} \le 3.6V$ , Operating temperature:  $-40^{\circ}C \le T_{A} \le +85^{\circ}C$ , LCX Input Signal: Sinusoidal 300 mV<sub>PP</sub>, Carrier Frequency: 125 kHz, LCCOM connected to V<sub>SS</sub>

| Parameters                                  | Sym               | Min | Typ <sup>(1)</sup> | Max | Units | Conditions                                                      |
|---------------------------------------------|-------------------|-----|--------------------|-----|-------|-----------------------------------------------------------------|
| SCLK Frequency                              | F <sub>SCLK</sub> | _   | _                  | 3   | MHz   |                                                                 |
| CS fall to first SCLK edge setup time       | T <sub>CSSC</sub> | 100 |                    |     | ns    |                                                                 |
| SDI setup time                              | $T_{SU}$          | 30  |                    |     | ns    |                                                                 |
| SDI hold time                               | $T_{HD}$          | 50  | _                  | _   | ns    |                                                                 |
| SCLK high time                              | T <sub>HI</sub>   | 150 | _                  |     | ns    |                                                                 |
| SCLK low time                               | $T_LO$            | 150 | _                  | _   | ns    |                                                                 |
| SDO setup time                              | $T_{DO}$          | _   | _                  | 150 | ns    |                                                                 |
| SCLK last edge to CS rise setup time        | T <sub>SCCS</sub> | 100 | _                  | _   | ns    |                                                                 |
| CS high time                                | T <sub>CSH</sub>  | 500 | _                  | _   | ns    |                                                                 |
| CS rise to SCLK edge setup time             | T <sub>CS1</sub>  | 50  | _                  | _   | ns    |                                                                 |
| SCLK edge to CS fall setup time             | T <sub>CS0</sub>  | 50  | _                  | _   | ns    | SCLK edge when CS is high                                       |
| Rise time of SPI data<br>(SPI Read command) | TR <sub>SPI</sub> | _   | 10                 | _   | ns    | $V_{DD} = 3.0V$ ; time is measured from 10% to 90% of amplitude |
| Fall time of SPI data<br>(SPI Read command) | TF <sub>SPI</sub> | _   | 10                 | _   | ns    | $V_{DD} = 3.0V$ ; time is measured from 90% to 10% of amplitude |

Note 1: Data in "Typ." column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### **TEMPERATURE CHARACTERISTICS**

| Electrical Specifications: Unless otherwise indicated, V <sub>DD</sub> = 2.0V to 3.6V, V <sub>SS</sub> = GND. |                |     |         |      |       |            |  |
|---------------------------------------------------------------------------------------------------------------|----------------|-----|---------|------|-------|------------|--|
| Parameters                                                                                                    | Symbol         | Min | Typical | Max  | Units | Conditions |  |
| Temperature Ranges                                                                                            |                |     |         |      |       |            |  |
| Specified Temperature Range                                                                                   | T <sub>A</sub> | -40 | _       | +85  | °C    |            |  |
| Operating Temperature Range                                                                                   | T <sub>A</sub> | -40 | _       | +125 | °C    |            |  |
| Storage Temperature Range                                                                                     | T <sub>A</sub> | -65 | _       | +150 | °C    |            |  |
| Thermal Package Resistances                                                                                   |                |     |         |      |       |            |  |
| Thermal Resistance, 14L-TSSOP                                                                                 | $\theta_{JA}$  | _   | 100     | _    | °C/W  |            |  |

## **MCP2035**

**NOTES:** 

#### 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

Note: Unless otherwise indicated,  $V_{DD}$  = 3V, Carrier Frequency = 125 kHz, LCCOM = connected to  $V_{SS}$ ,  $T_A$  = +25°C.



FIGURE 2-1: Typical Standby Current.



FIGURE 2-2: Typical Active Current.



**FIGURE 2-3:** Oscillator Frequency vs. Temperature,  $V_{DD} = 3.6V$  and 2.0V.



**FIGURE 2-4:** Oscillator Frequency Histograms vs. Temperature,  $V_{DD} = 2V$ .



**FIGURE 2-5:** Oscillator Frequency Histograms vs. Temperature at  $V_{DD} = 3V$ .



FIGURE 2-6: De-Q'ed Voltage vs. Unloaded Coil Voltage.

Note: Unless otherwise indicated, V<sub>DD</sub> = 3V, Carrier Frequency = 125 kHz, LCCOM = connected to V<sub>SS</sub>.



FIGURE 2-7: Modulation Transistor-on Resistance (+25°C).



**FIGURE 2-8:** Input Channel Sensitivity vs. Bandwidth.



FIGURE 2-9: Typical RSSI Output Current vs. Input Signal Strength.



**FIGURE 2-10:** Typical Tuned Capacitance Value vs. Configuration Register Bit Setting  $(V_{DD} = 3V, Temperature = +25^{\circ}C)$ .



**FIGURE 2-11:** Typical Tuned Capacitance Value vs. Configuration Register Bit Setting  $(V_{DD} = 3V, Temperature = -40^{\circ}C)$ .



**FIGURE 2-12:** Typical Tuned Capacitance Value vs. Configuration Register Bit Setting  $(V_{DD} = 3V, Temperature = +85^{\circ}C)$ .

Note: Unless otherwise indicated,  $V_{DD}$  = 3V, Carrier Frequency = 125 kHz, LCCOM = connected to  $V_{SS}$ .



FIGURE 2-13: Examples of RSSI Output Current Variations Between Device to Device at Room Temperature.



**FIGURE 2-14:** Example of Typical  $T_{DR}$  Changes over Temperature. Input Signal Condition: Amplitude = 300 mV<sub>PR</sub> Modulation Depth = 100 %.



**FIGURE 2-15:** Example of Typical  $T_{DF}$  Changes over Temperature. Input Signal Condition: Amplitude = 300 mV<sub>PP</sub> Modulation Depth = 100 %.

#### 2.1 Performance Plots



FIGURE 2-16: Input Sensitivity Example.



**FIGURE 2-17:** Typical AGC Initialization Time at Room Temperature ( $V_{DD} = 3V$ ).



FIGURE 2-18: ALERT Output Example: With No Parity Error and no 32 ms Alarm Timer Time-out.



 $\hbox{Ch1 is the $\underline{$demod$}$ ulated LFDATA output. No output since the input filter is not matched.}$ 

Ch2 is the  $\overline{\text{ALERT}}$  output.

The output shows that the logic level changes after 32 ms from the AGC initialization time ( $T_{AGC}$ ) if the input signal does not meet the programmed filter timing requirement.

FIGURE 2-19: ALERT Output Example: With 32 ms Alarm Timer Timed Out.



**FIGURE 2-20:** Examples of Soft Inactivity Timer Time Out: This output is available only if the Output Enable Filter is disabled.



FIGURE 2-21: Examples of Clamp-On and Clamp-Off Commands and Changes in Coil Voltage.



**FIGURE 2-22:** Example of Minimum Modulation Depth Setting: Modulation Depth of Input Signal = 77%, Minimum Modulation Depth (MODMIN) Setting = 60%.



**FIGURE 2-23:** Example of Minimum Modulation Depth Setting: Modulation Depth of Input Signal = 56%, Minimum Modulation Depth (MODMIN) Setting = 60%.



**FIGURE 2-24:** Example of Minimum Modulation Depth Setting: Modulation Depth of Input Signal = 42%, Minimum Modulation Depth (MODMIN) Setting = 33%.



**FIGURE 2-25:** Example of Minimum Modulation Depth Setting: Modulation Depth of Input Signal = 14%, Minimum Modulation Depth (MODMIN) Setting = 14%.



FIGURE 2-26: Examples of Output Enable Filters 1 through 3 (Wake-up Filters) and Demodulated Outputs.



FIGURE 2-27: Examples of Output Enable Filters 4 through 6 (Wake-up Filters) and Demodulated Outputs.



**FIGURE 2-28:** Examples of Output Enable Filters 7 through 9 (Wake-up Filters) and Demodulated Outputs.



FIGURE 2-29: Input Signal and Demodulated Output When the Output Enable Filter is Disabled.



FIGURE 2-30: Input Signal and Demodulator Output When Output Enable Filter is Enabled and Input Meets Filter Timing Requirements.



FIGURE 2-31: No Demodulator Output When Output Enable Filter is Enabled But Input Does Not Meet Filter Timing Requirements.



FIGURE 2-32: Carrier Clock Output Examples.

## **MCP2035**

**NOTES:** 

#### 3.0 PIN DESCRIPTIONS

Descriptions of the pins are listed in Table 3-1.

TABLE 3-1: PIN FUNCTION TABLES

| MCP2035<br>TSSOP | Symbol           | I/O/P | Function                                                                                                                                                                            |
|------------------|------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                | V <sub>SS</sub>  | Р     | Ground Pin                                                                                                                                                                          |
| 2                | <del>CS</del>    | I     | Chip Select Digital Input Pin                                                                                                                                                       |
| 3                | SCLK/ALERT       | I/O   | Clock input for the modified 3-wire SPI interface.  ALERT output: This pin goes low if there is a parity error in the Configuration register or the 32 ms Alarm Timer is timed out. |
| 4                | RSSI             | 0     | Received Signal Strength Indicator (RSSI) current output                                                                                                                            |
| 5                | NC               | N/A   | No Connect                                                                                                                                                                          |
| 6                | LFDATA/CCLK/SDIO | I/O   | Demodulated data output Carrier clock output Serial input or output data for the modified 3-wire SPI interface                                                                      |
| 7                | $V_{DD}$         | Р     | Positive Supply Voltage Pin                                                                                                                                                         |
| 8                | $V_{DD}$         | Р     | Positive Supply Voltage Pin                                                                                                                                                         |
| 9                | NC               | N/A   | No Connect (Note 1)                                                                                                                                                                 |
| 10               | NC               | N/A   | No Connect (Note 1)                                                                                                                                                                 |
| 11               | LCX              | I     | Input pin for external LC antenna                                                                                                                                                   |
| 12               | NC               | N/A   | No Connect                                                                                                                                                                          |
| 13               | LCCOM            | ı     | Common reference input for the external LC antenna                                                                                                                                  |
| 14               | $V_{SS}$         | Р     | Ground Pin                                                                                                                                                                          |

Type Identification: I = Input; O = Output; P = Power

Note 1: This pin is bonded out to ground internally.

#### 3.1 Supply Voltage (V<sub>DD</sub>, V<sub>SS</sub>)

The  $V_{DD}$  pin is the power supply pin for the analog and digital circuitry within the MCP2035. This pin requires an appropriate bypass capacitor of 0.1  $\mu$ F. The voltage on this pin should be maintained in the 2.0V-3.6V range for specified operation.

The  $V_{SS}$  pin is the ground pin and the current return path for both analog and digital circuitry of the MCP2035. If an analog ground plane is available, it is recommended that this device be tied to the analog ground plane of the PCB.

#### 3.2 Chip Select (CS)

The  $\overline{\text{CS}}$  pin needs to stay high when the device is receiving input signals. Leaving the  $\overline{\text{CS}}$  pin low will place the device in the SPI Programming mode.

The  $\overline{\text{CS}}$  pin is an open collector output. This pin has an internal pull-up resistor to ensure that no spurious SPI communication occurs between power-up and pin configuration of the MCU.

#### 3.3 SPI Clock Input (SCLK/ALERT)

This pin becomes the SPI clock input (SCLK) when  $\overline{\text{CS}}$  is low, and becomes the  $\overline{\text{ALERT}}$  output when  $\overline{\text{CS}}$  is high.

The ALERT pin is an open collector output. This pin has an internal pull-up resistor to ensure that no spurious SPI communication occurs between power-up and pin configuration of the MCU.

## 3.4 Received Signal Strength Indicator (RSSI)

This pin becomes the Received Signal Strength Indicator (RSSI) output current sink when the RSSI output option is selected.

# 3.5 Demodulated Data Output (LFDATA) Carrier Clock Output (CCLK) SPI Data I/O (SDIO)

When the  $\overline{\text{CS}}$  pin is high, this pin is an output pin for demodulated data or carrier clock, depending on output-type selection. When carrier clock output (CCLK) is selected, the LFDATA output is a square pulse of the input carrier clock and is available as soon as the AGC stabilization time (TSTAB) is completed.

When the  $\overline{\text{CS}}$  pin is low, this pin becomes the SPI data input and output (SDIO).

#### 3.6 LCX Input

This is the input pin of the LCX channel. An external LC resonance antenna circuit can be connected between the LCX and LCCOM pins.

#### 3.7 LC Common Reference (LCCOM)

This pin is the common reference input pin for the external LC resonant circuit.

#### 4.0 APPLICATION INFORMATION

Microchip's MCP2030 and MCP2035 are stand-alone analog-front devices for low frequency (LF) signal detection and low-power/short range transponder applications. The MCP2035 is a single-channel device, while the MCP2030 is a three-channel device for more advanced applications.

The device's high input sensitivity (1 mV $_{PP}$ ) and ability to detect very weakly modulated input signals (as low as 8%), makes the device suitable for various intelligent short range transponder applications, such as Microchip's BodyCom applications.

## 4.1 MCP2035 BodyCom Application Example

Figure 4-1 shows an example of a BodyCom system that is utilizing the human body as a signal transmission medium. The system has two units: (a) Base Station Unit and (b) Mobile Unit. An example of the BodyCom communication sequence is as follows:

 When the human interfaces with the Base Station, it is initialized by an event of either touch or proximity, and the Base Station transmits a modulated 128 kHz command signal.

- This signal is then capacitively coupled to the human body, propagates and is detected by the Mobile Unit's high sensitivity MCP2035 front-end device.
- The Mobile Unit processes the Base Station's command information, and responds back using a high frequency (HF, 8 MHz) carrier.
- This respond signal is then received by the HF receiver in the Base Station, and demodulated and fed to another MCP2035 in the Base Station unit for digital waveforms. This return signal is then processed by the MCU in the Base Station.

Figure 4-2 shows an example of the Mobile Unit schematics. This BodyCom solution can be used in various applications such as secure access control and passive keyless entry for automobiles.

Note: See Microchip's Application Note AN1391 for more details of the BodyCom applications solutions.



FIGURE 4-1: BodyCom System Example Utilizing the Human Body as a Signal Transmission Medium.



FIGURE 4-2: Example of BodyCom Mobile Unit Implementation.

# 5.0 FUNCTIONAL DESCRIPTION AND THEORY OF DEVICE OPERATION

The MCP2035 contains an analog input channel for signal detection and LF talk-back. This section provides the functional description of the device.

The input channel has internal tuning capacitors, sensitivity control circuits, an input signal strength limiter and an LF talk-back modulation transistor. An AGC loop is used for input channel gains. The output of the input channel is fed into a demodulator. The digital output is passed to the LFDATA pin. Figure 5-1 shows the block diagram of the device and Figure 5-2 shows the input signal path.

There are a total of eight Configuration registers. Six of them are used for device operation options, one for column parity bits and one for status indication of device operation. Each register has nine bits including one row parity bit. These registers are readable and writable by SPI commands, except for the STATUS register, which is read-only.

The device's features are dynamically controllable by programming the Configuration registers.

#### 5.1 RF Limiter

The RF Limiter limits LC pin input voltage by de-Q'ing the external LC resonant antenna circuit. The limiter begins de-Q'ing the external LC antenna when the input voltage exceeds  $V_{DE\_Q}$ , progressively de-Q'ing harder to reduce the antenna input voltage.

### 5.2 Modulation Circuit for LF Talk-Back

The LF talk-back is achieved by turning on and off the modulation transistor. The modulation circuit consists of a modulation transistor (FET), internal tuning capacitors and external LC antenna components. The modulation transistor and the internal tuning capacitors are connected between the LCX input pin and LCCOM pin. Each LC input has its own modulation transistor.

When the modulation transistor turns on, its low Turn-on Resistance ( $R_{\text{M}}$ ) clamps the induced LC antenna voltage. The coil voltage is minimized when the modulation transistor turns on, and maximized when the modulation transistor turns off. The modulation transistor's low turn-on resistance ( $R_{\text{M}}$ ) results in a high modulation depth.

The modulation data comes from the external micro-controller section via the digital SPI as "Clamp On", "Clamp Off" commands. A basic block diagram of the modulation circuit is shown in Figure 5-1 and Figure 5-2.

The modulation FET is also shorted momentarily after Soft Reset and Inactivity Timer time-out.

Note:

The LF-Talk back is only used when it needs to communicate back to the Base Station using the same Base Station's low frequency (128 kHz) carrier frequency. A typically LF-Talk back range is up to a few inches. For the BodyCom applications, it uses HF (~8 MHz) for the return signal.

#### 5.3 Tuning Capacitor

The input tuning capacitor values are programmed by the Configuration registers up to 63 pF, 1 pF per step.

Note: The user can control the tuning capacitor by programming the Configuration registers. See Register 5-2 for details.

#### 5.4 Variable Attenuator

The variable attenuator is used to attenuate, via AGC control, the input signal voltage to avoid saturating the amplifiers and demodulators.

**Note:** The variable attenuator function is accomplished by the device itself. The user cannot control its function.

#### 5.5 Sensitivity Control

The sensitivity of the input channel can be reduced by the Configuration register sensitivity setting. This is used to desensitize the channel from optimum.

Note: The user can desensitize the channel sensitivity by programming the Configuration registers. See Register 5-5 for details.

#### 5.6 AGC Control

The AGC controls the variable attenuator to limit the internal signal voltage to avoid saturation of internal amplifiers and demodulators (Refer to Section 5.4 "Variable Attenuator").

**Note:** The AGC control function is accomplished by the device itself. The user cannot control its function.

#### 5.7 Fixed Gain Amplifiers 1 and 2

FGA1 and FGA2 provide a maximum two-stage gain of 40 dB.

**Note:** The user cannot control the gain of these two amplifiers.

#### 5.8 Carrier Clock Detector

The Carrier Clock Detector senses the input carrier cycles. The output of the detector switches digitally at the signal carrier frequency. Carrier clock output is available when the output is selected by the DATOUT bit in Configuration Register 1 (Register 5-2).

#### 5.9 Demodulator

The Demodulator consists of a full-wave rectifier, lowpass filter, peak detector and Data Slicer that detects the envelope of the input signal.

#### 5.10 Data Slicer

The Data Slicer consists of a reference generator and comparator. The Data Slicer compares the input with the reference voltage. The reference voltage comes from the minimum modulation depth requirement setting and input peak voltage.

#### 5.11 Output Enable Filter

The Output Enable Filter enables the LFDATA output once the incoming signal meets the wake-up sequence requirements (see Section 5.14 "Configurable Output Enable Filter").

## 5.12 Received Signal Strength Indicator (RSSI)

The RSSI provides a current which is proportional to the input signal amplitude (see Section 5.29.3 "Received Signal Strength Indicator (RSSI) Output").

#### 5.13 Analog Front-End Timers

The device has an internal 32 kHz RC oscillator. The oscillator is used in several timers:

- · Inactivity Timer
- Alarm Timer
- · Pulse Width Timer
- · Period Timer
- · AGC Settling Timer

#### 5.13.1 RC OSCILLATOR

The RC oscillator generates a 32 kHz internal clock.

#### 5.13.2 INACTIVITY TIMER

The Inactivity Timer is used to automatically return the device to Standby mode, if there is no input signal. The time-out period is approximately 16 ms (T<sub>INACT</sub>), based on the 32 kHz internal clock.

The purpose of the Inactivity Timer is to minimize current draw by automatically returning to the lower current Standby mode, if there is no input signal for approximately 16 ms.

The timer is reset when:

- An amplitude change in the LF input signal, either high-to-low or low-to-high
- $\overline{\text{CS}}$  pin is low (any SPI command)
- · Timer-related Soft Reset

The timer starts after AGC initialization time (T<sub>AGC</sub>).

The timer causes a Soft Reset when:

 A previously received input signal does not change either high-to-low or low-to-high for T<sub>INACT</sub>

The Soft Reset returns the device to Standby mode where most of the analog circuits, such as the AGC, demodulator and RC oscillator, are powered down. This returns the device to the lower Standby Current mode.

#### 5.13.3 ALARM TIMER

The Alarm Timer is used to notify the external MCU that the device is receiving an input signal that does not pass the output enable filter requirement. The time-out period is approximately 32 ms ( $T_{ALARM}$ ) in the presence of continuing noise.

The Alarm Timer time-out occurs if there is an input signal for longer than 32 ms that does not meet the output enable filter requirements. The Alarm Timer time-out causes:

- a) The ALERT pin to go low.
- The ALARM bit to set in the Status STATUS Register 7 (Register 5-8).

The external MCU is informed of the Alarm Timer timeout by monitoring the ALERT pin. If the Alarm Timer time-out occurs, the external MCU can take appropriate actions, such as lowering channel sensitivity or disabling the input channel. If the noise source is ignored, the device can return to a lower standby current draw state.

The timer is reset when the:

- CS pin is low (any SPI command).
- · Output enable filter is disabled.
- LFDATA pin is enabled (signal passed output enable filter).

The timer starts after the AGC initialization time.

The timer causes a low output on the ALERT pin when:

 Output enable filter is enabled and modulated input signal is present for T<sub>ALARM</sub>, but does not pass the output enable filter requirement.

**Note:** The Alarm Timer is disabled if the output enable filter is disabled.

#### 5.13.4 PULSE WIDTH TIMER

The Pulse Width Timer is used to verify that the received output enable sequence meets both the minimum  $T_{OEH}$  and minimum  $T_{OEL}$  requirements.

#### 5.13.5 PERIOD TIMER

The Period Timer is used to verify that the received output enable sequence meets the maximum  $T_{\mbox{\scriptsize OET}}$  requirement.

#### 5.13.6 AGC INITIALIZATION TIMER (T<sub>AGC</sub>)

This timer is used to keep the output enable filter in Reset while the AGC settles on the input signal. The time-out period is approximately 3.5 ms. At the end of this time ( $T_{AGC}$ ), the input should remain high ( $T_{PAGC}$ ), otherwise the counting is aborted and a Soft Reset is issued. See Figure 5-4 for details.

- Note 1: The device needs a continuous and uninterrupted high input signal during AGC initialization time (T<sub>AGC</sub>). Any absence of signal during this time may reset the timer and a new input signal is needed for AGC settling time, or may result in an improper AGC gain setting, which will produce invalid output.
  - 2: The rest of the device section wakes up if the input channel receives a signal with the AGC settling time correctly. STATUS Register 7 bit <2> (Register 5-8) indicates the status if the input channel wakes up.



FIGURE 5-1: Functional Block Diagram.

DS22304A-page 36



FIGURE 5-2: Input Signal Path.

# 5.14 Configurable Output Enable Filter

The purpose of this filter is to enable the LFDATA output and wake the external microcontroller only after receiving a specific sequence of pulses on the LC input pin. Therefore, it prevents waking up the external microcontroller due to noise or unwanted input signals. The circuit compares the timing of the demodulated header waveform with a pre-defined value, and enables the demodulated LFDATA output when a match occurs.

The output enable filter consists of a high ( $T_{OEH}$ ) and low duration ( $T_{OEL}$ ) of a pulse immediately after the AGC settling gap time. The selection of high and low times further implies a max period time. The output enable high and low times are determined by SPI programming. Figure 5-3 and Figure 5-4 show the output enable filter waveforms.

There should be no missing cycles during  $T_{\text{OEH}}$ . Missing cycles may result in failing the output enable condition.



FIGURE 5-3: Output Enable Filter Timing.



FIGURE 5-4: Output Enable Filter Timing Example (Detailed).

TABLE 5-1: OUTPUT ENABLE FILTER TIMING

| OEH<br><1:0> | OEL<br><1:0> | T <sub>OEH</sub><br>(ms) | T <sub>OEL</sub><br>(ms) | T <sub>OET</sub><br>(ms) |
|--------------|--------------|--------------------------|--------------------------|--------------------------|
| 01           | 00           | 1                        | 1                        | 3                        |
| 01           | 01           | 1                        | 1                        | 3                        |
| 01           | 10           | 1                        | 2                        | 4                        |
| 01           | 11           | 1                        | 4                        | 6                        |
|              |              |                          |                          |                          |
| 10           | 00           | 2                        | 1                        | 4                        |
| 10           | 01           | 2                        | 1                        | 4                        |
| 10           | 10           | 2                        | 2                        | 5                        |
| 10           | 11           | 2                        | 4                        | 8                        |
|              |              | •                        |                          | •                        |
| 11           | 00           | 4                        | 1                        | 6                        |
| 11           | 01           | 4                        | 1                        | 6                        |
| 11           | 10           | 4                        | 2                        | 8                        |
| 11           | 11           | 4                        | 4                        | 10                       |
|              | •            |                          |                          |                          |
| 00           | XX           | Fi                       | Iter Disable             | ed                       |

Note 1: The timing values of T<sub>OEH</sub> and T<sub>OEL</sub> are minimum and T<sub>OET</sub> is maximum at room temperature and V<sub>DD</sub> = 3.0V, 32 kHz oscillator.

 $T_{OEH}$  is measured from the rising edge of the demodulator output to the first falling edge. The pulse width must fall within  $T_{OEH} \leq t \leq T_{OET}$ 

 $T_{OEL}$  is measured from the falling edge of the demodulator output to the rising edge of the next pulse. The pulse width must fall within  $T_{OEL} \le t \le T_{OET}$ .

 $T_{OET}$  is measured from rising edge to the next rising edge (i.e., the sum of  $T_{OEH}$  and  $T_{OEL}$ ). The sum of  $T_{OEH}$  and  $T_{OEL}$  must be  $t \leq T_{OET}$ . If the Configuration Register 0 (Register 5-1), OEH<8:7> is set to '00', then the filter is disabled. See Figure 2-30 for this case.

The filter will reset, requiring a complete new successive high and low period to enable LFDATA, under the following conditions.

- The received high is not greater than the configured minimum T<sub>OEH</sub> value.
- During  $T_{OEH}$ , a loss of signal for longer than 56  $\mu s$  causes a filter Reset.
- The received low is not greater than the configured minimum T<sub>OEL</sub> value.

- The received sequence exceeds the maximum T<sub>OET</sub> value:
  - T<sub>OEH</sub> + T<sub>OEL</sub> > T<sub>OET</sub>
  - or T<sub>OEH</sub> > T<sub>OET</sub>
  - or T<sub>OEL</sub> > T<sub>OET</sub>
- · A Soft Reset SPI command is received.

If the filter resets due to a long high-time ( $T_{OEH} > T_{OET}$ ), the high-pulse timer will not begin timing again until after a gap of  $T_E$  and another low-to-high transition occurs on the demodulator output.

Disabling the output enable filter disables the  $T_{OEH}$  and  $T_{OEL}$  requirement and the device passes all detected data. See Figures 2-30, 2-31 and 2-32 for examples.

When viewed from an application perspective, from the pin input, the actual output enable filter timing must factor in the analog delays in the input path (such as demodulator charge and discharge times).

- T<sub>OEH</sub> T<sub>DR</sub> + T<sub>DF</sub>
- T<sub>OEL</sub> + T<sub>DR</sub> T<sub>DF</sub>

The output enable filter starts immediately after  $T_{\text{GAP}}$ , the gap after AGC stabilization period.

# 5.15 Input Sensitivity Control

The device has typical input sensitivity of 3 mV<sub>PP</sub>. This means any input signal with amplitude greater than 3 mV<sub>PP</sub> can be detected. The internal AGC loop regulates the detecting signal amplitude when the input level is greater than approximately 20 mV<sub>PP</sub>. This signal amplitude is called "AGC-active level". The AGC loop regulates the input voltage so that the input signal amplitude range will be kept within the linear range of the detection circuits without saturation. The AGC Active Status bit (AGCACT<5>) in STATUS Register 7 (Register 5-8) is set if the AGC loop regulates the input voltage.

Table 5-2 shows the input sensitivity comparison when the AGCSIG option is used. When AGCSIG option bit is set, the demodulated output is available only when the AGC loop is active (see Table 5-1). The channel input sensitivity can be reduced by setting the appropriate Configuration registers. Configuration Register 3 (Register 5-4), Configuration Register 4 (Register 5-5) and Configuration Register 5 (Register 5-6) have the option to reduce each channel gain from 0 dB to approximately -30 dB.

TABLE 5-2: INPUT SENSITIVITY VS. MODULATED SIGNAL STRENGTH SETTING (AGCSIG <7>)

| AGCSIG<7><br>(Config. Register 5) | Description                                                                                                                                                                      | Input Sensitivity<br>(Typical) |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| 0                                 | Option Disabled – Detect any input signal level (demodulated data and carrier clock)                                                                                             | 3.0 mV <sub>PP</sub>           |
| 1                                 | Option Enabled – No output until AGC Status = 1 (i.e., V <sub>PEAK</sub> ≈ 20 mV <sub>PP</sub> ) (demodulated data and carrier clock)  • Provides the best signal to noise ratio | 20 mV <sub>PP</sub>            |

# 5.16 Enable or Disable of Input Channel

The Input channel can be enabled or disabled by programming the LCXEN bit in Configuration Register 0 (Register 5-1). When the input channel is enabled, it detects the input signal and provides output. When the channel is disabled, the device shuts down the input channel and provides no output, while saving current draws. The exact circuits disabled when an input is disabled are amplifiers, detector, full-wave rectifier, data slicer, and modulation FET. However, the RF input limiter remains active to protect the silicon from excessive antenna input voltages.

## 5.17 AGC Amplifier

The circuit automatically amplifies input signal voltage levels to an acceptable level for the data slicer. Fast attacking and slow releasing by nature, the AGC tracks the carrier signal level and not the modulated data bits.

The AGC requires an AGC initialization time ( $T_{AGC}$ ). The AGC will attempt to regulate the input channel's peak signal voltage into the data slicer to a desired regulated AGC voltage – reducing the input path's gain as the signal level attempts to increase above regulated AGC voltage, and allowing full amplification on signal levels below the regulated AGC voltage.

The AGC has two modes of operation:

- During the AGC initialization time (T<sub>AGC</sub>), the AGC time constant is fast, allowing a reasonably short acquisition time of the continuous input signal.
- After T<sub>AGC</sub>, the AGC switches to a slower time constant for data slicing.

Also, the AGC is frozen when the input signal envelope is low. The AGC tracks only high envelope levels.

### 5.18 AGC Preserve

The AGC preserve feature is used to preserve the AGC value during the AGC initialization time  $(T_{\mbox{\scriptsize AGC}})$  and apply the value to the data slicing circuit for the following data streams instead of using a new tracking value. This feature is useful to demodulate the input signal correctly when the input has random amplitude variations at a given time period. This feature is enabled when the device receives an AGC Preserve On command and disabled if it receives an AGC Preserve Off command. Once the AGC Preserve On command is received, the device acquires a new AGC value during each AGC initialization time and preserves the value until a Soft Reset or an AGC Preserve Off command is issued. Therefore, it does not need to issue another AGC Preserve On command. An AGC Preserve Off command is needed to disable the AGC preserve feature (see Section 5.30.2.5 "AGC Preserve On Command" and Section 5.30.2.6 "AGC Preserve Off **Command**" for AGC Preserve commands).

### 5.19 Soft Reset

The Soft Reset is issued in the following events:

- a) After Power-on Reset (POR)
- b) After Inactivity Timer time-out
- c) If an "Abort" occurs
- d) After receiving SPI Soft Reset command

The "Abort" occurs if there is no positive signal detected at the end of the AGC initialization period ( $T_{AGC}$ ). The Soft Reset initializes internal circuits and brings the device into a low current Standby mode operation. The internal circuits that are initialized by the Soft Reset include:

- · Output Enable Filter
- · AGC circuits
- Demodulator
- · 32 kHz Internal Oscillator

The Soft Reset has no effect on the Configuration register setup, except for some of the AFE STATUS Register 7 bits. (Register 5-8).

The circuit initialization takes one internal clock cycle ( $1/32 \text{ kHz} = 31.25 \,\mu\text{s}$ ). During the initialization, the modulation transistors between each input and LCCOM pins are turned-on to discharge any internal/external parasitic charges. The modulation transistors are turned-off immediately after the initialization time.

The Soft Reset is executed in Active mode only. It is not valid in Standby mode.

# 5.20 Minimum Modulation Depth Requirement for Input Signal

The device demodulates the modulated input signal if the modulation depth of the input signal is greater than the minimum requirement that is programmed in Configuration Register 5 (Register 5-6). Figure 5-5 shows the definition of the modulation depth and examples. MODMIN<6:5> of the Configuration Register 5 offer four options. They are 60%, 33%, 14% and 6%. The default setting is 33%.

The purpose of this feature is to enhance the demodulation integrity of the input signal. The 6% setting is the best choice for the input signal with weak modulation depth, which is typically observed near the high-voltage Base Station antenna and also at far-distance from the Base Station antenna. It gives the best demodulation sensitivity, but is very susceptible to noise spikes that can result in a bit detection error. The 60% setting can reduce the bit errors caused by noise, but gives the least demodulation sensitivity. See Table 5-3 for minimum modulation depth requirement settings.

TABLE 5-3: SETTING FOR MINIMUM MODULATION DEPTH REQUIREMENT

| _     | IIN Bits<br>Register 5) | Modulation Depth |  |  |  |
|-------|-------------------------|------------------|--|--|--|
| Bit 6 | Bit 5                   |                  |  |  |  |
| 0     | 0                       | 33% (default)    |  |  |  |
| 0     | 1                       | 60%              |  |  |  |
| 1     | 0                       | 14%              |  |  |  |
| 1     | 1                       | 8%               |  |  |  |



FIGURE 5-5: Modulation Depth Examples.

### 5.21 Low-Current Sleep Mode

The device can stay at an ultra low-current mode (Sleep mode) when it receives a Sleep command via the Serial Peripheral Interface (SPI). All circuits including the RF Limiter, except the minimum circuitry required to retain register memory and SPI capability, will be powered down to minimize the current draw. Power-on Reset or any SPI command, other than the Sleep command, is required to wake the device from Sleep.

### 5.22 Low-Current Standby Mode

The device is in Standby mode when no input signal is present on the input pin, but is powered and ready to receive any incoming signals.

### 5.23 Low-Current Active Mode

The device is in Low-Current Active mode when an input signal is present on any input pin and internal circuitry is switching with the received data.

# 5.24 Error Detection of Configuration Register Data

The Configuration registers are volatile memory. Therefore, the contents of the registers can be corrupted or cleared by any electrical incidence, such as battery disconnect. To ensure data integrity, the device has an error detection mechanism using row and column parity bits of the Configuration register memory map. The bit 0 of each register is a row parity bit which is calculated over the eight Configuration bits (from bit 1 to bit 8). The Column Parity Register (Configuration Register 6) holds column parity bits: each bit is calculated over the respective columns (Configuration registers 0 to 5) of the Configuration bits. The STATUS register is not included for the column parity bit calculation. Parity is to be odd. The parity bit, set or cleared, makes an odd number of set bits. The user needs to calculate the row and column parity bits using the contents of the registers and program them. During operation, the device continuously calculates the row and column parity bits of the configuration memory map. If a parity error occurs, the device lowers the SCLK/ALERT pin (interrupting the microcontroller section) indicating the configuration memory has been corrupted or unloaded and needs to be reprogrammed.

At an initial condition after a Power-on Reset, the values of the registers are all clear (default condition). Therefore, the device will issue the parity bit error by lowering the SCLK/ALERT pin. If the user reprograms the registers with the correct parity bits, the SCLK/ALERT pin will be toggled to logic high level immediately.

The parity bit errors do not change or affect any functional operation.

Table 5-4 shows an example of the register values and corresponding parity bits.

TABLE 5-4: CONFIGURATION REGISTER PARITY BIT EXAMPLE

| Register Name                                     | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0<br>(Row Parity) |
|---------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----------------------|
| Configuration Register 0                          | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 0     | 0                     |
| Configuration Register 1                          | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1                     |
| Configuration Register 2                          | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1                     |
| Configuration Register 3                          | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1                     |
| Configuration Register 4                          | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1                     |
| Configuration Register 5                          | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0                     |
| Configuration Register 6 (Column Parity Register) | 1     | 1     | 0     | 1     | 0     | 1     | 1     | 1     | 1                     |

### 5.25 Factory Calibration

The device is calibrated during probe test to reduce the device-to-device variation in standby current, internal timing and sensitivity, as well as channel-to-channel sensitivity variation.

### 5.26 De-Q'ing of Antenna Circuit

When the transponder is close to the Base Station, the transponder coil may develop coil voltage higher than  $V_{DE\_Q}$ . This condition is called "near field". The device detects the strong near field signal through the AGC control, and de-Q'ing the antenna circuit to reduce the input signal amplitude.

### 5.27 Demodulator

The demodulator recovers the modulation data from the received signal, containing carrier plus data, by appropriate envelope detection. The demodulator has a fast rise (charge) time ( $T_{DR}$ ) and a fall time ( $T_{DF}$ ) appropriate to an envelope of input signal (see Section 1.0 "Electrical Specifications" for  $T_{DR}$  and  $T_{DF}$  specifications). The demodulator contains the full-wave rectifier, low-pass filter, peak detector and data slicer.



FIGURE 5-6: Demodulator Charge and Discharge.

### 5.28 Power-On Reset

This circuit remains in a Reset state until a sufficient supply voltage is applied. The Reset releases when the supply is sufficient for correct device operation, nominally  $V_{\text{POR}}$ .

The Configuration registers are all cleared on a Power-on Reset. As the Configuration registers are protected by odd row and column parity, the ALERT pin will be pulled down – indicating to the external microcontroller section that the configuration memory is cleared and requires new programming.

### 5.29 LFDATA Output Selection

The device output is available only when the input channel is enabled (LCXEN = Enabled in Configuration Register 0).

The LFDATA output can be configured to pass the Demodulator output, Received Signal Strength Indicator (RSSI) output, or Carrier Clock (CCLK). See Configuration Register 1 (Register 5-2) for more details.

# 5.29.1 DEMODULATOR OUTPUT

The demodulator output is the default configuration of the output selection. This is the output of an envelope detection circuit. See Figure 5-6 for the demodulator output.

When the demodulated output is selected, the output is available in two different conditions depending on how the options of Configuration Register 0 (Register 5-1) are set: Output Enable Filter is disabled or enabled. See **Section 2.0 "Typical Performance Curves"** for various demodulated data output.

### **Related Configuration register bits:**

 Configuration Register 1 (Register 5-2), DATOUT <8:7>:

bit 8 bit 7

0 0: Demodulator Output

1: Carrier Clock Output

0: RSSI Output1: RSSI Output

• Configuration Register 0 (Register 5-1): all bits

### 5.29.2 CARRIER CLOCK OUTPUT

When the carrier clock output is selected, the LFDATA output is a square pulse of the input carrier clock and available as soon as the AGC stabilization time (T<sub>AGC</sub>) is completed. There are two Configuration register options for the carrier clock output: (a) clock divide-by one or (b) clock divide-by four, depending on bit DATOUT<7> of Configuration Register (Register 5-3). The carrier clock output is available immediately after the AGC settling time. The Output Enable Filter, AGCSIG, and MODMIN options are applicable for the carrier clock output in the same way as the demodulated output. See Figure 2-32 for carrier clock output examples.

### Related Configuration register bits:

 Configuration Register 1 (Register 5-2), DATOUT <8:7>:

### bit 8 bit 7

0 0: Demodulator Output0 1: Carrier Clock Output1 0: RSSI Output

1 1: RSSI Output

- Configuration Register 2 (Register 5-3), CLKDIV<7>:
  - 0: Carrier Clock/11: Carrier Clock/4
- Configuration Register 0 (Register 5-1): all bits are affected
- Configuration Register 5 (Register 5-6)

# 5.29.3 RECEIVED SIGNAL STRENGTH INDICATOR (RSSI) OUTPUT

An analog current output is available at the RSSI pin when the Received Signal Strength Indicator (RSSI) output is selected by the Configuration register. The analog current is linearly proportional to the input signal strength.

All timers in the circuit, such as the Inactivity Timer, Alarm Timer, and AGC initialization time, are disabled during the RSSI mode. Therefore, the RSSI output is not affected by the AGC stabilization time, and available immediately when the RSSI option is selected. The device enters Active mode immediately when the RSSI output is selected.

When the device receives an SPI command during the RSSI output, the RSSI mode is temporarily disabled until the SPI communication is completed. It returns to the RSSI mode again after the SPI communication is completed. The RSSI mode is held until another output type is selected (CS low turns off the RSSI signal).

The RSSI output current is linearly proportional to the input signal strength. There are variations between device to device. See Figure 2-13 for examples. The linearity (ILR<sub>RSSI</sub>) of the RSSI output current is tested by sampling the outputs for three input points:  $37~\text{mV}_{PP},\,100~\text{mV}_{PP},\,\text{and}\,370~\text{mV}_{PP}.$  The RSSI output current for 100 mV<sub>PP</sub> of input signal is compared with the expected output current obtained from the line that is connecting the two endpoints ( $37~\text{mV}_{PP}$  and  $370~\text{mV}_{PP}$ ). Equation 5-1 and Figure 5-7 show the details for the RSSI linearity specification.

# EQUATION 5-1: RSSI LINEARITY SPECIFICATION

 $ILR_{RSSI}(\%) = \frac{Deviation \ at \ 100 \ mV_{PP} \ of \ Input \ Signal}{I_{RSSI} \ for \ 370 \ mV_{PP} \ of \ Input \ Signal} \ \ \times \ 100\%$ 

#### Where:

- Deviation at 100 mV<sub>PP</sub> of Input Signal = [I<sub>RSSI</sub> measured - I<sub>RSSI</sub> expected] at 100 mV<sub>PP</sub> of input signal.
- I<sub>RSSI</sub> expected = RSSI current obtained from the line that is connecting two endpoints (RSSI output currents for 37 mV<sub>PP</sub> and 370 mV<sub>PP</sub> of input).



FIGURE 5-7: RSSI Linearity Test Example.

### **Related Configuration register bits:**

 Configuration Register 1 (Register 5-2), DATOUT<8:7>:

### bit 8 bit 7

0 0: Demodulated Output0 1: Carrier Clock Output

0: RSSI Output1: RSSI Output

 Configuration Register 2 (Register 5-3), RSSIFET<8>:

> 0: Pull-Down MOSFET off 1: Pull-Down MOSFET on.

Note: The pull-down MOSFET option is valid only when the RSSI output is selected. The MOSFET is not controllable by users when demodulated or carrier clock output option is selected.

 Configuration Register 0 (Register 5-1): all bits are affected.



**Note 1:** The RSSIFET is used to discharge any external capacitor that is connected at the LFDATA pin.

FIGURE 5-8: RSSI Output Path.

### 5.29.3.1 ANALOG-TO-DIGITAL DATA CONVERSION OF RSSI SIGNAL

The RSSI output is an analog current. It needs an external Analog-to-Digital (ADC) data conversion device for digitized output. The ADC data conversion can be accomplished by using a stand-alone external ADC device, an external MCU that has internal ADC features, or an external MCU that has no ADC features but instead uses firmware. The RSSIFET is used to discharge any external charge on the LFDATA pin in the RSSI Output mode. The MOSFET can be turned on or off with bit RSSIFET<8> of Configuration Register 2 (Register 5-3). When it is turned on, the internal MOSFET provides a discharge path for the external capacitor that is connected at the LFDATA pin. This MOSFET option is valid only if RSSI output is selected and not controllable by users for demodulated or carrier clock output options.

See separate application notes for various external ADC implementation methods for this device.

See Figure 5-8 for RSSI output path.

### 5.30 Configuration Registers

#### 5.30.1 SPI COMMUNICATION

The SPI communication is used to read from or write to the Configuration registers and to send command-only messages. Three pins are used for SPI communication: CS, SCLK/ALERT, and LFDATA/RSSI/CCLK/SDIO. Figure 5-9, Figure 5-10 and Figure 5-11 show examples of the SPI communication sequences.

When these pins are connected to the external MCU I/O pins, the following are needed:

### CS

• Pin is permanently an input with an internal pull-up.

### SCLK/ALERT

### LFDATA/CCLK/SDIO

 Pin is a digital output (LFDATA) so long as CS is high. During SPI communication, the pin is the SPI data input (SDI) unless performing a register Read, where it will be the SPI data output (SDO).



FIGURE 5-9: Power-Up Sequence.



FIGURE 5-10: SPI Write Sequence.



### MCU SPI Read Details:

- 1. Drive the open collector ALERT output low
  - To ensure no false clocks occur when  $\overline{\text{CS}}$  drops
- 2. Drop CS
  - SCLK/ALERT becomes SCLK input
  - LFDATA/CCLK/SDIO becomes SDI input
- 3. Change LFDATA/CCLK/SDIO connected pin to output
  - Driving SPI data
- 4. Clock in 16-bit SPI Read sequence
  - Command, address and dummy data
- 5. Change LFDATA/CCLK/SDIO connected pin to input
- 6. Raise  $\overline{\text{CS}}$  to complete the SPI Read entry of command and address
- 7. Drop CS
  - AFE SCLK/ALERT becomes SCLK input
  - LFDATA/CCLK/SDIO becomes SDO output
- 8. Clock out 16-bit SPI Read result
  - · First seven bits clocked-out are dummy bits
  - Next eight bits are the Configuration register data
  - · The last bit is the Configuration register row parity bit
- 9. Raise CS to complete the SPI Read
- 10. Change SCLK/ALERT back to input

**Note:** The  $T_{CSH}$  is considered as one clock. Therefore, the Configuration register data appears at 6th clock after  $T_{CSH}$ .

FIGURE 5-11: SPI Read Sequence.

### 5.30.2 COMMAND DECODER/ CONTROLLER

The circuit executes eight SPI commands from the external MCU. The command structure is:

Command (3 bits) + Configuration Address (4 bits) + Data Byte and Row Parity Bit with the Most Significant bit first. Table 5-5 shows the available SPI commands.

The device operates in SPI mode 0,0. In mode 0,0 the clock idles in the low state (Figure 5-12). SDI data is loaded into the device on the rising edge of SCLK and SDO data is clocked out on the falling edge of SCLK. There must be multiples of 16 clocks (SCLK) while  $\overline{\text{CS}}$  is low or commands will abort.

TABLE 5-5: SPI COMMANDS

| Command    | Address     | Data               | Row<br>Parity | Description                                                             |
|------------|-------------|--------------------|---------------|-------------------------------------------------------------------------|
| Command of | only – Addr | ess and Data ar    | e "Don't      | Care", but need to be clocked in regardless.                            |
| 000        | XXXX        | XXXX XXXX          | Х             | Clamp on – enable modulation circuit                                    |
| 001        | XXXX        | XXXX XXXX          | X             | Clamp off – disable modulation circuit                                  |
| 010        | XXXX        | XXXX XXXX          | Х             | Enter Sleep mode (any other command wakes the AFE)                      |
| 011        | XXXX        | xxxx xxxx          | Х             | AGC Preserve On – to temporarily preserve the current AGC level         |
| 100        | XXXX        | XXXX XXXX          | X             | AGC Preserve Off – AGC again tracks strongest input signal              |
| 101        | XXXX        | XXXX XXXX          | Х             | Soft Reset – resets various circuit blocks                              |
| Read Comm  | nand – Data | a will be read fro | m the sp      | ecified register address.                                               |
| 110        | 0000        | Config Byte 0      | Р             | General – options that may change during normal operation               |
|            | 0001        | Config Byte 1      | Р             | Input channel (LCX) antenna tuning and LFDATA output format             |
|            | 0010        | Config Byte 2      | Р             | RSSIFET Condition and CLKDIV settings                                   |
|            | 0011        | Config Byte 3      | Р             | Not used                                                                |
|            | 0100        | Config Byte 4      | Р             | Input channel (LCX) sensitivity reduction                               |
|            | 0101        | Config Byte 5      | Р             | Modulation depth and AGC loop                                           |
|            | 0110        | Column Parity      | Р             | Column parity byte for Config Byte 0 -> Config Byte 5                   |
|            | 0111        | Status             | Х             | The device's internal operation status and parity error indication bits |
| Write Comm | nand – Data | a will be written  | to the sp     | ecified register address.                                               |
| 111        | 0000        | Config Byte 0      | Р             | Output enable filter, channel enable/disable, etc.                      |
|            | 0001        | Config Byte 1      | Р             | Input channel (LCX) antenna tuning and LFDATA output type               |
|            | 0010        | Config Byte 2      | Р             | RSSIFET, CLKDIV                                                         |
|            | 0011        | Config Byte 3      | Р             | Write all bits to "0s"                                                  |
|            | 0100        | Config Byte 4      | Р             | Input channel (LCX) sensitivity reduction                               |
|            | 0101        | Config Byte 5      | Р             | AGCSIG, MODMIN                                                          |
|            | 0110        | Column Parity      | Р             | Column parity byte (odd parity) for Configuration Bytes 0 to 5          |
|            | 0111        | Not Used           | Χ             | Register is readable, but not writable                                  |

Note: 'P' denotes the row parity bit (odd parity) for the respective data byte.



FIGURE 5-12: Detailed SPI Timing (AFE).

### 5.30.2.1 Clamp On Command

This command results in activating (turning on) the modulation transistor of the input channel.

### 5.30.2.2 Clamp Off Command

This command results in deactivating (turning off) the modulation transistor of input channel.

### 5.30.2.3 Sleep Command

This command places the device in Sleep mode – minimizing current draw by disabling all but the essential circuitry. Any other command wakes the device from Sleep (e.g., Clamp Off command).

### 5.30.2.4 Soft Reset Command

The device issues a Soft Reset when it receives an external Soft Reset command. The external Soft Reset command is typically used to end a SPI communication sequence or to initialize the device for the next signal detection sequence, etc. See Section 5.19 "Soft Reset" for more details on Soft Reset.

If a Soft Reset command is sent during a "Clamp-on" condition, the device still keeps the "Clamp-on" condition after the Soft Reset execution. The Soft Reset is executed in Active mode only, not in Standby mode. The SPI Soft Reset command is ignored if the device is not in Active mode.

### 5.30.2.5 AGC Preserve On Command

This command results in preserving the AGC level during each AGC initialization time and applies the value to the data slicing circuit for the following data stream. The preserved AGC value is reset by a Soft Reset, and a new AGC value is acquired and preserved when it starts a new AGC initialization time. This feature is disabled by an AGC Preserve Off command (see Section 5.18 "AGC Preserve").

### 5.30.2.6 AGC Preserve Off Command

This command disables the AGC preserve feature and returns to the normal AGC tracking mode, fast tracking during AGC settling time and slow tracking after that (see Section 5.18 "AGC Preserve").

# 5.30.3 READ/WRITE COMMANDS FOR CONFIGURATION REGISTERS

The device includes eight Configuration registers, including a Column Parity register and STATUS register. All registers are readable and writable via SPI commands, except the STATUS register, which is readonly. Bit 0 of each register is a row parity bit (except for STATUS Register 7) that makes the register contents an odd number ("1") including the parity bit itself.

Note: If the odd parity bits for the row and column are incorrectly programmed, the Parity Error Indicator (PEI) bit in the Status Register 7 is set ("1") and the ALERT output pin will pull low, which causes extra current draws.

# 5.30.3.1 STATUS Register

The status register indicates the operation condition of the MCP2035 device after various SPI commands and Power-on Reset. See Table 5-7 for more details.

TABLE 5-6: CONFIGURATION REGISTERS SUMMARY

| Register Name                   | Bit 8         | Bit 7              | Bit 6                     | Bit 5                     | Bit 4                     | Bit 3         | Bit 2         | Bit 1 | Bit 0 |
|---------------------------------|---------------|--------------------|---------------------------|---------------------------|---------------------------|---------------|---------------|-------|-------|
| Configuration Register 0        | OE            | Н                  | O                         | EL                        | ALRTIND                   | 1<br>(Note 1) | 1<br>(Note 1) | LCXEN | R0PAR |
| Configuration Register 1        | DATC          | UT                 |                           | Input Ch                  | nannel (LCX               | ) Tuning Ca   | apacitor      |       | R1PAR |
| Configuration Register 2        | RSSIFET       | CLKDIV             |                           | Write to all 0's (Note 1) |                           |               |               | R2PAR |       |
| Configuration Register 3        | Unimpler      | nented             | Write to all 0's (Note 1) |                           |                           |               | R3PAR         |       |       |
| Configuration Register 4        | Input Cha     | nnel (LCX) (       | Sensitivity C             | Control                   | Write to all 0's (Note 1) |               |               | R4PAR |       |
| Configuration Register 5        | 0<br>(Note 1) | AGCSIG             | MODMIN                    | MODMIN                    | Write to all 0's (Note 1) |               |               | R5PAR |       |
| Column Parity Bit<br>Register 6 |               | Column Parity Bits |                           |                           |                           |               |               | R6PAR |       |
| STATUS Register 7               | Active C      | hannel Indic       | ators                     | AGCACT                    | Wake-up                   | Channel Ir    | ndicators     | ALARM | PEI   |

**Note 1:** The values in the colored area are strongly recommended for the best result.

- **2:** The user must compute the odd row parity bit (bit 0 of each row) and odd column parity bits in the Column Parity Bit Register 6, and program them the same as other configuration registers.
- 3: STATUS Register is read only register.

### REGISTER 5-1: CONFIGURATION REGISTER 0 (ADDRESS: 0000)

| R/W-0 |
|-------|
| OEH1  |
| bit 8 |

| R/W-0 | R/W-0 | R/W-0 | R/W-0   | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|---------|-------|-------|-------|-------|
| OEH0  | OEL1  | OEL0  | ALRTIND | 1     | 1     | LCXEN | R0PAR |
| bit7  |       |       |         |       |       |       | bit 0 |

| Legend:    |                                   |                                          |                                    |                                  |  |  |  |
|------------|-----------------------------------|------------------------------------------|------------------------------------|----------------------------------|--|--|--|
| R = Reada  | R = Readable bit W = Writable bit |                                          | U = Unimplemented bit, read as '0' |                                  |  |  |  |
| -n = Value | at POR                            | '1' = Bit is set                         | '0' = Bit is cleared               | x = Bit is unknown               |  |  |  |
| bit 8-7    | 0EU-1:0                           | <b>)&gt;</b> : Output Enable Filter Higl | h Timo (T                          |                                  |  |  |  |
| DIL O-1    |                                   | •                                        | · OLID                             | I, passes all signals to LFDATA) |  |  |  |
|            | 01 = 1 m                          | •                                        |                                    | ,, passes am eigrane as ,        |  |  |  |
|            | 10 = 2 m                          | s                                        |                                    |                                  |  |  |  |

bit 6-5 **OEL<1:0>**: Output Enable Filter Low Time (T<sub>OEL</sub>) bit

00 = 1 ms 01 = 1 ms 10 = 2 ms 11 = 4 ms

11 = 4 ms

bit 4 ALRTIND: ALERT bit, output triggered by:

1 = Parity error and/or expired Alarm Timer (receiving noise, see Section 5.13.3 "Alarm Timer")

0 = Parity error

bit 3-2 Write these two bits to all "1". (Note 1)

bit 1 LCXEN: Input Channel (LCX) Enable bit

1 = Disabled
0 = Enabled

bit 0 ROPAR: Register 0 Parity bit – set or cleared (1 or 0) so the 9-bit register contains odd parity – an odd

number of set bits. An incorrect parity bit may draw unnecessary extra current.

**Note 1:** Writing these bits to "1" ensures disabling of internally grounded unused channels (LCY and LCZ), which guarantees minimizing any current draw through the unused internal channels.

### REGISTER 5-2: CONFIGURATION REGISTER 1 (ADDRESS: 0001)

R/W-0 DATOUT1 bit 8

| R/W-0   | R/W-0 |
|---------|---------|---------|---------|---------|---------|---------|-------|
| DATOUT0 | LCXTUN5 | LCXTUN4 | LCXTUN3 | LCXTUN2 | LCXTUN1 | LCXTUN0 | R1PAR |
| bit7    |         |         |         |         |         |         | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 8-7 **DATOUT<1:0>:** LFDATA Output type bit

00 = Demodulated output01 = Carrier clock output

10 = RSSI output

11 = RSSI output

bit 6-1 LCXTUN<5:0>: LCX Tuning Capacitance bit

000000 = +0 pF (Default)

:

111111 = +63 pF

bit 0 R1PAR: Register 1 Parity Bit – set or cleared (1 or 0) so the 9-bit register contains odd parity – an odd number of set bits. An incorrect parity bit may draw unnecessary extra current.

### REGISTER 5-3: CONFIGURATION REGISTER 2 (ADDRESS: 0010)

R/W-0 RSSIFET bit 8

| R/W-0  | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------|-------|-------|-------|-------|-------|-------|-------|
| CLKDIV | 0     | 0     | 0     | 0     | 0     | 0     | R2PAR |
| bit7   |       |       |       |       |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 8 RSSIFET: Pull-down MOSFET on LFDATA pad bit (controllable by user in the RSSI mode only)

1 = Pull-down RSSI MOSFET on 0 = Pull-down RSSI MOSFET off

bit 7 CLKDIV: Carrier Clock Divide-by bit

1 = Carrier clock/4 0 = Carrier clock/1

bit 6-1 Recommended to all 0's. (Note 1)

bit 0 R2PAR: Register 2 Parity bit – set or cleared (1 or 0) so the 9-bit register contains odd parity – an odd

number of set bits. An incorrect parity bit may draw unnecessary extra current.

Note 1: These bits are associated to the internally grounded LCY tuning capacitors, and have no effect in the MCP2035.

# REGISTER 5-4: CONFIGURATION REGISTER 3 (ADDRESS: 0011)

| U-0 |   |
|-----|---|
|     |   |
| bit | 8 |

| U-0  | R/W-0 |
|------|-------|-------|-------|-------|-------|-------|-------|
|      | 0     | 0     | 0     | 0     | 0     | 0     | R3PAR |
| bit7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 8-7 Unimplemented: Read as '0'
bit 6-1 Recommended to all 0's. (Note 1)

bit 0 R3PAR: Register 3 Parity Bit – set or cleared (1 or 0) so the 9-bit register contains odd parity – an odd number of set bits. An incorrect parity bit may draw unnecessary extra current.

**Note 1:** These bits are associated to the internally grounded LCZ tuning capacitors, and have no effect in the MCP2035.

#### **REGISTER 5-5: CONFIGURATION REGISTER 4 (ADDRESS: 0100)**

R/W-0 LCXSEN3 bit 8

| R/W-0   | R/W-0   | R/W-0   | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|---------|---------|---------|-------|-------|-------|-------|-------|
| LCXSEN2 | LCXSEN1 | LCXSEN0 | 0     | 0     | 0     | 0     | R4PAR |
| bit7    |         |         |       |       |       |       | bit 0 |

| Legend:           |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

bit 8-5 LCXSEN<3:0>: Typical Input Channel (LCX) Sensitivity Reduction bit. (Note 1)

0000 = -0 dB (Default)

0001 = -2 dB

0010 = -4 dB

0011 = -6 dB

0100 = -8 dB

0101 = -10 dB

0110 = -12 dB

0111 = -14 dB

1000 = -16 dB

1001 = -18 dB1010 = -20 dB

1011 = -22 dB

1100 = -24 dB

1101 = -26 dB

1110 = -28 dB

1111 = -30 dB

#### bit 4-1 Recommended to all 0's. (Note 2)

bit 0 R4PAR: Register 4 Parity bit - set or cleared (1 or 0) so the 9-bit register contains odd parity - an odd number of set bits. An incorrect parity bit may draw unnecessary extra current.

- Note 1: Assured monotonic increment (or decrement) by design.
  - 2: These bits are associated to the internally grounded LCY sensitivity control, and have no effect in the MCP2035.

### REGISTER 5-6: CONFIGURATION REGISTER 5 (ADDRESS: 0101)



| R/W-0  | R/W-0   | R/W-0   | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------|---------|---------|-------|-------|-------|-------|-------|
| AGCSIG | MODMIN1 | MODMIN0 | 0     | 0     | 0     | 0     | R5PAR |
| bit7   |         |         |       |       |       |       | bit 0 |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | t, read as '0'     |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 8

Recommended to write '0': This bit has no effect in the MCP2035.

bit 7

AGCSIG: Demodulator Output Enable bit, after the AGC loop is active

1 = Enabled – No output until AGC is regulating at around 20 mV<sub>PP</sub> at input pin. The AGC Active Status bit is set when the AGC begins regulating.

0 = Disabled – The device passes signal of any level it is capable of detecting

MODMIN<1:0>: Minimum Modulation Depth bit

00 = 33%

01 = 60%

00 = 33% 01 = 60% 10 = 14% 11 = 8%

bit 4-1 Recommended to all 0's. (Note 1)

bit 0 **R5PAR**: Register 5 Parity bit – set or cleared (1 or 0) so the 9-bit register contains odd parity – an odd number of set bits. An incorrect parity bit may draw unnecessary extra current.

Note 1: These bits are associated to the internally grounded LCZ sensitivity control.

# REGISTER 5-7: COLUMN PARITY REGISTER 6 (ADDRESS: 0110)

an odd number of set ("1") bits

R/W-0 COLPAR7 bit 8

| R/W-0   | R/W-0 |
|---------|---------|---------|---------|---------|---------|---------|-------|
| COLPAR6 | COLPAR5 | COLPAR4 | COLPAR3 | COLPAR2 | COLPAR1 | COLPAR0 | R6PAR |
| bit7    |         |         |         |         |         |         | bit 0 |

| _            |         |                                                             |                                                                    |                                             |
|--------------|---------|-------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------|
| R = Readab   | ole bit | W = Writable bit                                            | U = Unimplemented bit,                                             | read as '0'                                 |
| -n = Value a | nt POR  | '1' = Bit is set                                            | '0' = Bit is cleared                                               | x = Bit is unknown                          |
|              |         |                                                             |                                                                    |                                             |
| bit 8        |         | 7: Set or Cleared (1 or 0) so row parity bits contain an od |                                                                    | AR7) + the sum of the Config. reg-          |
| bit 7        |         | •                                                           | ch that this 7th parity bit (COL<br>tain an odd number of set ("1" | PAR6) + the sum of the 7th bits in ) bits.  |
| bit 6        |         | ,                                                           | ch that this 6th parity bit (COL<br>tain an odd number of set ("1" | PAR5) + the sum of the 6th bits in ) bits.  |
| bit 5        |         | •                                                           | ch that this 5th parity bit (COL<br>tain an odd number of set ("1" | PAR4) + the sum of the 5th bits in ) bits.  |
| bit 4        |         | ,                                                           | ch that this 4th parity bit (COL<br>tain an odd number of set ("1" | PAR3) + the sum of the 4th bits in ) bits.  |
| bit 3        |         | , ,                                                         | ch that this 3rd parity bit (COL) tain an odd number of set ("1"   | PAR2) + the sum of the 3rd bits in ) bits.  |
| bit 2        |         | •                                                           | uch that this 2nd parity bit (CO ontain an odd number of set ("    | LPAR1) + the sum of the 2nd bits (1") bits. |
| bit 1        |         | • • • • • • • • • • • • • • • • • • • •                     | ch that this 1st parity bit (COL tain an odd number of set ("1"    | PAR0) + the sum of the 1st bits in ) bits.  |

**Note 1:** The parity bits are calculated from the configuration registers from 0 to 6 and programmed by the user. An incorrect parity bit can cause unnecessary extra current draws although the device may function correctly.

R6PAR: Register 6 Parity bit – Set or Cleared (1 or 0) so the 9-bit register contains odd ("1") parity –

Legend:

bit 0

Legend:

# REGISTER 5-8: STATUS REGISTER 7 (ADDRESS: 0111)



| R-0    | R-0    | R-0    | R-0   | R-0   | R-0   | R-0   | R-0   |
|--------|--------|--------|-------|-------|-------|-------|-------|
| CHYACT | CHXACT | AGCACT | WAKEZ | WAKEY | WAKEX | ALARM | PEI   |
| bit7   |        |        |       |       |       |       | bit 0 |

| R = Readable    | oit W = Writable bit                                                                                                                                                        | U = Unimplemented bit, read   | as '0'                          |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------|
| -n = Value at P | OR '1' = Bit is set                                                                                                                                                         | '0' = Bit is cleared          | x = Bit is unknown              |
|                 |                                                                                                                                                                             |                               |                                 |
| bit 8           | <b>CHZACT:</b> This bit has no meaning in the N via Soft Reset.                                                                                                             | MCP2035. Therefore, ignore th | is bit. This bit can be cleared |
| bit 7           | CHYACT: This bit has no meaning in the M via Soft Reset                                                                                                                     | ICP2035. Therefore, ignore th | s bit. This bit can be cleared  |
| bit 6           | CHXACT: Input Channel (LCX) Active bit (<br>1 = Input Channel (LCX) is passing data a<br>0 = Input Channel (LCX) is not passing data                                        | after T <sub>AGC</sub>        | 1)                              |
| bit 5           | AGCACT: AGC Active Status bit (real time  1 = AGC is active (Input signal is strong  > 20 mV <sub>PP</sub> range.  0 = AGC is inactive (Input signal is weak)               | ). AGC is active when input   | signal level is approximately   |
| bit 4-3         | This bit has no meaning, and can be clear                                                                                                                                   | ed via Soft Reset.            |                                 |
| bit 2           | WAKEX: Wake-up Channel X Indicator Sta<br>1 = Input Channel (LCX) caused a device<br>0 = Input Channel (LCX) did not cause a                                                | wake-up (passed ÷64 clock c   | •                               |
| bit 1           | ALARM: Indicates whether an Alarm Timer command")  1 = The Alarm Timer time-out has occurre the state of bit 4 of the Configuration is 0 = The Alarm Timer is not timed out | ed. It may cause the ALERT or | _                               |
| bit 0           | <b>PEI</b> : Parity Error Indicator bit – indicates w (real time)  1 = A parity error has occurred and cause 0 = A parity error has not occurred                            |                               | . ,                             |

**Note 1:** Bit is high whenever channel is passing data. Bit is low in Standby mode.

TABLE 5-7: STATUS REGISTER BIT CONDITION
(AFTER POWER-ON RESET AND VARIOUS SPI COMMANDS)

|                                     | Bit 8<br>(Note 2) | Bit 7<br>(Note 2) | Bit 6                 | Bit 5  | Bit 4 Bit 3 (Note |       | Bit 2 | Bit 1 | Bit 0 |
|-------------------------------------|-------------------|-------------------|-----------------------|--------|-------------------|-------|-------|-------|-------|
| Condition                           | CHZACT            | СНҮАСТ            | Input<br>(CHX)<br>ACT | AGCACT | WAKEZ             | WAKEY | WAKEX | ALARM | PEI   |
| POR                                 | 0                 | 0                 | 0                     | 0      | 0                 | 0     | 0     | 0     | 1     |
| Read Command (STATUS Register only) | u                 | u                 | u                     | u      | u                 | u     | u     | 0     | u     |
| Sleep Command                       | u                 | u                 | u                     | u      | u                 | u     | u     | u     | u     |
| Soft Reset Executed (Note 1)        | 0                 | 0                 | 0                     | 0      | 0                 | 0     | 0     | u     | u     |

**Legend:** u = unchanged

Note 1: See Section 5.19 "Soft Reset" and Section 5.30.2.4 "Soft Reset Command" for the condition of Soft Reset execution.

2: These bits have no meaning and are ignored in the MCP2035.

TABLE 5-8: EXAMPLE OF SELECTING CONFIGURATION REGISTER BIT VALUES AND PARITY BITS

| Register<br>Name                          | Bit<br>8 | Bit<br>7 | Bit<br>6 | Bit<br>5 | Bit<br>4 | Bit<br>3 | Bit<br>2 | Bit<br>1 | Bit 0<br>(Calculate<br>d Row<br>Parity Bit) | Condition                                  |  |
|-------------------------------------------|----------|----------|----------|----------|----------|----------|----------|----------|---------------------------------------------|--------------------------------------------|--|
| Config. Reg. 0                            | 1        | 0        | 1        | 0        | 1        | 1        | 1        | 0        | 0                                           | OEH = OEL = 2 ms, ALRTIND = 1,             |  |
|                                           |          |          |          |          |          |          |          |          |                                             | Input Channel (LCX) = Enabled              |  |
| Config Reg. 1                             | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 1        | 0                                           | Output Data Type = Demodulated Output,     |  |
|                                           |          |          |          |          |          |          |          |          |                                             | Input Tuning Capacitor Value = 1 pF        |  |
| Config Reg. 2                             | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 1                                           | RSSI Pull-Down MOSFET = Off,               |  |
|                                           |          |          |          |          |          |          |          |          |                                             | CLKDIV = 0                                 |  |
| Config Reg. 3                             | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 1                                           | Recommended                                |  |
| Config Reg. 4                             | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 1                                           | Input Channel Sensitivity Reduction = None |  |
| Config Reg. 5                             | 0        | 1        | 0        | 0        | 0        | 0        | 0        | 0        | 0                                           | AGCSIG = 1, Min Modulation Depth = 33%     |  |
| Calculated<br>Column Parity<br>Register 6 | 0        | 0        | 0        | 1        | 0        | 0        | 0        | 0        | 0                                           | Calculated Column Odd Parity Bits          |  |

Note 1: The values in the colored area are strongly recommended for the best result.

2: See the calculated row and column parity bits. These bits must be programmed by the user. See **Note** in **Section 5.30.3 "Read/Write Commands for Configuration Registers"** for the parity bits.

# **MCP2035**

NOTES:

## 6.0 PACKAGING INFORMATION

# 6.1 Package Marking Information







Legend: XX...X Customer-specific information

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

Pb-free JEDEC designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator (e3)

can be found on the outer packaging for this package.

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.

# 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging







Microchip Technology Drawing C04-087C Sheet 1 of 2

# 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                    |      | MILLIMETERS |      |      |  |
|--------------------------|------|-------------|------|------|--|
| Dimension Limits         |      | MIN         | NOM  | MAX  |  |
| Number of Pins           | N    | 14          |      |      |  |
| Pitch                    | е    | 0.65 BSC    |      |      |  |
| Overall Height           | Α    | 1           | 1    | 1.20 |  |
| Molded Package Thickness | A2   | 0.80        | 1.00 | 1.05 |  |
| Standoff                 | A1   | 0.05        | -    | 0.15 |  |
| Overall Width            | E    | 6.40 BSC    |      |      |  |
| Molded Package Width     | E1   | 4.30        | 4.40 | 4.50 |  |
| Molded Package Length    | D    | 4.90        | 5.00 | 5.10 |  |
| Foot Length              | L    | 0.45        | 0.60 | 0.75 |  |
| Footprint                | (L1) | 1.00 REF    |      |      |  |
| Foot Angle               | φ    | 0°          | 1    | 8°   |  |
| Lead Thickness           | С    | 0.09        | -    | 0.20 |  |
| Lead Width               | b    | 0.19        | -    | 0.30 |  |

### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.
- 3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing No. C04-087C Sheet 2 of 2

# 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



### RECOMMENDED LAND PATTERN

| Units                    |    | MILLIMETERS |      |      |
|--------------------------|----|-------------|------|------|
| Dimension Limits         |    | MIN         | NOM  | MAX  |
| Contact Pitch            | E  | 0.65 BSC    |      |      |
| Contact Pad Spacing      | C1 |             | 5.90 |      |
| Contact Pad Width (X14)  | X1 |             |      | 0.45 |
| Contact Pad Length (X14) | Y1 |             |      | 1.45 |
| Distance Between Pads    | G  | 0.20        |      |      |

### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2087A

# APPENDIX A: REVISION HISTORY

# Revision A (May 2012)

• Original Release of this Document.

# **MCP2035**

NOTES:

# PRODUCT IDENTIFICATION SYSTEM

 $\underline{\text{To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.}\\$ 

|                    | X /XX<br>perature Package<br>ange                          | a)<br>b) | amples:<br>MCP2035-I/ST:<br>MCP2035T-I/ST: | Industrial Temperature,<br>14LD TSSOP Package<br>Tape and Reel,<br>Industrial Temperature,<br>14LD TSSOP Package |
|--------------------|------------------------------------------------------------|----------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Device:            | MCP2035: Single-Channel Stand-Alone Analog Front-end (AFE) |          |                                            | 14LD 1550P Package                                                                                               |
| Temperature Range: | I = $-40$ °C to $+85$ °C (Industrial)                      |          |                                            |                                                                                                                  |
| Package:           | ST = Plastic Shrink Small outline (4.4 mm) (TSSOP)         |          |                                            |                                                                                                                  |

# **MCP2035**

NOTES:

### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2012, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-62076-2-684

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



# **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd.

Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/

support
Web Address:

www.microchip.com

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Boston**Westborough, MA
Tel: 774-760-0087
Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071

Cleveland Independence, OH

Fax: 630-285-0075

Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250

Fax: 248-538-2260 Indianapolis Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523

Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara

Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

**Toronto** Mississauga, Ontario, Canada

Tel: 905-673-0699 Fax: 905-673-6509

### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong

Tel: 852-2401-1200 Fax: 852-2401-3431

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen**Tel: 86-592-2388138
Fax: 86-592-2388130 **China - Zhuhai** 

Tel: 86-756-3210040 Fax: 86-756-3210049

### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Osaka** Tel: 81-66-152-7160 Fax: 81-66-152-9310

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

**Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-330-9305

**Taiwan - Taipei**Tel: 886-2-2500-6610
Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

### **EUROPE**

Austria - Wels
Tel: 43-7242-2244-39
Fax: 43-7242-2244-393
Denmark - Copenhagen

Tel: 45-4450-2828

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 UK - Wokingham

Tel: 44-118-921-5869 Fax: 44-118-921-5820

11/29/11