# 32,768×1-BIT DYNAMIC RAM # MK4332(D)-3 ## **FEATURES** - ☐ Utilizes two industry standard MK 4116 devices in ☐ an 18-pin package configuration - 200ns access time, 375ns cycle (MK 4116-3) - ☐ Separate RAS, CAS Clocks - $\Box$ ± 10% tolerance on all power supplies (+12V,±5V) - ☐ Low power: 482mW active, 40mW standby (max) - Output data controlled by CAS and unlatched at end of cycle to allow two dimensional chip selection and extended page boundary # DESCRIPTION The MK 4332 is a new generation MOS dynamic random access memory circuit organized as 32,768 words by 1 bit. As a state-of-the-art MOS memory device, the MK4332 (32K RAM) incorporates advanced circuit techniques designed to provide wide operating margins, both internally and to the system user The technology used to fabricate the MK 4332 is MOSTEK's double-poly, N-channel silicon gate, POLY II process. This process, coupled with the use of a single transistor dynamic storage cell, provides the maximum possible circuit density and reliability, while maintaining high performance capability. The use of dynamic circuitry throughout, including sense amplifiers, assures that power - Common I/O capability using "early write" operation - Read-Modify-Write, RAS-only refresh, and Pagemode capability - All inputs TTL compatible, low capacitance, and protected against static charge - 128 refresh cycles for each MK 4116 device in the dual density configuration - ☐ Pin compatible to MK 4116 and MK 4164 dissipation is minimized without any sacrifice in speed or operating margin. These factors combine to make the MK 4332 a truly superior RAM product. Multiplexed address inputs (a feature pioneered by MOSTEK for its 4K RAMS) permits the MK 4332 to be packaged in a standard 18-pin DIP. This standard package configuration, is compatible with widely available automated testing and insertion equipment, and it provides the highest possible system bit densities and simplifies system upgrade from 16K to 64K RAMs for new generation applications. Non-critical clock timing requirements allow use of the multiplexing technique while maintaining high performance. #### **ABSOLUTE MAXIMUM RATINGS\*** | Valtana an any nin valativa to Van | 0.57 += 1207 | |----------------------------------------------|-----------------| | Voltage on any pin relative to VBB | 0.50 10 +200 | | Voltage on VDD, VCC supplies relative to VSS | 1.0V to +15.0V | | VBB-VSS (VDD-VSS>0V) | 0V | | Operating temperature, TA (Ambient) | 0°C to + 70°C | | Storage temperature (Ambient) | 65°C to + 150°C | | Short circuit output current | 50mA | | Power dissipation | 1 Watt | \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # RECOMMENDED DC OPERATING CONDITIONS<sup>6</sup> $(0^{\circ}\text{C} \leq \text{TA} \leq 70^{\circ}\text{C})$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |----------------------------------------------------------------|--------------------------|--------------------------|--------------------------|--------------------------|----------------------------------|--------------------| | Supply Voltage | VDD<br>VCC<br>VSS<br>VBB | 10.8<br>4.5<br>0<br>-4.5 | 12.0<br>5.0<br>0<br>-5.0 | 13.2<br>5.5<br>0<br>-5.7 | Volts<br>Volts<br>Volts<br>Volts | 2<br>2,3<br>2<br>2 | | Input High (Logic 1) Voltage,<br>RAS, CAS, WRITE | VIHC | 2.4 | | 7.0 | Volts | 2 | | Input High (Logic 1) Voltage, all inputs except RAS, CAS WRITE | VIH | 2.2 | _ | 7.0 | Volts | 2 | | Input Low (Logic 0) Voltage, all inputs | VIL | 1.0 | - | .8 | Volts | 2 | ## DC ELECTRICAL CHARACTERISTICS $(0^{\circ}\text{C} \leqslant \text{T}_{A} \leqslant 70^{\circ}\text{C})$ $(\text{V}_{DD} = 12.0\text{V} \pm 10\%; \text{V}_{CC} = 5.0\text{V} \pm 10\%; -5.7\text{V} \leqslant \text{V}_{BB} \leqslant -4.5\text{V}; \text{V}_{SS} = 0\text{V})$ | PARAMETER | SYMBOL | MIN | MAX | UNITS | NOTES | |-----------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|-------------------|----------------|-----------------| | OPERATING CURRENT Average power supply operating current (RAS, CAS cycling; tRC = tRC Min) | IDD1<br>ICC1<br>IBB1 | | 36.5<br>300 | mA<br>μA | 4,19<br>5<br>19 | | STANDBY CURRENT Power supply standby current (RAS = VIHC, DOUT = High Impedance) | IDD2<br>ICC2<br>IBB2 | -20 | 3.0<br>20<br>200 | mA<br>μA<br>μA | | | REFRESH CURRENT Average power supply current, refresh mode (RAS cycling, CAS = VIHC; tRC = tRC Min) | IDD3<br>ICC3<br>IBB3 | -20 | 26.5<br>20<br>300 | mΑ<br>μΑ<br>μΑ | 4, 19<br>19 | | PAGE MODE CURRENT Average power supply current, page-mode operation (RAS = V <sub>IL</sub> , CAS cycling; tpC = tpC Min) | IDD4<br>ICC4<br>IBB4 | | 28.5<br>300 | mA<br>μA | 4,19<br>5<br>19 | | INPUT LEAKAGE Input leakage current, any input $(V_{BB} = -5V, 0V \le V_{1N} \le +7.0V, all other$ pins not under test = 0 volts) | I <sub>I(L)</sub> | -20 | 20 | μΑ | | | OUTPUT LEAKAGE Output leakage current (D <sub>OUT</sub> is disabled, 0V ≤ V <sub>OUT</sub> ≤ +5.5V) | <sup>1</sup> 0(L) | 20 | 20 | μΑ | | | OUTPUT LEVELS Output high (Logic 1) voltage (IOUT = -5mA) | Voн | 2.4 | | Volts | 3 | | Output low (Logic 0) voltage (IOUT = 4.2 mA) | VOL | | 0.4 | Volts | | #### NOTES: - T<sub>A</sub> is specified here for operation at frequencies to t<sub>RC</sub> ≥ t<sub>RC</sub> (min). Operation at higher cycle rates with reduced ambient temperatures and higher power dissipation is permissible, however, provided AC operating parameters are met. See figure 1 for derating curve. - All voltages referenced to V<sub>SS</sub>. - Output voltage will swing from V<sub>SS</sub> to V<sub>CC</sub> when activated with no current loading. For purposes of maintaining data in standby mode, V<sub>CC</sub> may be reduced to V<sub>SS</sub> without affecting refresh operations or data retention. However, the V<sub>OH</sub> (min) specification is not guaranteed in this mode. - I<sub>DD1</sub>, I<sub>DD3</sub>, and I<sub>DD4</sub> depend on cycle rate. See figures 2,3, and 4 for I<sub>DD</sub> limits at other cycle rates. - ICC1 and ICC4 depend upon output loading. During readout of high level data V<sub>CC</sub> is connected through a low impedance (135 ½ typ) to data out. At all other times ICC consists of leakage currents only. # ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS (6,7,8) $(0 \text{ C} \le \text{TA} \le 70 \text{ C})^{1} (\text{V}_{DD} = 12.0 \text{V} \pm 10 \text{%}; \text{V}_{CC} = 5.0 \text{V} \pm 10 \text{%}, \text{V}_{SS} = 0 \text{V}, -5.7 \text{V} \le \text{V}_{BB} \le -4.5 \text{V})$ | | -1 | MK 4 | 4332 | | · · · · · · · · · · · · · · · · · · · | |-----------------------------------------------|------------------|------|--------|-------|---------------------------------------| | PARAMETER | SYMBOL | MIN | | UNITS | NOTES | | Random read or write cycle time | tRC | 375 | | ns | 9 | | Read-write cycle time | tRWC | 375 | | ns | 9 | | Read modify write cycle time | tRMW | 405 | | ns | 9 | | Page mode cycle time | tPC | 225 | | ns | 9 | | Access time from RAS | tRAC | | 200 | ns | 10,12 | | Access time from CAS | tCAC | | 135 | ns | 11,12 | | Output buffer turn-off delay | tOFF | 0 | 50 | ns | 13 | | Transition time (rise and fall) | tΤ | 3 | 50 | ns | 8 | | RAS precharge time | tRP | 120 | | ns | | | RAS pulse width | tRAS | 200 | 10,000 | ns | | | RAS hold time | tRSH | 135 | | ns | | | CAS hold time | tCSH | 200 | | ns | | | CAS pulse width | tCAS | 135 | 10,000 | ns | | | RAS to CAS delay time | tRCD | 25 | 65 | ns | 14 . | | CAS to RAS precharge time | tCRP | -20 | | ns | | | Row Address set-up time | tASR | 0 | | ns | | | Row Address hold time | tRAH | 25 | | ns | | | Column Address set-up time | tASC | -10 | | ns | | | Column Address hold time | <sup>t</sup> CAH | 55 | | ns | | | Column Address hold time referenced to RAS | tAR | 120 | | ns | | | Read command set-up time | tRCS | 0 | | ns | | | Read command hold time | tRCH | 0 | | ns | | | Write command hold time | twch | 55 | | ns | | | Write command hold time referenced to RAS | tWCR | 120 | | ns | | | Write command pulse width | tWP | 55 | | ns | | | Write command to RAS lead time | tRWL | 70 | | ns | | | Write command to CAS lead time | tCWL | 70 | | ns | | | Data-in set-up time | tDS | 0 | | ns | 15 | | Data-in hold time | tDH | 55 | | ns | 15 | | Data-in hold time referenced to RAS | tDHR | 120 | | ns | | | CAS precharge time (for page-mode cycle only) | tCP | 80 | | ns | | | Refresh period | tREF | | 2 | ms | | | WRITE command set-up time | twcs | -20 | | ns | 16 | | CAS to WRITE delay | tCWD | 80 | | ns | 16 | | RAS to WRITE delay | <sup>t</sup> RWD | 145 | | ns | 16 | #### NOTES (Continued) - Several cycles are required after power-up before proper device operation is achieved. Any 8 cycles which perform refresh are adequate for this purpose. - AC measurements assume t<sub>T</sub> = 5ns. - V<sub>1HC</sub> (min) or V<sub>1H</sub> (min) and V<sub>1L</sub> (max) are reference levels for measuring timing of input signals. Also, transition times are measured between V<sub>1HC</sub> or V<sub>1H</sub> and V<sub>1L</sub>. - The specifications for TRC (min) TRMW (min) and TRWC (min) are used only to indicate cycle time at which proper operation over the full temperature range (0 C ≤ TA ≤ 70°C) is assured. - Assumes that tRCD ≤ tRCD (max). If tRCD is greater than the maximum recommended value shown in this table, tRAC will increase by the amount that tRCD exceeds the value shown. - Assumes that t<sub>RCD</sub> ≥ t<sub>RCD</sub> (max). - 12. Measured with a load equivalent to 2 TTL loads and 100pF. - 13. topp (max) defines the time at which the output achieves the open circuit condition and is not referenced to output voltage levels. - 14. Operation within the tRCD (max) limit insures that tRAC (max) can be met. tRCD (max) is specified as a reference point only; if tRCD is greater than the specified tRCD (max) limit, then access time is controlled exclusively by tRAC. - limit, then access time is controlled exclusively by TCAC. These parameters are referenced to CAS leading edge in early write cycles and to WRITE leading edge in delayed write or read-modify-write cycles. - 6. WCS. tCWD and tRWD are restrictive operating parameters in read write and read modify write cycles only. If tWCS≥ TWCS (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if tCWD ≥ tCWD (min) and tRWD ≥ tRWD (min), the cycle is a read-write cycle and the data out will contain data read from the selected cell; If neither of the above sets of conditions is satisfied the condition of the data out (at access time) is indeterminate. - Effective capacitance calculated from the equation C = 1∆t/∆ V 3 volts and power supplies at nominal levels. - supplies at nominal levels. 18. CAS = V<sub>IHC</sub> to disable D<sub>OUT</sub>. - One 16K RAM is active while the other is in standby mode # AC ELECTRICAL CHARACTERISTICS $(0^{\circ}\text{C} \leqslant \text{T}_{A} \leqslant 70^{\circ}\text{C}) \text{ (V}_{DD} = 12.0\text{V} \pm 10\%; \text{V}_{SS} = 0\text{V}; -5.7\text{V} \leqslant \text{V}_{BB} \leqslant -4.5\text{V})$ | PARAMETER | SYMBOL | TYP | MAX | UNITS | NOTES | |----------------------------------------------------------------------|-----------------|-----|-----|-------|--------| | Input Capacitance (A <sub>0</sub> -A <sub>6</sub> ), D <sub>IN</sub> | C <sub>I1</sub> | 8 | 10 | pF | 17 | | Input Capacitance RAS, CAS, | C <sub>12</sub> | 8 | 10 | рF | 17 | | Output Capacitance (DOUT) | c <sub>0</sub> | 10 | 14 | рF | 17, 18 | | Input Capacitance WRITE | Cl3 | 16 | 20 | pF | 17 | # AC Characteristics and Timing Diagrams of MK4116-3. Fig. 1 Maximum ambient temperature versus cycle rate for extended frequency operation. $T_A$ (max) for operation at cycling rates greater than 2.66 MHz ( $t_{CYC} < 375$ ns) is determined by $T_A$ (max) $^\circ$ C = 70–9.0 x (cycle rate MHz –2.66) for -3. Fig. 3 Maximum $I_{DD3}$ versus cycle rate for device operation at extended frequencies. $I_{DD3}$ (max) curve is defined by the equation: $I_{DD3}(max) mA = 10 + 6.5 x cycle rate [MHz] for -3$ CYCLE RATE (MHz)= $10^3/t_{RC}$ (ns) Fig. 2 Maximum $1_{DD1}$ versus cycle rate for device operation at extended frequencies. $1_{DD1}$ (max) curve is defined by the equation: $I_{DD1}$ (max) mA = 10 + 9.4 x cycle rate [MHz] for -3 Fig. 4 Maximum I $_{DD4}$ versus cycle rate for device operation in page mode. I $_{DD4}$ (max) curve is defined by the equation: $I_{DD4}$ (max) mA = 10 + 3.75 x cycle rate [MHz] for -3 # READ-WRITE/READ-MODIFY-WRITE CYCLE # "RAS-ONLY" REFRESH CYCLE NOTE: CAS = VIHC, WRITE = Don't Care # PAGE MODE READ CYCLE # PAGE MODE WRITE CYCLE #### DESCRIPTION (continued) System oriented features include $\pm$ 10% tolerance on all power supplies, direct interfacing capability with high performance logic families such as Schottky TTL, maximum input noise immunity to minimize "false triggering" of the inputs (a common cause of soft errors), on-chip address and data registers which eliminate the need for interface registers, and two chip select methods. The MK 4332 also incorporates several flexible timing/operating modes. In addition to the usual read, write, and read-modify-write cycles, the MK 4332 is capable of delayed write cycles, page-mode operation and RAS-only refresh. Proper control of the clock inputs(RAS, CAS and WRITE) allows common I/O capability, two dimensional chip selection, and extended page boundaries (when operating in page mode). ## **ADDRESSING** User access of a unique memory location is accomplished by multiplexing 14 address bits onto 7 address inputs and by proper control of the RAS and CAS clocks in a manner identical to operation of the MK 4116 in a memory array board. The 14 address bits required to decode 1 of the 16,384 cell locations within each MK 4116 are multiplexed onto the 7 address inputs and latched into the on-chip address latches by externally applying two negative going TTL-level clocks. The first clock, the Row Address Strobe (RAS), latches the 7 row address bits into the chip. The second clock, the Column Address Strobe (CAS), subsequently latches the 7 column address bits into the chip. Each of these signals, RAS and CAS, triggers a sequence of events which are controlled by different delayed internal clocks. The two clock chains are linked together logically in such a way that the address multiplexing operation is done outside of the critical path timing sequence for read data access. The later events in the CAS clock sequence are inhibited until the occurence of a delayed signal derived from the RAS clock chain. This "gated CAS" feature allows the CAS clock to be externally activated as soon as the Row Address Hold Time specification (tRAH) has been satisfied and the address inputs have been changed from Row address to Column address information. Note that $\overline{CAS}$ can be activated at any time after trah and it will have no effect on the worst case data access time (trah C) up to the point in time when the delayed row clock no longer inhibits the remaining sequence of column clocks. Two timing end-points result from the internal gating of $\overline{CAS}$ which are called transpace (min) and transpace or reading errors will result if $\overline{CAS}$ is applied to the MK 4332 at a point in time beyond the transpace (transpace) in the determined exclusively by the access time from $\overline{CAS}$ (transpace) rather than from $\overline{RAS}$ (transpace), and access time from $\overline{RAS}$ will be lengthened by the amount that transpace (transpace) in the transpace of t ## DATA INPUT/OUTPUT Data to be written into a selected cell is latched into an on-chip register by a combination of WRITE and $\overline{CAS}$ while $\overline{RAS}$ is active. The later of the signals (WRITE or $\overline{CAS}$ ) to make its negative transition is the strobe for the Data In $(D_{IN})$ register. This permits several options in the write cycle timing. In a write cycle, if the WRITE input is brought low (active) prior to CAS, the DIN is strobed by CAS, and the set-up and hold times are referenced to CAS. If the input data is not available at CAS time or if it is desired that the cycle be a read-write cycle, the WRITE signal will be delayed until after CAS has made its negative transition. In this "delayed write cycle" the data input set-up and hold times are referenced to the negative edge of WRITE rather than CAS. (To illustrate this feature, DIN is referenced to WRITE in the timing diagrams depicting the read-write and page-mode write cycles while the "early write" cycle diagram shows DIN referenced to CAS). Data is retrieved from the memory in a read cycle by maintaining WRITE in the inactive or high state throughout the portion of the memory cycle in which CAS is active (low). Data read from the selected cell will be available at the output within the specified access time. #### DATA OUTPUT CONTROL The normal condition of the Data Output (DOUT) of the MK 4332 is the high impedance (open-circuit) state. That is to say, anytime CAS is at a high level, the DOUT pin will be floating. The only time the output will turn on and contain either a logic 0 or logic 1 is at access time during a read cycle. DOUT will remain valid from access time until CAS is taken back to the inactive (high level) condition. Since the outputs to both 16K devices are tied together, care must be taken with the timing relationships of the two devices. Both devices cannot be activated at the same time as a data output conflict can occur. If the memory cycle in progress is a read, read-modify write, or a delayed write cycle, then the data output will go from the high impedance state to the active condition, and at access time will contain the data read from the selected cell. This output data is the same polarity (not inverted) as the input data. Once having gone active, the output will remain valid until CAS is taken to the precharge (logic 1) state, whether or not RAS goes into precharge. If the cycle in progress is an "early-write" cycle (WRITE active before CAS goes active), then the output pin will maintain the high impedance state throughout the entire cycle. Note that with this type of output configuration, the user is given full control of the DOUT pin simply by controlling the placement of WRITE command during a write cycle, and the pulse width of the Column Address Strobe during read operations. Note also that even though data is not latched at the output, data can remain valid from access time until the beginning of a subsequent cycle without paying any penalty in overall memory cycle time (stretching the cycle). This type of output operation results in some very significant system implications. Common I/O Operation — If all write operations are handled in the "early write" mode, then D<sub>1</sub>N can be connected directly to D<sub>OUT</sub> for a common I/O data bus. Data Output Control — DOUT will remain valid during a read cycle from tCAC until CAS goes back to a high level (precharge), allowing data to be valid from one cycle up until a new memory cycle begins with no penalty in cycle time. This also makes the RAS/CAS clock timing relationship very flexible. Two Methods of Chip Selection — Since DOUT is not latched, CAS is not required to turn off the outputs of unselected memory devices in a matrix. This means that both CAS and/or RAS can be decoded for chip selection. If both RAS and CAS are decoded, then a two dimensional (X,Y) chip select array can be realized. Extended Page Boundary — Page-mode operation allows for successive memory cycles at multiple column locations of the same row address. By decoding CAS as a page cycle select signal, the page boundary can be extended beyond the 128 column locations in a single chip. (See page-mode operation). ## **OUTPUT INTERFACE CHARACTERISTICS** The three state data output buffer presents the data output pin with a low impedance to VCC for a logic 1 and a low impedance to VSS for a logic 0. The effective resistance to VCC (logic 1 state) is 420 $\Omega$ maximum and 135 $\Omega$ typically. The resistance to VSS (logic 0 state) is 95 $\Omega$ maximum and 35 $\Omega$ typically. The separate VCC pin allows the output buffer to be powered from the supply voltage of the logic to which the chip is interfaced. During battery standby operation, the VCC pin may have power removed without affecting the MK 4332 refresh operation. This allows all system logic except the RAS timing circuitry and the refresh address logic to be turned off during battery standby to conserve power. #### PAGE MODE OPERATION The "Page Mode" feature of the MK 4332 allows for successive memory operations at multiple column locations of the same row address with increased speed without an increase in power. This is done by strobing the row address into the chip and maintaining the RAS signal at a logic 0 throughout all successive memory cycles in which the row address is common. This "page-mode" of operation will not dissipate the power associated with the negative going edge of RAS. Also, the time required for strobing in a new row address is eliminated, thereby decreasing the access and cycle times. The page boundary of a single MK 4116 is limited to the 128 column locations determined by all combinations of the 7 column address bits. However, the page boundary of the $\overline{\text{MK4332}}$ can be extended by using $\overline{\text{CAS}}$ rather than $\overline{\text{RAS}}$ as the chip select signal. $\overline{\text{RAS}}$ is applied to all devices to latch the row address into each device and then $\overline{\text{CAS}}$ is decoded and serves as a page cycle select signal. Only those devices which receive both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ signals will execute a read or write cycle. # REFRESH Refresh of the MK4116 is accomplished by performing a memory cycle at each of the 128 row addresses within each 2 millisecond time interval. Each MK4116 in the MK4332 Assembly must receive all 128 refresh cycles within the 2ms time interval in order to completely refresh all 32,768 memory cells. Although any normal memory cycle will perform the refresh operation, this function is most easily accomplished with "RAS-only" cycles. RAS-only refresh resuls in a substantial reduction in operating power. This reduction in power is reflected in the IDD3 specification. #### POWER CONSIDERATIONS Most of the circuitry used in the MK 4332 is dynamic and most of the power drawn is the result of an address strobe edge. Consequently, the dynamic power is primarily a function of operating frequency rather than active duty cycle (refer to the MK 4116 current waveforms in figure 5). This current characteristic of the MK 4332 precludes inadvertent burn out of the device in the event that the clock inputs become shorted to ground due to system malfunction. Although no particular power supply noise restriction exists other than the supply voltages remain within the specified tolerance limits, adequate decoupling should be provided to suppress high frequency noise resulting from the transient current of the device. This insures optimum system performance and reliability. Bulk capacitance requirements are minimal since the MK 4332 draws very little steady state (DC) current. In system applications requiring lower power dissipation, the operating frequency (cycle rate) of the MK 4332 can be reduced and the (guaranteed maximum) average power dissipation of the dévice will be lowered in accordance with the IDD1 (max) spec limit curve illustrated in figure 2. NOTE: The MK 4332 family is guaranteed to have a maximum IDD1 requirement of 36.5mA @ 375ns cycle with an ambient temperature range from 0° to 70°C. A lower operating frequency, for example 1 microsecond cycle, results in a reduced maximum IDD1 requirement of under 20mA with an ambient temperature range from 0° to 70°C. NOTE: Additional power supply tolerance has been included on the $V_{BB}$ supply to allow direct interface capability with both -5V systems -5.2V ECL systems. Fig. 5 Typical Current Waveforms for the MK 4116 Although RAS and/or CAS can be decoded and used as a chip select signal for the MK 4116, overall system power is minimized if the Row Address Strobe (RAS) is used for this purpose. All unselected devices (those which do not receive a RAS) will remain in a low power (standby) mode regardless of the state of CAS. ## **POWER UP** The MK 4332 requires no particular power supply sequencing so long as the Absolute Maximum Rating Conditions are observed. However, in order to insure compliance with the Absolute Maximum Ratings, MOSTEK recommends sequencing of power supplies such that VBB is applied first and removed last. VBB should never be more positive than VSS when power is applied to VDD. Under system failure conditions in which one or more supplies exceed the specified limits significant additional margin against catastrophic device failure may be achieved by forcing RAS and CAS to the inactive state (high level). After power is applied to the device, the MK 4332 requires several cycles before proper device operation is achieved. Any 8 cycles which perform refresh are adequate for this purpose. Each MK 4116 device must receive the 8 initialization cycles. # TYPICAL CHARACTERISTICS OF THE MK 4116