

## Ultra-Fast Turn-off Synchronous Rectifier Controller

## Desciption

The MK91808 is a compact secondary side synchronous rectifier controller and driver for high performance flyback converters. It is compatible with DCM, CCM and QR operations.

The MK91808 generates its own supply while used in high-side rectification, which eliminates the need of external supply generated by auxiliary winding of the transformer.

The extremely low 10ns turn-off propagation delay time and high sink current ( $\sim$ 4A) capability of the driver improve SR V<sub>DS</sub> stress at CCM mode.

The unique VG clamping circuit works well to prevent VG from turning on by fast rising at VD pin with no VCC, that avoids the shoot through between primary side and secondary side during system startup even if the SR VCC is still below 2V.

## **Typical Applications**

- AC/DC Adapters for Mobile Phone and Notebook
- High Power density AC/DC Power Supplies
- Battery Powered System

#### **Features**

- Operates in a Wide Output Voltage Range Down to Zero Voltage
- Self-supply for Operation with Low Output Voltage and/or High-side Rectification without an Auxiliary Winding
- Gate Drive Clamp Voltage is Up to 9V
- 10ns Fast Turn-off and 25ns Turn-on Delay
- VD/HVIN Pin Supports Negative Voltage Spikes Down to -3V
- Programmable Voltage Ringing Detection to Avoid Potential False Turn-on during DCM
- VG Clamping Circuit Works Well when VCC is Below 2V
- Optimized for <350kHz Frequency</li>
- Supports Active Clamp Flyback with GaN FET or Super-junction MOSFET at Primary Side
- Supports DCM, QR and CCM Operations
- Supports both High-side and Low-side Rectification
- Adaptive Gate Drive for Maximum Efficiency
- SOT23-6 Package Available

## **Simplified Application**



Used in low side rectification



Used in high side rectification



## **Ordering Information**

| Ordering No. |            | Description            |
|--------------|------------|------------------------|
|              | MK91808CSA | SOT23-6, 3000 pcs/reel |

## Pin Configuration and Marking Information



# Absolute Maximum Ratings (1)

| VCC to VSS      | 0.3V to +20V                |
|-----------------|-----------------------------|
| VG to VSS       | 0.3V to +20V                |
| VD, HVIN to VSS | –1V to +115V                |
| SET to VSS      | 0.3V to +20V                |
| VD, HVIN to VSS | –3V to +120V <sup>(2)</sup> |

| Recommended | Operation | Conditions |
|-------------|-----------|------------|
| VCC to VSS  |           | 3.6V to 9  |

| VCC to VSS                               | 3.6V to 9.5V |
|------------------------------------------|--------------|
| D to VSS                                 | 0.7V to 100V |
| Maximum Junction Temp. (T <sub>J</sub> ) | +125°C       |

### 

#### Notes:

- (1) Exceeding these ratings may damage the device.
- (2) Repetitive pulse< 200ns
- (3) Measured on JESDSD51-7, 4 layers PCB



## **ELECTRICAL CHARACTERISTICS**

## $T_A$ =25°C, unless otherwise noted.

| Parameter                                              | Symbol              | Conditions                                                                                          | Min  | Тур      | Max     | Units |
|--------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------|------|----------|---------|-------|
| SUPPLY MANAGEMENT                                      |                     |                                                                                                     |      |          |         |       |
| VCC UVLO Rising                                        | VCC_on              |                                                                                                     | 4.4  | 4.6      | 4.9     | V     |
| VCC UVLO Falling                                       | VCC_off             |                                                                                                     | 3.8  | 4        | 4.3     | V     |
| VCC UVLO<br>Hysteresis                                 | VCC_HYST            |                                                                                                     | 0.35 | 0.6      |         | V     |
| VCC Maximum                                            | lvcc                | VCC=8V, VD=0V,<br>HVIN=14V                                                                          | 40   | 80       |         | mA    |
| Charging Current                                       | IVCC                | VCC=5V, HVIN=0V, VD=12V                                                                             | 20   | 40       | 7       | mA    |
| VCC Regulation Voltage                                 | VCC_REG             | VD= 0V, HVIN=14V<br>VD=10V, HVIN=0V                                                                 | 8.2  | 9.1<br>6 | 10<br>7 | ٧     |
| •                                                      | _                   | VCC=9V, C <sub>LOAD</sub> =2.2nF,<br>F <sub>SW</sub> =100kHz                                        |      | 2.5      | 3.5     | mA    |
| Operating Current                                      | I <sub>CC</sub>     | VCC=6.5V, C <sub>LOAD</sub> =2.2nF,<br>F <sub>SW</sub> =100kHz                                      |      | 2        | 2.5     | mA    |
| Quiescent Current                                      | I <sub>q(VCC)</sub> | VCC=6.5V                                                                                            |      | 350      | 550     | μA    |
| MOSFET VOLTAGE SE                                      | NSING               |                                                                                                     |      |          |         |       |
| $V_D \! - \! V_{SS}$ Adjusting Voltage                 | $V_{DS\_reg}$       |                                                                                                     | -55  | -40      | -25     | mV    |
| Turn-On Threshold (V <sub>D</sub> -V <sub>SS</sub> )   | $V_{ON\_th}$        |                                                                                                     | -350 | -250     | -150    | mV    |
| Turn Off Threshold (V <sub>D</sub> -V <sub>SS</sub> )  | Voff_th             |                                                                                                     |      | 0        | 10      | mV    |
| Turn-On Propagation<br>Delay                           | T <sub>D_on</sub>   | C <sub>LOAD</sub> = 0nF, VD step down<br>from 3V to -0.5V in 5ns,<br>measure VG rising to 1V        |      | 25       | 40      | ns    |
| Turn-Off Propagation<br>Delay                          | $T_{D\_off}$        | $C_{LOAD}$ = 0nF, VD step up from -0.5V to 3V in 5ns, measure VG falling to 90% of V <sub>G-H</sub> |      | 10       | 15      | ns    |
| Turn On Blanking<br>Time                               | $T_{B_{O}N}$        | C <sub>LOAD</sub> = 2.2nF                                                                           | 0.75 | 1.0      | 1.2     | us    |
| Turn Off Blanking $V_{DS}$<br>Threshold in $T_{B\_ON}$ | $V_{B\_OFF}$        |                                                                                                     |      | 2        |         | V     |
| Turn Off Blanking<br>Time                              | T <sub>B_OFF</sub>  | C <sub>LOAD</sub> = 2.2nF                                                                           | 250  |          | 350     | ns    |
| Turn On VD dv/dt Detection Timer <sup>(1)</sup>        | T <sub>dvt11</sub>  | SET pin tie to VSS, V <sub>DS</sub> from 2V step down to 0V.                                        |      | 10       |         | ns    |
| GATE DRIVER                                            |                     |                                                                                                     |      |          |         |       |



| V <sub>G</sub> (Low)     |        | VGL               | ILOAD= 100mA  |      | 0.1  | 0.2 | V   |
|--------------------------|--------|-------------------|---------------|------|------|-----|-----|
| \/- (Lligh)              |        | VGн               | ILOAD= 100mA  | VCC- | VCC- |     | V   |
| V <sub>G</sub> (High)    |        | ۷Он               | ILUAD= TOOMA  | 0.5  | 0.3  |     | V   |
| Maximum                  | Source | IVGн              |               |      | 1    |     | Α   |
| Current <sup>(1)</sup>   |        | IVGH              |               |      | I    |     |     |
| Maximum                  | Sink   | IVG∟              |               |      | 4    |     | _   |
| Current <sup>(1)</sup>   |        | IVGL              |               |      | 4    |     | A   |
| Pull                     | Down   | D                 | ILOAD= 100mA  |      | 0.53 |     | Ω   |
| Impedance <sup>(1)</sup> |        | R <sub>SINK</sub> | ILOAD= IOUIIA |      | 0.55 |     | 7.2 |

#### **Notes**

(1) Values are verified by characterization on bench, not tested in production

## **Typical Characteristics VS Temperature**



Figure 1. Turn Off Delay vs Temperature



Figure 3. Turn Off Threshold vs Temperature



Figure 2. Turn On Delay vs Temperature



Figure 4. Turn On Threshold vs Temperature





Figure 5. V<sub>D</sub>-V<sub>SS</sub> Adjusting Voltage vs Temperature



Figure 6. Operating Current vs Temperature (CLOAD=2.2nF, FSW=100kHz)



Figure 7. VCC Regulation Voltage vs Temperature (VD= 14V, HVIN=0V)



Figure 8. VCC Regulation Voltage vs Temperature (VD= 0V, HVIN=14V)

### **Pin Functions**

| Pin # Name |      | Description                                                                                                                                                                                                                   |
|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | HVIN | HV Linear Regulator Input                                                                                                                                                                                                     |
| 2/         | vss  | Ground, also used as FET source sense reference for VD                                                                                                                                                                        |
| 3          | SET  | Programming for turn on signal slew rate detection. To prevent SR controller false turn on by ringing below turn on threshold at VD in DCM and QR modes, any signal slower than pre-set slew rate is not going to turn on VG; |
| 4          | VCC  | Linear Regulator Output, supply MK9180X                                                                                                                                                                                       |
| 5          | VG   | Gate drive output                                                                                                                                                                                                             |
| 6          | VD   | FET drain voltage sense; HV pulse LDO input                                                                                                                                                                                   |



### **Block Diagram**



Figure 9. Functional Block Diagram

### **Operation Descriptions**

The MK91808 is an advanced secondary side synchronous rectifier controller and driver for high performance flyback converters, which supports DCM, CCM and QR operations. The extremely low 10ns turn-off propagation delay time and high sink current (~4A) capability of the driver improve SR V<sub>DS</sub> stress at CCM mode, particularly at the conditions of startup and V<sub>OUT</sub> shorts to ground. The unique VG clamping circuit works well to prevent VG from turning on by fast rising at VD pin with no VCC, that avoids the shoot through between primary side and secondary side during system startup even if the SR VCC is still below 2V.

### **VCC AND STARTUP**

In order to reduce switching loss and work with different voltage thresholds Vth of MOSFETs, MK91808 provides the flexibility of different VG voltage realized at VCC. VCC is regulated at 9V which supplies MK91808 including VG when connect HVIN pin to a voltage source higher than 9.2V. Here the source for HVIN pin can be a DC voltage such as V<sub>OUT</sub> for low side rectification or an AC voltage such as the DRAIN of SR MOSFET. The maximum charging current is 80mA while VCC is regulated from HVIN voltage source.



When the voltage on HVIN pin is below 9.2V but above 6V, VCC follows HVIN with dropout voltage depending on the load current at VCC, until HVIN drops to around 6V. Once HVIN drops around 6V, a 40mA current source from VD starts charging up VCC and regulating it at 6V.

The typical system implementations with different bias connections are shown below. A 0.1uF to 1uF bypass capacitor is suggested at VCC pin.



Figure 14. Low-side Rectification 3, VCC\_REG=6V to  $9V^{(1)}$ 

**Note [1]** In Low-side Rectification 3, VCC is supplied by VD and regulated at 6V if V<sub>OUT</sub> is lower than 6V; VCC is regulated at 9V through HVIN if V<sub>OUT</sub> voltage is larger than 9V; VCC is close to V<sub>OUT</sub> while V<sub>OUT</sub> is between 6V and 9V, which generated by HVIN path.



#### **TURN ON PHASE**

In order to prevent synchronous rectifier from false turning-on due to the Lp-Csw oscillations for DCM operations, MK91808 not only to set turn on threshold as low as -0.3V, but also has to meet the following criteria:

- Not within minimum turn-off blanking time T<sub>B\_OFF</sub>, which is defined as the blanking time from VD rising from 2V after VG is off
- 2. The time for V<sub>DS</sub> from 2V falling to 0V is less than T<sub>dvt</sub>, which is set by SET pin

#### conduction Phase

After SR VG turns on, a minimum blanking time  $T_{B\_ON}$  is required to prevent the parasitic ringing from falsely turning off SR VG. The minimum turn-on blanking time is around 1.1us for MK91808, during which the turn off threshold is increased to 2V. Right before  $T_{B\_ON}$  timer expires, MK91808 starts monitoring  $V_{DS}$  against a -40mV value to determine if VG needs to be slowly discharged. This operation adjusts  $V_{DS}$  of SR MOSFET to be around -40mV until the current through SR MOSFET drops to zero. In CCM mode, VG is prepositioned to be lower than VCC by  $V_{DS}$  adjusting scheme so that VG is turned off even faster; In DCM/QR mode, this  $V_{DS}$  adjusting design makes  $V_{DS}$  cross 0V exponentially faster, which combines with the 10ns turn-off propagation delay to make turn-off timing more accurately regardless of the accuracy of turn-off threshold.

#### TURN OFF PHASE

MK91808's turn-off threshold is different at different time. Within the minimum turn-on blanking time  $T_{B_{.}ON}$ ,  $V_{DS}$  turn-off threshold is 2V which is the same as  $V_{B_{.}OFF}$ . After the minimum turn-on blanking time  $T_{B_{.}ON}$ , the turn-off threshold is around 0V, that combines with extremely fast 10ns turn-off propagation delay and 4A VG pull-down (sinking) current, synchronous rectifier is able to be turned off not too early which causes more SR FET body diode conduction time and more negative turn-off ringing, or not too late which creates risk of shoot through between primary side and SR side.

### **SET TIMER PROGRAMMING**



which is around 10ns;  $T_{dvt}$  reaches the largest value while SET is floating or connected to VCC; Any  $T_{dvt}$  value in-between is realized by an external resistor from SET to VSS. A  $20k\Omega$  resistor is recommended at SET pin to cover most applications.

### **PCB LAYOUT RECOMMENDATIONS**

The PCB layout guidance are shown below:

- 1. The trace from VG pin to the GATE of SR MOSFET needs to be as short as possible. The VSS pin to the SOURCE of SR MOSFET needs to route with short and wide trace
- 2. The sense loop (VD pin and VSS pin) is as small as possible
- In two-layer boards, avoid fast dv/dt traces underneath MK91808, such as the DRAIN of SR MOSFET network

MK91808 Rev. 1.02 Specifications Subject to Change© 2019 Meraki IC. www.meraki-ic.com
Confidential Information.



# Package Information (SOT23-6)







| Cumb a l       | Dimensions Ir | n Millimeters | Dimensions | ns In Inches |  |
|----------------|---------------|---------------|------------|--------------|--|
| Symbol         | Min.          | Max.          | Min.       | Max.         |  |
| Α              | 1.050         | 1.250         | 0.041      | 0.049        |  |
| A1.            | 0.000         | 0.100         | 0.000      | 0.004        |  |
| A2             | 1.050         | 1.150         | 0.041      | 0.045        |  |
| b              | 0.300         | 0.500         | 0.012      | 0.020        |  |
| C              | 0.100         | 0.200         | 0.004      | 0.008        |  |
| D              | 2.820         | 3.020         | 0.111      | 0.119        |  |
| ₽ E1           | 1.500         | 1.700         | 0.059      | 0.067        |  |
| <sup>/</sup> E | 2.650         | 2.950         | 0.104      | 0.116        |  |
| е              | 0.950         | (BSC)         | 0.037      | (BSC)        |  |
| e1             | 1.800         | 2.000         | 0.071      | 0.079        |  |
| L              | 0.300         | 0.600         | 0.012      | 0.024        |  |
| θ              | 0°            | 8°            | 0°         | 8°           |  |