# 500kHz, Serial Input Programmable Sine Wave Generator #### GENERAL DESCRIPTION The ML2039 is a precision programmable sine wave generator with a frequency range of DC to 500kHz. The device is capable of generating a wide frequency range of low distortion sine waves with no external passive components. The frequency of the sine wave output is programmed by a 16-bit word that is loaded through a serial input. The sine wave output frequency determined by of the programmed value and the clock frequency. The clock frequency is derived from either an external crystal connected to the device or an external clock input to provide a stable and accurate frequency reference. This clock is available as an output at a frequency of ½ of the input clock. The sine wave output of the ML2039 has an amplitude of $2.0V_{P-P}$ centered at a 2.5V level. The device functions from a single 5V power supply. #### **FEATURES** - Programmable output frequency: DC to 400kHz—using a crystal DC to 500kHz—using an external digital clock - 3-wire SPI compatible serial interface with double buffered latch for programming the frequency - On board smoothing filter - Clock output available at ½ frequency of clock in - Single 5V power supply operation #### **BLOCK DIAGRAM** # PIN CONFIGURATION ### ML2039 8-Pin PDIP (P08) # PIN DESCRIPTION | PIN | NAME | FUNCTION | PIN | NAME | FUNCTION | |-----|-----------|-----------------------------------------------------------------------------------------------------|-----|----------|-----------------------------------------------------------------------------------------------------------------| | 1 | CLKOUT | Output of the internal high frequency clock generator. $f_{CLK \ OUT} = \frac{1}{2} f_{CLK \ IN}$ . | 5 | GND | Ground reference for the IC and reference for OUT. | | 2 | SCLK | Serial data clock input. Serial data is clocked into the shift register on falling edges of S CLK. | 6 | OUT | Sine wave output. The amplitude of the sine wave will vary ±1V around a 2.5V DC level. | | 3 | S DATA IN | Serial data input for programming the output frequency. | 7 | CLK IN | Input of the internal high frequency clock generator. This pin is either driven from an external clock input or | | 4 | S ENABLE | Serial interface enable control. A logic high on this pin allows data to be entered into the latch. | | | connected to a crystal for use with the internal oscillator. | | | | 25 Short and the later. | 8 | $V_{CC}$ | Power supply for the IC. | ## **ABSOLUTE MAXIMUM RATINGS** Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied. | V <sub>CC</sub> | 7V | |---------------------------|-------| | Voltage on any other pin | | | Input Current | ±25mA | | Junction Temperature | 150ºC | | Storage Temperature Range | | | Lead Temperature (Soldering, 10 sec) | 260ºC | |---------------------------------------|-------| | Thermal Resistance (θ <sub>JA</sub> ) | | ## **OPERATING CONDITIONS** | Temperature Range | | |-----------------------|----------------| | ML2039CP | 0°C to 70°C | | ML2039IP | 40°C to 85°C | | V <sub>CC</sub> Range | 4.75V to 5.25V | | <del>-</del> | | #### **ELECTRICAL CHARACTERISTICS** Unless otherwise specified, $V_{CC}$ = 4.75V to 5.25V, CLK IN = 25.6MHz (crystal) or 32MHz (external clock), $C_L$ = 50pF, $P_L$ = 1k $\Omega$ , $T_A$ = Operating Temperature Range (Note 1) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------|-----------------------------------|-------------------------------------------------------------------------------|----------|------|-----|-------|------------------| | OUTPUT | | • | | | | | | | HD | Harmonic Distortion | 20Hz to 31.25kHz | | | | -45 | dB | | | (2nd and 3rd Harmonic) | 31.25kHz to 500kHz | | | | -40 | dB | | SND | Signal to Noise + Distortion | 1kHz to 31.25kHz,<br>f <sub>OUT</sub> BW < 31.25kHz | | | | -45 | dB | | | | 31.35kHz to 500kHz,<br>f <sub>OUT</sub> BW < 500kHz | | | | -40 | dB | | | Gain Error | f <sub>OUT</sub> <125kHz, V <sub>CC</sub> =5V | C Suffix | | | ±0.15 | dB | | | | f <sub>OUT</sub> <125kHz, V <sub>CC</sub> =5V | ISuffix | | | ±0.25 | dB | | | | $125\text{kHz} < f_{\text{OUT}} < 500\text{kHz},$ $V_{\text{CC}} = 5\text{V}$ | Both | | | ±0.5 | dB | | PSRR | Power Supply Rejection Ratio | 200mV <sub>P-P</sub> , f <sub>OUT</sub> = 0 - 100k | кНz | | -40 | | dB | | | DC Output Voltage | | | 2.4 | | 2.6 | V | | | Peak-to-Peak Output Voltage | | | 1.88 | 2.0 | 2.12 | V <sub>P-P</sub> | | OSCILLAT | OR | | | | | | | | | CLK IN Input Low Voltage | | | | | 1.5 | V | | | CLK IN Input High Voltage | | | 3.5 | | | V | | | CLK IN Input Low Current | | | -250 | | | μΑ | | | CLK IN Input High Current | | | | | 250 | μΑ | | | CLK IN Input Capacitance | | | | 12 | | pF | | | CLK IN Maximum Frequency | External Clock | | 32 | | | MHz | | | CLK OUT to CLK IN Frequency Ratio | | | 0.49 | | 0.51 | | | t <sub>R</sub> | CLK OUT Rise Time | C <sub>L</sub> = 25pF, See Timing Diagram 2 | | | | 8 | ns | | t <sub>F</sub> | CLK OUT Fall Time | C <sub>L</sub> = 25pF, See Timing Diagram 2 | | | | 8 | ns | # **ELECTRICAL CHARACTERISTICS** (Continued) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------|--------------------------------------|-----------------------------|----------------------|-----|-----|-------| | LOGIC | | • | | | | • | | V <sub>IL</sub> | Input Low Voltage | | | | 1.0 | V | | V <sub>IH</sub> | Input High Voltage | | DV <sub>CC</sub> - 1 | | | V | | I <sub>IL</sub> | Input Low Current | | -1 | | | μА | | I <sub>IH</sub> | Input High Current | | | | 1 | μА | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = -2mA | | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = 2mA | 4.0 | | | ٧ | | fsclk | Serial Clock Frequency | | 0.01 | | 10 | MHz | | t <sub>PW</sub> | Serial CLock Pulse Width | | 40 | | | ns | | t <sub>HSD</sub> | S CLK to S DATA IN Hold Time | | 10 | | | ns | | t <sub>SSD</sub> | S DATA IN to S CLK Setup Time | | 10 | | | ns | | t <sub>SSENS</sub> | S CLK to S ENABLE Setup Time | | 30 | | | ns | | <sup>†</sup> SSENH | S ENABLE to S CLK Hold Time | | 50 | | | ns | | t <sub>DSEN</sub> | Delay from S ENABLE to Stable Output | f <sub>CLK IN</sub> = 32MHz | | 500 | | ns | | SUPPLY | | | | | | | | Icc | V <sub>CC</sub> Current | f <sub>CLK IN</sub> = 16MHz | | 35 | 45 | mA | | | | f <sub>CLK IN</sub> = 32MHz | | 40 | 50 | mA | Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions. Timing Diagram 1. #### **FUNCTIONAL DESCRIPTION** The ML2039 is composed of a programmable frequency generator, a sine wave generator, a crystal oscillator, and a digital interface. The functional block diagram is shown in Figure 1. #### PROGRAMMABLE FREQUENCY GENERATOR The programmable frequency generator produces a digital output whose frequency is determined by a 16-bit digital word. The frequency generator is composed of a phase accumulator which is clocked at ½f<sub>CLK IN</sub>. The value stored in the data latch is added to the phase accumulator every two cycles of CLK IN. The frequency of the analog output is equal to the rate at which the accumulator overflows and is given by the following equation: $$f_{OUT} = \frac{f_{CLKIN} \times D15 \rightarrow D0}{2^{22}}$$ (1) Where (D15–D0) is the decimal value of the programming word. The frequency resolution and the minimum frequency are the same and can be calculated using: $$\Delta f_{MIN} = \frac{f_{CLKIN}}{2^{22}} \tag{2}$$ When $f_{CLK\ IN}=25MHz$ , $\Delta f_{MIN}=5.96Hz$ (±2.98Hz). Lower output frequencies are obtained by using a lower clock frequency. The maximum frequency output can be easily calculated with the following equation: $$f_{OUT(MAX)} = \frac{f_{CLKIN}}{2^6}$$ (3) When $f_{CLK\ IN} = 25 MHz$ , $f_{OUT(MAX)} = 391 kHz$ . Higher frequencies (up to 500kHz) are obtained by using an external clock, where $25 MHz < f_{CLK\ IN} < 32 MHz$ . Due to the phase quantization nature of the frequency generator, spurious tones can be present in the output in the range of -50 dB relative to fundamental. The energy from these tones is included in the signal to noise + distortion specification (SND) given in the electrical table. The frequency of these tones can be very close to the fundamental, and it is not practical to filter them out. #### **SINE WAVE GENERATOR** The sine wave generator is composed of a sine lookup table, an 8-bit DAC, an output smoothing filter, and an amplifier. The sine lookup table is addressed by the phase accumulator. The DAC is driven by the output of the lookup table and generates a staircase representation of a sine wave. The output filter smooths the analog output by removing the high frequency sampling components. The resultant voltage on $V_{\text{OUT}}$ is a sinusoid with the second and third harmonic distortion components at least 40dB below the fundamental. The analog section is designed to operate over a frequency range of DC to 500kHz and is capable of driving $1k\Omega$ , 50pF loads at the maximum amplitude of $2.0V_{P-P}$ . The sine wave output is typically centered about a 2.5V DC level, so the output will swing from 1.5V to 3.5V. The output amplitude is accurate to within $\pm 0.5 dB$ over the frequency range. #### **CRYSTAL OSCILLATOR** The crystal oscillator generates an accurate reference clock for the programmable frequency generator. The internal clock can be generated with a crystal or external clock. If a crystal is used, it must be placed between CLK IN and GND. An on-chip oscillator will then generate the internal clock. No other external components are required. The crystal should be a parallel resonant type with a frequency between 5MHz to 25.6MHz. It should be placed physically as close as possible to CLK IN and GND, to minimize trace lengths. The crystal must have the following characteristics: - Parallel resonant type - · Frequency: 5MHz to 25.6MHz - Maximum ESR: 120Ω @ 5 to 10MHz, 80Ω @10 to 15MHz, and 50Ω @ 15 to 25.6MHz - Drive level: 500µW - Typical load capacitance: 18 20pF - Maximum case capacitance: 7pF The frequency of oscillation will be a function of the crystal parameters and board capacitance. In general, microprocessor crystals meet the above requirements, but it is recommended to test the selected crystal in circuit to insure proper operation. Suitable crystals can be purchased from the following suppliers: ECS, Inc. FOX Electronics M-TRON Industries An external clock can drive CLK IN directly if desired. The frequency of this clock can be anything from 0 to 32MHz. However, at clock frequencies below 5MHz, the sine wave output begins to exhibit "staircasing". Figure 1. Detailed Block Diagram of the ML2039. #### FUNCTIONAL DESCRIPTION (Continued) The ML2039 has a clock output that can be used to drive other external devices. The CLK OUT output is a buffered output from the oscillator which runs at one half the frequency of CLK IN. #### **SERIAL DIGITAL INTERFACE** The digital interface consists of a shift register and data latch. The serial 16-bit data word on S DATA IN is clocked into a 16-bit shift register on falling edges of the serial shift clock, S CLK. The LSB should be shifted in first and the MSB last as shown in Timing Diagram 1. The data that has been shifted into the shift register is loaded into a 16-bit data latch on the falling edge of S ENABLE. To insure that true data is loaded into the data latch from the shift register, the S ENABLE falling edge should occur before the S CLK transitions high to low. S ENABLE should be high while shifting data into the shift register. Note that all data is entered and latched on edges, not levels, of S CLK and S ENABLE. Upon power up, the data in the latch is indeterminate. It is therefore recommended to initialize the frequency data as part of a power up routine. #### **POWER SUPPLIES** The ML2039 is powered from 5V ( $V_{CC}$ ) and is referenced to GND. It is recommended that the power supply to the device should be bypassed by placing decoupling capacitors from $V_{CC}$ to GND as physically close to the device as possible. ### PHYSICAL DIMENSIONS inches (millimeters) #### Package: P08 8-Pin PDIP #### **ORDERING INFORMATION** | PART NUMBER | TEMPERATURE RANGE | PACKAGE | |-------------|-------------------|------------------| | ML2039CP | 0ºC to 70ºC | 8-Pin PDIP (P08) | | ML2039IP | -40ºC to 85ºC | 8-Pin PDIP (P08) | © Micro Linear 1998. All the trademarks are the property of their respective owners. Products described herein may be covered by one or more of the following U.S. patents: 4,897,611;4,964,026;5,027,116;5,281,862;5,283,483;5,418,502;5,508,570;5,510,727;5,523,940;5,546,017;5,559,470;5,565,761;5,592,128;5,594,376;5,652,479;5,661,427;5,663,874;5,672,959;5,689,167;5,714,897;5,717,798;5,742,151;5,747,977;5,754,012;5,757,174;5,767,653;5,777,514. Japan: <math>2,598,946;2,619,299;2,704,176. Other patents are pending. Micro Linear reserves the right to make changes to any product herein to improve reliability, function or design. Micro Linear does not assume any liability arising out of the application or use of any product described herein, neither does it convey any license under its patent right nor the rights of others. The circuits contained in this data sheet are offered as possible applications only. Micro Linear makes no warranties or representations as to whether the illustrated circuits infringe any intellectual property rights of others, and will accept no responsibility or liability for use of any application herein. The customer is urged to consult with appropriate legal counsel before deciding on a particular application. 2092 Concourse Drive SanJose, CA 95131 Tel: (408) 433-5200 Fax: (408) 432-0295 www.microlinear.com