

January 9, 2024

## **ML5238**

16 series Li-ion secondary battery protection, Analog Front End IC

#### GENERAL DESCRIPTION

The ML5238 is analog front end IC for 16 series Lithium Ion secondary battery pack protection system. The ML5238 provides the function of cell voltage monitoring, charge/discharge current monitoring function, and it can detect over-charge/over-discharge of each battery cell charge/discharge over-current.

The ML5238 has short current detecting function which can turn off the external charge/discharge MOS-FET without external MCU.

#### ■ FEATURES

- 16 cell highly accurate voltage monitoring function: output cell voltage by half from VMON pin
- built-in cell balancing switches for each cell
- charge/discharge current monitoring function :

Select voltage gain of ISP-ISM and output from IMON pin.

Voltage gain selection: x10 / x50

• short current detecting function: detecting threshold voltage is selectable,

ISP-ISM voltage = 0.1V/0.2V/0.3V/0.4V (typ),

the detecting delay time is set by external capacitor

- external charge/discharge FET control: NMOS-FET driver built-in
- MCU interface: SPI serial interface (mode 0)
- 3.3V regulator for external MCU built-in: output current is 10mA (max)
- Reference voltage regulator for external ADC: 3.3V(typ), 3.28V(min), 3.34V(max) @Ta=-10°C to +60°C
- Small power consumption

Normal state  $50\mu A$  (typ),  $100\mu A$  (max) Power save state  $25\mu A$  (typ),  $50\mu A$  (max) Power down state  $0.1\mu A$  (typ),  $1\mu A$  (max)

power supply voltage : +7V to +80V
 operating temperature : -40°C to +85°C
 package : 44 pin plastic QFP

#### ■ APPLICATION

- ·Power tools and Garden tools
- •E-Bike and Electric assisted bicycle
- Uninterruptible Power Supplies (UPS)
- •Energy Storage Systems (ESS)

#### PART NUMBER

ML5238GA



#### ■ BLOCK DIAGRAM



## **■ PIN CONFIGURATION (TOP VIEW)**



## ■ PIN DESCRIPTION

| Pin No. | Pin name   | I/O      | Description                                                                                                                                                                           |  |  |  |  |
|---------|------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1       | VDD        | _        | Power supply input pin. Connect CR filters for noise rejection.                                                                                                                       |  |  |  |  |
| 2       | VDD_SW     | -        | Power supply input pin for battery selection switches and cell balancing switched. Connect this pin to VDD via resistor.                                                              |  |  |  |  |
| 3       | V16        | I        | Battery cell 16 high voltage input pin If number of connected cell is 5 to 15, connect this pin to VDD_SW pin.                                                                        |  |  |  |  |
| 4       | V15        | I        | Battery cell 16 low voltage input and Battery cell 15 high voltage input pin                                                                                                          |  |  |  |  |
| 5       | V13        | i        | Battery cell 15 low voltage input and Battery cell 14 high voltage input pin                                                                                                          |  |  |  |  |
| 6       | V13        | i        | Battery cell 14 low voltage input and Battery cell 13 high voltage input pin                                                                                                          |  |  |  |  |
| 7       | V13        | i<br>I   | Battery cell 13 low voltage input and Battery cell 12 high voltage input pin                                                                                                          |  |  |  |  |
| 8       | V12<br>V11 | 1        | Battery cell 12 low voltage input and Battery cell 11 high voltage input pin                                                                                                          |  |  |  |  |
|         |            | <u>'</u> |                                                                                                                                                                                       |  |  |  |  |
| 9       | V10        | ı        | Battery cell 11 low voltage input and Battery cell 10 high voltage input pin  Battery cell 10 low voltage input and Battery cell 9 high voltage input pin                             |  |  |  |  |
| 10      | V9         | -        | For the 5 cell series connected battery pack application, connect this pin to GND                                                                                                     |  |  |  |  |
| 11      | V8         | 1        | Battery cell 9 low voltage input and Battery cell 8 high voltage input pin For the 5 to 6 cell series connected battery pack application, connect this pin to GND                     |  |  |  |  |
| 12      | V7         | 1        | Battery cell 8 low voltage input and Battery cell 7 high voltage input pin For the 5 to 7 cell series connected battery pack application, connect this pin to GND                     |  |  |  |  |
| 13      | V6         | I        | Battery cell 7 low voltage input and Battery cell 6 high voltage input pin For the 5 to 8 cell series connected battery pack application, connect this pin to GND                     |  |  |  |  |
| 14      | V5         | ı        | Battery cell 6 low voltage input and Battery cell 5 high voltage input pin For the 5 to 9 cell series connected battery pack application, connect this pin to GND                     |  |  |  |  |
| 15      | V4         | ı        | Battery cell 5 low voltage input and Battery cell 4 high voltage input pin For the 5 to 10 cell series connected battery pack application, connect this pin to GND                    |  |  |  |  |
| 16      | V3         | 1        | Battery cell 4 low voltage input and Battery cell 3 high voltage input pin For the 5 to 11 cell series connected battery pack application, connect this pin to GND                    |  |  |  |  |
| 17      | V2         | I        | Battery cell 3 low voltage input and Battery cell 2 high voltage input pin For the 5 to 12 cell series connected battery pack application, connect this pin to GND                    |  |  |  |  |
| 18      | V1         | 1        | Battery cell 2 low voltage input and Battery cell 1 high voltage input pin For the 5 to 13 cell series connected battery pack application, connect this pin to GND                    |  |  |  |  |
| 19      | V0         | -        | Battery cell 1 low voltage input pin For the 5 to 14 cell series connected battery pack application, connect this pin to GND                                                          |  |  |  |  |
| 20, 34  | GND        | 1        | Ground pin.                                                                                                                                                                           |  |  |  |  |
| 21      | ISM        | I        | Current sensing resistor connecting pin. Connect this pin to the low voltage terminal of the lowest level battery cell.                                                               |  |  |  |  |
| 22      | ISP        | Ι        | Current sensing resistor connecting pin. The voltage of this pin should be higher than the ISM pin in discharging state.                                                              |  |  |  |  |
| 23      | D_FET      | 0        | Discharging NMOS-FET control signal pin. Connect this pin to the gate pin of the external NMOS FET. Output voltage is 14V (typ) for setting ON, output voltage is 0V for setting OFF. |  |  |  |  |

| Pin No.    | Pin name | I/O | Description                                                                                                                                                                                                                                                                                                                     |
|------------|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25         | C_FET    | 0   | Charging NMOS-FET control signal output pin. Connect this pin to the gate pin of the external NMOS FET. Output voltage is 14V (typ) for setting ON, output is Hi-Z for setting OFF.                                                                                                                                             |
| 27         | RSENSE   | I   | Input pin for detecting the load disconnection. Connect this pin to the negative side of the load.                                                                                                                                                                                                                              |
| 28         | PSENSE   | I   | Input pin for detecting the charger disconnection. Connect this pin to the negative side of the charger. If charger is connected to the same node as the load, connect this pin to the RSENSE pin.                                                                                                                              |
| 30         | CDLY     | Ю   | Short current detection delay time setting pin. Connect a capacitor between GND and this pin.                                                                                                                                                                                                                                   |
| 31         | IMON     | 0   | Current monitor output pin. The voltage amplified the voltage between ISP-ISM by 10 or 50 is outputted. When current is not flowing, 1V (typ) is outputted.                                                                                                                                                                     |
| 32         | VMON     | 0   | Cell voltage monitor output pin. The voltage amplified a cell voltage by 0.5 is outputted.                                                                                                                                                                                                                                      |
| 33         | VREF     | 0   | Reference voltage output (3.3V) for external ADC. Connect a $4.7\mu F$ capacito between this pin and the GND pin.                                                                                                                                                                                                               |
| 35         | SDO      | 0   | Serial interface data output pin. If /CS input is "H", output of this pin is Hi-Z state.                                                                                                                                                                                                                                        |
| 36         | SDI      | ı   | Serial interface data input pin.                                                                                                                                                                                                                                                                                                |
| 37         | SCK      | I   | Serial interface clock input pin. Capture the SDI input at the rising edge of the SCK clock. Output the data from the SDO pin at the falling edge of the SCK.                                                                                                                                                                   |
| 38         | /CS      | I   | Serial interface chip select pin. The serial interface is active if the input is "L".                                                                                                                                                                                                                                           |
| 39         | /INTO    | 0   | Interrupt signal output to external MCU. This pin is a NMOS open drain output pin and output is "L" level if interrupted.                                                                                                                                                                                                       |
| 40         | /RES     | Ю   | Reset signal input and a reset signal output to external MCU. Since this pin is a NMOS open drain output pin, connect a $0.1\mu F$ capacitor between this pin and GND pin and pull-up resisitor. When recovered power-down state, "L" level reset pulse will be outputted and both ML5238 and external MCU will be initialized. |
| 41         | VREG     | 0   | Built-in 3.3V regulator output pin. Connect a 4.7μF capacitor between this pir and GND pin. It can be used as a power supply to the external MCU. And it is also used as a power supply to the MCU interface circuit in this IC.                                                                                                |
| 42         | TEST     | I   | Test input pin. Fix to GND level.                                                                                                                                                                                                                                                                                               |
| 43         | /PUPIN   | I   | Power-up trigger input pin. If input is "L" level, the state of the ML5238 changes from power-down state to Initial state. A $100k\Omega$ pull-up resistor is built-in between this pin and the VDD pin.                                                                                                                        |
| 44         | VDDP     | -   | Power supply input pin for internal regulator. Connect CR filters for noise rejection.                                                                                                                                                                                                                                          |
| 24, 26, 29 | NC       | _   | No connection pin. Open this pin.                                                                                                                                                                                                                                                                                               |

## ■ ABSOLUTE MAXIMUM RATINGS

(GND=0 V, Ta=25°C)

| Parametor                   | Symbol            | Condition                                                                         | Rating                            | Unit  |
|-----------------------------|-------------------|-----------------------------------------------------------------------------------|-----------------------------------|-------|
| Power supply voltage        | V <sub>DD</sub>   | VDD, VDDP , VDD_SW                                                                | -0.3 to +86.5                     | V     |
|                             | V <sub>IN1</sub>  | V16 ~ V0, Voltage difference between V <sub>n+1</sub> – V <sub>n</sub> pin (note) | -0.3 to +6.5                      | V     |
| Input voltage               | V <sub>IN2</sub>  | RSENSE, PSENSE                                                                    | $V_{DD}$ - 86.5 to $V_{DD}$ +0.3  | V     |
|                             | V <sub>IN3</sub>  | /PUPIN                                                                            | -0.3 to V <sub>DD</sub> + 0.3     | V     |
|                             | V <sub>IN4</sub>  | /CS, SCK, SDI, ISM, ISP                                                           | -0.3 to V <sub>REG</sub> + 0.3    | V     |
|                             | Vout1             | D_FET                                                                             | $-0.3$ to $V_{DD} + 0.3$          | V     |
| Output voltage              | V <sub>OUT2</sub> | C_FET                                                                             | $V_{DD}$ - 86.5 to $V_{DD}$ + 0.3 | V     |
|                             | Vout3             | /RES, /INTO                                                                       | -0.3 to + 6.5                     | V     |
| Output short current        | los               | VDD=50V,<br>VREG, SDO, /RES, /INTO,<br>C_FET, D_FET                               | 20                                | mA    |
| Cell balancing curren       | Ісв               | Per a cell balancing switch                                                       | 200                               | mA    |
| Allowable power Dissipation | PD                | Ta = 25°C                                                                         | 1.2                               | W     |
| Junction temperature        | Тјмах             | -                                                                                 | 125                               | °C    |
| Package thermal resistance  | $\theta$ ja       | JEDEC 2 layer board                                                               | 83                                | °C /W |
| Storage tempetrature        | T <sub>STG</sub>  | -                                                                                 | -55 to +150                       | °C    |

Note: When the battery connecting and disconnecting, absolute maximum rating is exceeded across the LSI and it may damage input pins of Vn+1 pin and Vn. It is suggested a good enough evaluation.



Package loss tolerant decreases as the atmosphere temperature (Ta) increase. If VREG pin output load current is large, make the power loss smaller than the value shown in this figure.

## ■ RECOMMENDED OPERATING CONDITIONS

(GND= 0 V)

|                        |          |                   |            | (0.12 0.7 |
|------------------------|----------|-------------------|------------|-----------|
| Parameter              | Symbol   | Condition         | Range      | unit      |
| Power supply voltage   | $V_{DD}$ | VDD, VDDP, VDD_SW | 7 to 80    | V         |
| Opereating temperature | Та       | VREG no-loaded    | -40 to +85 | °C        |

## ■ ELECTRICAL CHARACTERISTICS

## • DC CHARACTERISTICS

 $V_{DD}$ =7 to 80V, GND=0 V, Ta=-40 to +85°C, VREG output no-loaded

|                                                | V                 | DD=7 to 80V, GND=0 V,                                                      | 1a=-40 to +6           | SO C, VKEC | output no-           | loaded |
|------------------------------------------------|-------------------|----------------------------------------------------------------------------|------------------------|------------|----------------------|--------|
| Parameter                                      | Symbol            | Condition                                                                  | Min.                   | Тур.       | Max.                 | unit   |
| Digital "H" input voltage (note1)              | VIH               | -                                                                          | 0.8×V <sub>REG</sub>   | -          | V <sub>REG</sub>     | V      |
| Digital "L" input voltage (note1)              | VIL               | -                                                                          | 0                      | _          | 0.2×V <sub>REG</sub> | V      |
| /PUPIN-pin "H" input voltage                   | VIHP              | _                                                                          | 0.8×V <sub>DD</sub>    | -          | $V_{DD}$             | V      |
| /PUPIN-pin "L" input voltage                   | VILP              | _                                                                          | 0                      | _          | 0.2×V <sub>DD</sub>  | V      |
| Digital "H" input current(note1)               | Iн                | Vih = Vreg                                                                 | _                      | _          | 2                    | μΑ     |
| Digital "L" input current (note1)              | I <sub>IL</sub>   | V <sub>IL</sub> = GND                                                      | -2                     | _          | -                    | μΑ     |
| /PUPIN-pin "H" input current                   | I <sub>IHP</sub>  | $V_{IH} = V_{DD}$                                                          | _                      | -          | 2                    | μΑ     |
| /PUPIN-pin "L" input current                   | I <sub>ILP</sub>  | $V_{DD}$ = 64V, $V_{IL}$ = GND                                             | -128                   | -64        | -32                  | μΑ     |
| Digital "H" output voltage (note2)             | Vон               | Іон= -100μА                                                                | V <sub>REG</sub> - 0.2 | -          | V <sub>REG</sub>     | V      |
| Digital "L" output voltage (note3)             | Vol               | I <sub>OL</sub> = 1mA                                                      | 0                      | -          | 0.2                  | V      |
| Digital output Leak current (note3)            | I <sub>OLK</sub>  | $V_{OH}=3V$ $V_{OL}=0V$                                                    | -2                     | -          | 2                    | μΑ     |
| Cell monitoring pin Input current (note 4)     | linvc             | If measuring battery cell voltage                                          | -5                     | -          | 15                   | μΑ     |
| Cell monitoring pin Input leak current (note4) | lilvc             | If not measuring battery cell voltage                                      | -5                     | -          | 5                    | μΑ     |
| FET "H" output voltage (note5)                 | V <sub>OHF</sub>  | I <sub>OH</sub> =-10μA<br>V <sub>DD</sub> =18V to 72V                      |                        | 14         | 18                   | V      |
| FET "L" output voltage (note6)                 | Volf              | I <sub>OL</sub> = 100μA                                                    | 0                      | _          | 0.3                  | V      |
| C_FET output leak current                      | ILVC              | V <sub>CFET</sub> =0V to V <sub>DD</sub>                                   | -5                     | _          | 5                    | μΑ     |
|                                                | $V_{REG}$         | Output No-loaded                                                           | 3.1                    | 3.3        | 3.6                  | V      |
|                                                | V <sub>REG1</sub> | 10V <v<sub>DD&lt;64V<br/>Ta=-10 to 60°C<br/>Load current &lt; 10mA</v<sub> | 3.1                    | 3.3        | 3.5                  | V      |
| VREG output voltage                            | V <sub>REG2</sub> | 10V <v<sub>DD&lt;64V<br/>Ta=-40 to 70°C<br/>Load current &lt; 10mA</v<sub> | 3.0                    | 3.3        | 3.6                  | V      |
|                                                | V <sub>REG3</sub> | 7V <v<sub>DD&lt;10V<br/>Ta = -10 to 60°C<br/>Load current &lt; 5mA</v<sub> | 3.1                    | 3.3        | 3.5                  | V      |
|                                                | $V_{REG4}$        | 7V <v<sub>DD&lt;10V<br/>Ta = -40 to 85°C<br/>Load current &lt; 5mA</v<sub> | 3.0                    | 3.3        | 3.6                  | V      |
| VREF output voltage                            | V <sub>REF1</sub> | Ta = -10 to 60°C<br>Load current < 1mA                                     | 3.28                   | 3.30       | 3.34                 | V      |
| VKEF output voltage                            | V <sub>REF2</sub> | Ta = -40 to 85°C<br>Load current < 1mA                                     | 3.25                   | 3.30       | 3.35                 | V      |
| Cell balancing switch ON resistance            | R <sub>BL</sub>   | Internal balancing FET $V_{DS} = 0.6V$ $V_{DD} = 18V \text{ to } 64V$      | 3                      | 6          | 12                   | Ω      |

Note 1: Applied to pins: /CS, SCK, SDI

Note2: Applied to SDO pin

Note3: Applied to pins: SDO, /RES, /INTO

Note4: Applied to pins V16 to V0

Note5: Applied to pins C\_FET, D\_FET

Note6: Applied to D\_FET pin

#### • SUPPLY CURRENT CHARACTERISTICS

|                          | V <sub>DD</sub> =7 | ′ to 64V, GND=0 V, Ta= | -40 to +85°C | , VREG, VRE | EF output no | noaded |
|--------------------------|--------------------|------------------------|--------------|-------------|--------------|--------|
| Parameter                | Symbol             | Condition              | Min.         | Тур.        | Max.         | Unit   |
| Normal operating Current | $I_{DD1}$          | No-loaded              | _            | 50          | 100          | μΑ     |
| Power save Current       | I <sub>DD2</sub>   | No-loaded              | _            | 25          | 50           | μΑ     |
| Power down Current       | I <sub>DDS</sub>   | No-loaded              | _            | 0.1         | 1.0          | μΑ     |

(note) These power supply current is defined as the total current of VDD-pin and the VDDP-pin.

(note) The load current is added to these power supply current, using the load with VREG connector.

## • DETECTING VOLTAGE CHARACTERISTICS (TA=25°C)

V<sub>DD</sub>=48V, GND=0 V, Ta=25°C, VREG output no-loaded Symbol Parameter Condition Min. Тур. Max. Unit ٧ SC1,SC0 bit = (0,0)0.06 0.14 V<sub>SHRT0</sub> 0.1 Short current detecting  $V_{SHRT1}$ SC1,SC0 bit = (0,1)0.1 0.2 0.3 ٧ voltage  $V_{\mathsf{SHRT2}}$ SC1,SC0 bit = (1,0)0.2 0.3 0.4 ٧ ٧ V<sub>SHRT3</sub> SC1,SC0 bit = (1,1)0.3 0.4 0.5 Short current detecting 100 200  $C_{DLY} = 1nF$ 50 **t**SHRT μs delay time VREG low detecting  $V_{\text{RD}}$ 2.3 2.45 2.6 voltage VREG recovery detecting  $V_{\text{RR}}$ 2.5 2.75 2.9 ٧ voltage

(note) Short detecting delay time tSC [\mus]=CDLY[nF] x 100.

## • DETECTING VOLTAGE CHARACTERISTICS (TA= -10 ~ 60°C)

V<sub>DD</sub>=48V, GND=0 V, Ta=-10~+60°C, VREG output no-loaded Symbol Parameter Condition Min. Max. Unit Тур. V<sub>SHRT0</sub> SC1,SC0 bit = (0,0)0.06 0.14 V 0.1 Short current detecting  $V_{SHRT1}$ SC1,SC0 bit = (0,1)0.09 0.2 0.31 ٧ V voltage V<sub>SHRT2</sub> SC1,SC0 bit = (1,0)0.19 0.3 0.41 ٧  $V_{\mathsf{SHRT3}}$ SC1,SC0 bit = (1,1)0.29 0.51 0.4 Short current detecting  $C_{\mathsf{DLY}} = 1 n F$ 40 100 220 **t**SHRT μs delay time VREG low detecting  $V_{RD}$ 2.45 2.70 ٧ 2.20 voltage VREG recovery detecting ٧  $V_{\mathsf{RR}}$ 2.40 2.75 3.00

(note) Short detecting delay time tSC [µs]=CDLY[nF] x 100.

## • VOLTAGE AND CURRENT MONITORING CHARACTERISTICS (TA=25°C)

|                                |                    | V <sub>DD</sub> =4                                  | 8V, GND=0V, | Ta=25°C, VF | REG output no | o-loaded |
|--------------------------------|--------------------|-----------------------------------------------------|-------------|-------------|---------------|----------|
| Parameter                      | Symbol             | Condition                                           | Min.        | Тур.        | Max.          | Unit     |
| Cell voltage measurement range | $V_{\text{VMR}}$   | Τ                                                   | 0.1         | ı           | 4.5           | V        |
| VMON output voltage            | V <sub>VMC1</sub>  | Cell voltage = 3.6V<br>Output no-loaded             | 1.79        | 1.8         | 1.81          | V        |
| viviON output voitage          | V <sub>VMC2</sub>  | Cell voltage = 1V<br>Output no-loaded               | 0.48        | 0.50        | 0.52          | V        |
| IMONI autout valta sa          | V <sub>IMON0</sub> | ISP-ISM voltage<br>difference = 0V<br>GIM bit = "0" | 0.9         | 1.0         | 1.1           | V        |
| IMON output voltage            | VIMON1             | ISP-ISM voltage<br>difference = 0V<br>GIM bit = "1" | 0.5         | 1.0         | 1.5           | V        |
| IMON output voltage gain       | G <sub>IM0</sub>   | GIM bit = "0"                                       | 9           | 10          | 11            | V/V      |
| IMON output voltage gain       | G <sub>IM1</sub>   | GIM bit = "1"                                       | 45          | 50          | 55            | V/V      |

## • VOLTAGE AND CURRENT MONITORING CHARACTERISTICS (TA=-10 ~60°C)

V<sub>DD</sub>=48V, GND=0V, Ta=-10~+60°C, VREG output no-loaded Parameter Symbol Condition Min. Тур. Max. Unit Cell voltage 0.1 4.5  $V_{\text{VMR}}$ measurement range Cell voltage = 3.6V  $V_{\text{VMC1}}$ 1.78 1.8 1.82 ٧ Output no-loaded VMON output voltage Cell voltage = 1V  $V_{\text{VMC2}}$ 0.47 0.50 0.53 V Output no-loaded ISP-ISM voltage ٧  $V_{\text{IMON0}}$ difference = 0V 0.85 1.0 1.15 GIM bit = "0" IMON output voltage ISP-ISM voltage  $V_{\text{IMON1}}$ difference = 0V 0.4 1.0 1.6 ٧ GIM bit = "1" GIM bit = "0" V/V 8.5 10.0 11.5  $G_{\text{IM0}}$ IMON output voltage gain  $G_{\text{IM1}}$ GIM bit = "1" 44 50 56 V/V

# • LOAD DISCONNECTION, CHARGER CONNECTION AND DISCONNECTION DETECTING VOLTAGE CHARACTERISTIC (TA=25°C)

V<sub>DD</sub>=48V, GND=0V, Ta=25°C Parameter Symbol Condition Мах. Unit Тур. **Detecting Charger** At power up from power connection PSENSE pin  $V_{DD} \times 0.2$ V<sub>DD</sub>×0.5 V<sub>DD</sub>×0.8 ٧  $V_{PC}$ down state voltage PSENSE register Detecting charger 0.2 0.3 ٧  $V_{\text{PLU}}$ 0.1 PSL bit threshold disconnection PSENSE PSENSE register pin voltage ٧  $V_{\text{PLD}}$  $V_{DD} \times 0.7$  $V_{\text{DD}} \times 0.75$  $V_{DD} \times 0.8$ PSH bit threshold Detecting load **RSENSE** register disconnection RSENSE ٧ 2.2 2.4 2.6  $V_{RL}$ RRS bit threshold pin voltage PSENSE register  $R_{\text{PU}}$ PSENSE pull-up resistor 300 500 850 kΩ EPSL, EPSH = "1" RSENSE pull-down RSENSE register  $R_{\text{PD}}$ 1 2 3 ΜΩ resistor ERS = "1" PSENSE input leakage pull-up resistor is not -2 2 ILPS μΑ current connected RSENSE input leakage Pull-down resistor is not -2 2  $I_{\text{LRS}}$ μΑ current connected

# • LOAD DISCONNECTION, CHARGER CONNECTION AND DISCONNECTION DETECTING VOLTAGE CHARACTERISTIC (TA=-10 ~60°C)

V<sub>DD</sub>=48V, GND=0V, Ta=-10~60°C Condition Min. Мах. Unit Parameter Symbol Typ. **Detecting Charger** At power up from power V<sub>DD</sub>× 0.2 V<sub>DD</sub>×0.5 connection PSENSE pin V<sub>DD</sub>×0.8 ٧  $V_{PC}$ down state voltage PSENSE register **Detecting charger** 0 ٧ 0.2 0.4  $V_{PLU}$ PSL bit threshold disconnection PSENSE PSENSE register V<sub>DD</sub> × pin voltage ٧  $V_{\text{PLD}}$ V<sub>DD</sub>×0.75 V<sub>DD</sub>×0.85 PSH bit threshold 0.65 Detecting load **RSENSE** register disconnection RSENSE 2.0 2.4 2.8 V  $V_{RL}$ RRS bit threshold pin voltage PSENSE register PSENSE pull-up resistor Rpu 200 500 1000 kΩ EPSL, EPSH = "1" RSENSE pull-down RSENSE register  $R_{PD}$ 0.5 2 4 МΩ ERS = "1" resistor PSENSE input leakage pull-up resistor is not -2 2 μΑ **I**LPS current connected RSENSE input leakage Pull-down resistor is not -2 2 μΑ  $I_{LRS}$ current connected

400

ns

ns

 $t_{\text{DOD}}$ 

tcs

## • AC CHARACTERISTICS

SCK-SDO output delay time

/CS "H" pulse width

|                     | ,                | V <sub>DD</sub> =7 to 80V, GND= | =0V, Ta=-40 | to +85°C, VR | EG output no | o-loaded |
|---------------------|------------------|---------------------------------|-------------|--------------|--------------|----------|
| Parameter           | Symbol           | Condition                       | Min.        | Тур.         | Max.         | Unit     |
| /CS-SCK setup time  | t <sub>CSS</sub> | _                               | 100         | _            | _            | ns       |
| SCK-/CS hold time   | tсsн             | _                               | 100         | _            | _            | ns       |
| SCK "H" pulse width | twн              | _                               | 500         | _            | _            | ns       |
| SCK "L" pulse width | t <sub>WL</sub>  | _                               | 500         | _            | _            | ns       |
| SCK-SDI setup time  | t <sub>DIS</sub> | _                               | 50          | _            | _            | ns       |
| SCK-SDI hold time   | t <sub>DIH</sub> | _                               | 50          | _            | _            | ns       |

500



## **■** FUNCTIONAL DESCRIPTION

## • MCU INTERFACE

SPI interface is built in the ML5238. Setting and control is held by writing /reading control registers.



Set the RW bit "0" to write data, and set the RW bit "1" to read data.

## • CONTROL REGISTER

Control register map is shown below.

| Address | Register | R/W | Initial<br>value | Register setting                                              |
|---------|----------|-----|------------------|---------------------------------------------------------------|
| 00H     | NOOP     | R/W | 00H              | No function assigned                                          |
| 01H     | VMON     | R/W | 00H              | Battery cell voltage Measurement                              |
| 02H     | IMON     | R/W | 00H              | Current measurement setting                                   |
| 03H     | FET      | R/W | 00H              | FET setting                                                   |
| 04H     | PSENSE   | R/W | 00H              | PSENSE pin comparator setting                                 |
| 05H     | RSENSE   | R/W | 00H              | Short current detection setting RSENSE pin comparator setting |
| 06H     | POWER    | R/W | 00H              | Power save, Power down control                                |
| 07H     | STATUS   | R/W | 00H              | Internal Status                                               |
| 08H     | CBALH    | R/W | 00H              | Upper 8 cell balancing switch ON/OFF setting                  |
| 09H     | CBALL    | R/W | 00H              | Lower 8 cell balancing switch ON/OFF setting                  |
| 0AH     | SETSC    | R/W | 00H              | Short current detecting voltage setting                       |
| others  | TEST     | R/W | 00H              | TEST (Don't use)                                              |

## 1. NOOP REGISTER (ADRS = 00H)

|               | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------------|-----|-----|-----|-----|-----|-----|-----|-----|
| Bit name      | NO7 | NO6 | NO5 | NO4 | NO3 | NO2 | NO1 | NO0 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

No function is assigned to NOOP register, there is no status changes in the LSI even if this register is written or read. In the read operation written data is read

## 2. VMON REGISTER (ADRS = 01H)

|               | 7 | 6 | 5 | 4   | 3   | 2   | 1   | 0   |
|---------------|---|---|---|-----|-----|-----|-----|-----|
| Bit name      | - | - | _ | OUT | CN3 | CN2 | CN1 | CN0 |
| R/W           | R | R | R | R/W | R/W | R/W | R/W | R/W |
| Initial value | 0 | 0 | 0 | 0   | 0   | 0   | 0   | 0   |

VMON register sets the battery cell outputted to the VMON pin.

Select the battery cell by CN0, CN1, CN2, CN3 bits, and OUT bit enable the output from VMON pin.

| OUT | CN3 | CN2 | CN1 | CN0 | Battery cell selection        |
|-----|-----|-----|-----|-----|-------------------------------|
| 0   | _   | ı   | ı   | _   | VMON pin = 0V (initial value) |
| 1   | 0   | 0   | 0   | 0   | V1 cell (lower most)          |
| 1   | 0   | 0   | 0   | 1   | V2 cell                       |
| 1   | 0   | 0   | 1   | 0   | V3 cell                       |
| 1   | 0   | 0   | 1   | 1   | V4 cell                       |
| 1   | 0   | 1   | 0   | 0   | V5 cell                       |
| 1   | 0   | 1   | 0   | 1   | V6 cell                       |
| 1   | 0   | 1   | 1   | 0   | V7 cell                       |
| 1   | 0   | 1   | 1   | 1   | V8 cell                       |
| 1   | 1   | 0   | 0   | 0   | V9 cell                       |
| 1   | 1   | 0   | 0   | 1   | V10 cell                      |
| 1   | 1   | 0   | 1   | 0   | V11 cell                      |
| 1   | 1   | 0   | 1   | 1   | V12 cell                      |
| 1   | 1   | 1   | 0   | 0   | V13 cell                      |
| 1   | 1   | 1   | 0   | 1   | V14 cell                      |
| 1   | 1   | 1   | 1   | 0   | V15 cell                      |
| 1   | 1   | 1   | 1   | 1   | V16 cell (upper most)         |

## 3. IMON REGISTER (ADRS = 02H)

|               | 7 | 6 | 5 | 4   | 3     | 2     | 1    | 0   |
|---------------|---|---|---|-----|-------|-------|------|-----|
| Bit name      | - | _ | _ | OUT | GCAL1 | GCAL0 | ZERO | GIM |
| R/W           | R | R | R | R/W | R/W   | R/W   | R/W  | R/W |
| Initial value | 0 | 0 | 0 | 0   | 0     | 0     | 0    | 0   |

IMON register set the current measuring.

GIM bit set the voltage gain of current measuring amplifier.

| GIM | Voltage gain G <sub>IM</sub> |
|-----|------------------------------|
| 0   | 10 times (initial value)     |
| 1   | 50 times                     |

ZERO bit set the zero-correction of current measuring amplifier.

| ZERO | ISP input | ISM input |
|------|-----------|-----------|
| 0    | Pin input | Pin input |
| 1    | GND level | GND level |

Voltage gain of current measuring amplifier is corrected by GCAL0, GCAL1 bits.

GCAL0 bit changes the ISP and ISM pin input to GND or internal reference voltage (20mV/100mV).

GCAL1 bit changes the IMON pin output to internal reference voltage output.

| GCAL1 | GCAL0 | ISP input   |       | ISM input | IMON output                          |
|-------|-------|-------------|-------|-----------|--------------------------------------|
| 0     | 0     | Pin input   |       | Pin input | Amplified output                     |
| 0     | 1     | GIM=0 100mV |       | GND level | 2V (typ)                             |
| 0 1   |       | GIM=1       | 20mV  | GND level | 2V (typ)                             |
| 1     | 0     | Pin input   |       | Pin input | Amplified output                     |
| 1     | 1     | GIM=0       | 100mV | GND level | Reference voltage output 100mV (typ) |
|       | 1   1 |             | 20mV  | GND level | Reference voltage output 20mV (typ)  |

If the ZERO bit is set "1", setting GCAL1 and GCAL0 bits are neglected.

OUT bit enables to output the current measuring amplifier from IMON pin. If zero correction and gain correction is held, OUT bit is set "1" too.

| _ |     | ,                                  |
|---|-----|------------------------------------|
|   | OUT | IMON pin output                    |
|   | 0   | 0V (initial value)                 |
|   | 1   | Current measuring amplifier output |

Current measurement is executed with current sensin resistor ( $R_{\text{SENSE}}$ ) connected between ISP pin and ISM pin and by measuring input voltage difference between these pins.

Voltage difference between ISP and ISM is converted to voltage, its center is 1.0V (typ), and outputted from IMON pin. IMON pin output voltage  $V_{IMON}$  is given by the following equation with the current sensing resistor  $R_{SENSE}$  and its current  $I_{SENSE}$ .

 $V_{IMON} = (I_{SENSE} \times R_{SENSE}) \times G_{IM} + 1.0$ 

**⊸** GCAL1

PACK(-)

**≹** R2

1.0V

The circuit of current measuring amplifier is shown below.

ISP

ZERO 9

If the current is zero,  $V_{IMON} = 1.0V$ , in the discharging state,  $V_{IMON} > 1.0V$ , in the charging state,  $V_{IMON} < 1.0V$ .

GCAL<sub>0</sub>

20mV/100mV

When the ZERO bit is set "1", the input of ISM pin and ISM pin is switched to GND level in the LSI and set the input difference voltage of the current measuring amplifier to zero. The IMON pin output voltage in this state is set as the reference voltage of zero current, and internal 1.0V reference voltage and offset voltage of amplifier is corrected.

If the GCAL0 bit is set "1"; the ISM pin input is switched to GND level in the LSI; the ISP pin input is switched to 100mV (internal reference voltage) if the GIM bit is "0", and else if GIM bit is "1" the ISP pin input is switched to 20mV (internal reference voltage). The gain error is corrected with the difference between the IMON output voltage at this state and it at current zero, and internal reference voltage.

Internal reference voltage is outputted from IMON pin by setting the GCAL1 bit "1".

Short current detection characteristic is not depended on the IMON pin output setting.

The example flowchart of calibration for current measuring amplifier is shown below. (Voltage gain is 10)



## 4. FET REGISTER (ADRS = 03H)

|               | 7 | 6 | 5 | 4   | 3 | 2 | 1   | 0   |
|---------------|---|---|---|-----|---|---|-----|-----|
| Bit name      | ĺ | _ | _ | DRV | _ | _ | CF  | DF  |
| R/W           | R | R | R | R/W | R | R | R/W | R/W |
| Initial value | 0 | 0 | 0 | 0   | 0 | 0 | 0   | 0   |

FET register control the turn ON/OFF of the C\_FET and D\_FET pin, and read the state of its output.

DF bit sets the D\_FET pin output state. If the short current is detected, the DF bit is automatically cleared to "0". Because the DF bit is not automatically set "1" even if the state is changed from short detection to normal state, external MCU must set this bit "1".

| DF | Discharge FET       | D_FET pin output |
|----|---------------------|------------------|
| 0  | OFF (initial value) | 0V               |
| 1  | ON                  | 14V (typ)        |

CF bit set the C\_FET pin output state. If the short current is detected, the CF bit is automatically cleared tot "0". Because the CF bit is not automatically set "1" even if the state is changed from short detection to normal state, external MCU must set this bit "1".

| CF | Charge FET          | C_FET pin output |
|----|---------------------|------------------|
| 0  | OFF (initial value) | Hi-Z             |
| 1  | ON                  | 14V (typ)        |

DRV bit set the output current drive capacity of internal FET driver. If the DRV bit is set "1", the rising time of D\_FET, C\_FET pins is short.

The duration to set the DRV bit "1" should be set depend on the capacitance load of the D\_FET, C\_FET pins. DRV bit should be cleared to "0", after the D\_FET, C\_FET pin output level is fully risen to "H".

If the DRV bit is left "1", power consumption or the "H" output voltage of D\_FET, C\_FET might be higher than the level specified in the electrical characteristics.

| DRV | FET driver output capacity |
|-----|----------------------------|
| 0   | Normal (initial value)     |
| 1   | enhanced                   |

## 5. PSENSE REGISTER (ADRS = 04H)

|               | 7    | 6    | 5    | 4   | 3    | 2    | 1    | 0   |
|---------------|------|------|------|-----|------|------|------|-----|
| Bit name      | EPSH | IPSH | RPSH | PSH | EPSL | IPSL | RPSL | PSL |
| R/W           | R/W  | R/W  | R/W  | R   | R/W  | R/W  | R/W  | R   |
| Initial value | 0    | 0    | 0    | 0   | 0    | 0    | 0    | 0   |

PSENSE register set the parameters of comparators which detect charger connection/disconnection with PSENSE pin input.

Two comparators with difference threshold are connected to PSENSE pin to manage ON and OFF states of discharge FET.

For detecting charger disconnection in the state of discharge FET ON, low level threshold (0.2V (typ) ) type comparator is selected, because PSENSE pin voltage is clamped by the body-diode of charge FET.

Low level threshold type comparator is selected mainly for detecting charger open in the state of charge over-current detected,

Parameters of the low level threshold type comparator for detecting the charger open is set in EPSL, IPSL, and RPSL bits. Comparator output is assigned to PSL bit.

EPSL bit set the run/stop of the comparator for detecting charger open. If EPSL bit is set running,  $500k\Omega$  pull-up resistor is connected to PSENSE pin in the LSI.

| EPSL | State of comparator for detecting charger open | PSENSE pin status    |
|------|------------------------------------------------|----------------------|
| 0    | Stop (initial value)                           | Hi-Z (initial value) |
| 1    | Run                                            | 500kΩ pull-up        |

IPSL bit enables asserting the interrupt from /INTO pin, if the output of comparator detecting charger open (PSL bit) is changed from "0" to "1". IPSL bit should be set "1" more than 1 msec later from setting the EPSL bit "1".

| IPSL | Interrupt enable        |
|------|-------------------------|
| 0    | Disable (initial value) |
| 1    | enable                  |

RPSL bit indicates the interrupt assertion if the output of comparator detecting charger open (PSL bit) is changed from "0" to "1". To clear this interrupt, write "0" in the RPSL bit. Writing "1" in the RPSL bit is neglected. If IPSL bit is "0", RPSL bit is fixed to "0".

| RPSL | Interrupt occurred           |  |  |
|------|------------------------------|--|--|
| 0    | No interrupt (initial value) |  |  |
| 1    | Interrupted                  |  |  |

PSL bit indicates the state of charger connected. If the EPSL bit is "0", PSL bit is fixed to "0". Writing "1" in the PSL bit is neglected.

| PSL | Charger connection                | PSENSE pin voltage |
|-----|-----------------------------------|--------------------|
| 0   | Charger connected (initial value) | 0.2V or less       |
| 1   | Charger disconnected              | Larger than 0.2V   |

For detecting charger disconnection in the state of discharge FET OFF, high level threshold  $(V_{DD} \times 0.75)$  type comparator is selected, because PSENSE pin voltage rise up to power supply voltage  $(V_{DD})$ .

High level threshold comparator is selected mainly for detecting charger open if the status changes to power down state.

Parameters of the high level threshold type comparator for detecting the charger open is set in EPSH, IPSH, and RPSH bits. Comparator output is assigned to PSH bit.

EPSH bit set the run/stop of the comparator for detecting charger open. If EPSH bit is set running,  $500k\Omega$  pull-up resistor is connected to PSENSE pin in the LSI.

| EPSH | State of comparator for detecting charger open | PSENSE pin status    |
|------|------------------------------------------------|----------------------|
| 0    | Stop (initial value)                           | Hi-Z (initial value) |
| 1    | Running                                        | 500kΩ pull-up        |

IPSH bit enables asserting the interrupt from /INTO pin, if the output of comparator detecting charger open (PSH bit) is changed from "0" to "1". IPSH bit should be set "1" more than 1 msec later from setting the EPSH bit "1".

|   | IPSH | Interrupt enable        |  |
|---|------|-------------------------|--|
| Γ | 0    | Disable (initial value) |  |
| Γ | 1    | enabled                 |  |

RPSH bit indicates the interrupt assertion if the output of comparator detecting charger open (PSH bit) is changed from "0" to "1". To clear this interrupt, write "0" in the RPSH bit. Writing "1" in the RPSH bit is neglected. If IPSH bit is "0", RPSH bit is fixed to "0".

| RPSH | Interrupt occurred           |  |
|------|------------------------------|--|
| 0    | No interrupt (initial value) |  |
| 1    | interrupted                  |  |

PSH bit indicates the state of charger connected. If the EPSH bit is "0", PSH bit is fixed to "0". Writing "1" in the PSH bit is neglected.

| PSH | Charger connection                | PSENSE pin voltage                |
|-----|-----------------------------------|-----------------------------------|
| 0   | Charger connected (initial value) | V <sub>DD</sub> ×0.75 or less     |
| 1   | Charger disconnected              | Larger than V <sub>DD</sub> ×0.75 |

## 6. RSENSE REGISTER (ADRS = 05H)

|               | 7   | 6   | 5   | 4  | 3   | 2   | 1   | 0  |
|---------------|-----|-----|-----|----|-----|-----|-----|----|
| Bit name      | ESC | ISC | RSC | SC | ERS | IRS | RRS | RS |
| R/W           | R/W | R/W | R/W | R  | R/W | R/W | R/W | R  |
| Initial value | 0   | 0   | 0   | 0  | 0   | 0   | 0   | 0  |

RSENSE register set the parameters of detecting short current and the parameters of comparator which detect load connection/disconnection with RSENSE pin input.

ESC bit set the run/stop of the circuit detecting short current.

| ESC | Status of the circuit detecting |  |
|-----|---------------------------------|--|
|     | short current                   |  |
| 0   | Stop (initial value)            |  |
| 1   | Run                             |  |

ISC bit enables asserting the interrupt from /INTO pin, if the short current is detected.

| ISC | Interrupt enable        |  |
|-----|-------------------------|--|
| 0   | Disable (initial value) |  |
| 1   | enable                  |  |

RSC bit indicates the interrupt assertion if the short current is detected. To clear the interrupt, write "0" in the RSC bit. Writing "1" in the RSC bit is neglected. If ISC bit is "0", RSC bit is fiexed to "0".

| RSC | Interrupt occurred           |  |
|-----|------------------------------|--|
| 0   | No interrupt (initial value) |  |
| 1   | interrupted                  |  |

SC bit indicates the output from the comparator detecting short current.

If the SC bit is changed from "0" to "1", charging the capacitor connected to CDLY pin is started. If this charging is finished, the RSC bit is automatically changed to "1" and the DF bit and the CF bit in the FET register is automatically cleared to "0". If the short current status is cleared before charging the capacitor connected to CDLY pin is finished, charging the CDLY pin is stopped and the CDLY pin is fixed to GND level.

If the ESC bit is "0", SC bit is fixed to "0". Writing "1" in the SC bit is neglected.

| 2001110 0 | , see one is initial to the time in                     | m me se en is negretten.                    |
|-----------|---------------------------------------------------------|---------------------------------------------|
| SC        | Status of the comparator output detecting short current | ISP-ISM voltage                             |
| 0         | Short current is not detected (initial value)           | Short current detecting voltage or lower    |
| 1         | Short current is detected                               | Higher than short current detecting voltage |

Short current detecting delay time is set with the charging time of capacitor  $C_{DLY}$  which is connected to CDLY pin; calculated with following formula.

Short current detecting delay time  $t_{sc}$  [ $\mu s$ ] =  $C_{DLY}[nF] \times 100$ 

ERS bit set the run/stop of the comparator for detecting load open. If ERS bit is set running,  $2M\Omega$  pull-down resistor is connected to RSENSE pin in the LSI.

| ERS | State of comparator for detecting load open | RSENSE pin status    |
|-----|---------------------------------------------|----------------------|
| 0   | Stop (initial value)                        | Hi-Z (initial value) |
| 1   | Running                                     | 2MΩ pull-down        |

IRS bit enables asserting the interrupt from /INTO pin, if the output of comparator detecting load open (RS bit) is changed from "0" to "1". IRS bit should be set "1" more than 1 msec later from setting the ERP bit "1".

| IRS | Interrupt enable        |
|-----|-------------------------|
| 0   | Disable (initial value) |
| 1   | enabled                 |

RRS bit indicates the interrupt assertion if he output of comparator detecting load open(RS bit) is changed from "0" to "1". To clear this interrupt, write "0" in the RRS bit. Writing "1" in the RRS bit is neglected. If IRS bit is "0", RRS bit is fixed to "0".

| RRS | Interrupt occurred           |
|-----|------------------------------|
| 0   | No interrupt (initial value) |
| 1   | interrupted                  |

RS bit indicates the state of load connected. If the ERS bit is "0", RS bit is fixed to "0". Writing "1" in the RS bit is neglected.

| 010 10 110 5100 |                                |                    |
|-----------------|--------------------------------|--------------------|
| RS              | Load connection                | RSENSE pin voltage |
| 0               | Load connected (initial value) | 2.4V or higher     |
| 1               | Load disconnected              | Lower than 2.4V    |

## 7. POWER REGISTER (ADRS = 06H)

|               | 7     | 6 | 5 | 4    | 3 | 2 | 1 | 0   |
|---------------|-------|---|---|------|---|---|---|-----|
| Bit name      | PUPIN | _ | _ | PDWN | _ | _ | _ | PSV |
| R/W           | R     | R | R | R/W  | R | R | R | R/W |
| Initial value | 0     | 0 | 0 | 0    | 0 | 0 | 0 | 0   |

Power register control the power save and the power down.

PSV bit set the state transition to power save.

| PSV | Power save                   |
|-----|------------------------------|
| 0   | Normal state (initial value) |
| 1   | Power save state             |

In the power save state, circuits for VREG output and VREF output is operating, cell voltage measuring and current measuring is stopped, and the power consumption is reduced. FET driving and short detecting circuit works in the power save state. Comparators in the PSENSE pin and the RSENSE pin are stopped.

Clearing the PSV bit to "0" and the status is recovered from power save state to normal state. To set the comparators in the PSENSE pin and the RSENSE pin running, set these comparators to run after recovering from the power save state.

PDWN bit set the state transition to power down

| PDWN | DWN Power down               |  |  |  |  |
|------|------------------------------|--|--|--|--|
| 0    | Normal state (initial value) |  |  |  |  |
| 1    | Power down state             |  |  |  |  |

If the PDWN bit is set "1",  $500k\Omega$  pull-up resistor is automatically connected to PSENSE pin in the LSI and all the circuit is stopped, and the /RES pin output is "L".

Before setting the PDWN bit "1", C\_FET and D\_FET should be set OFF and charger disconnection should be confirmed with the PSENSE register. When the /PUPIN pin input is "L", even if PDOWN bit is set to "1", the state doesn't get changed to power-down until the /PUPIN pin input rises to "H". Before setting the PDWN bit "1", it should be confirmed that /PUPIN pin is not "L" by reading the PUPIN bit.

| PUPIN | /PUPIN pin state |
|-------|------------------|
| 0     | "H" level        |
| 1     | "L" level        |

If charger connection is detected with PSENSE pin or if /PUPIN pin is asserter "L" input, the LSI is recovered from power down state to normal state.

In the power down state, VREG output which is power supply for external micro-computer is set GND level. In recovering from power down state, every initial setting should be held after VREG is fully risen and after /RES pin output is fully changed from "L" level to "H" level.

## 8. STATUS REGISTER (ADRS = 07H)

|               | 7   | 6   | 5    | 4    | 3   | 2   | 1  | 0  |
|---------------|-----|-----|------|------|-----|-----|----|----|
| Bit name      | RSC | RRS | RPSH | RPSL | INT | PSV | CF | DF |
| R/W           | R   | R   | R    | R    | R   | R   | R  | R  |
| Initial value | 0   | 0   | 0    | 0    | 0   | 0   | 0  | 0  |

STATUS register indicates each status.

DF bit indicates the D\_FET pin output status.

| DF | D_FET pin status    |
|----|---------------------|
| 0  | OFF (initial value) |
| 1  | ON                  |

CF bit indicates the C\_FET pin output status.

|    | <u></u>             |
|----|---------------------|
| CF | C_FET pin status    |
| 0  | OFF (initial value) |
| 1  | ON                  |

PSVbit indicates the power save state.

|     | 1                            |
|-----|------------------------------|
| PSV | Power save state             |
| 0   | Normal state (initial value) |
| 1   | Power save state             |

INT bit indicates the /INTO pin output status.

| INT | /INTO pin output status      |
|-----|------------------------------|
| 0   | No interrupt (initial value) |
| 1   | Interrupted                  |

RPSL bit indicates interrupt status of charger disconnecting interrupt if charge over-current detected.

| L | RPSL | Status of charger disconnecting interrupt if charge over-current detected. |
|---|------|----------------------------------------------------------------------------|
| Ī | 0    | No interrupt (initial value)                                               |
|   | 1    | Charger disconnecting interrupt                                            |

RPSH bit indicates interrupt status of charger disconnecting interrupt if the status is power down.

| RPSH | Status of charger disconnecting interrupt if the status is power down |
|------|-----------------------------------------------------------------------|
| 0    | No interrupt (initial value)                                          |
| 1    | Charger disconnecting interrupt                                       |

RRS bit indicates interrupt status of load disconnecting interrupt

| RRS | Status of load disconnecting interrupt |
|-----|----------------------------------------|
| 0   | No interrupt (initial value)           |
| 1   | Load disconnecting interrupt           |

RSC bit indicates interrupt status of short current detecting interrupt.

| maleates interrupt status of short current detecting interrupt. |                                             |  |  |  |  |  |
|-----------------------------------------------------------------|---------------------------------------------|--|--|--|--|--|
| RSC                                                             | Status of short current detecting interrupt |  |  |  |  |  |
| 0                                                               | No interrupt (initial value)                |  |  |  |  |  |
| 1                                                               | Short current detecting interrupt.          |  |  |  |  |  |

## 9. CBALH REGISTER (ADRS = 08H)

|               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0   |
|---------------|------|------|------|------|------|------|------|-----|
| Bit name      | SW16 | SW15 | SW14 | SW13 | SW12 | SW11 | SW10 | SW9 |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0   |

CBALH register set the cell balancing switches turning ON/OFF of upper 8 cells.

| SW16 | SW15 | SW14 | SW13 | SW12 | SW11 | SW10 | SW9 | Switch ON/OFF                     |
|------|------|------|------|------|------|------|-----|-----------------------------------|
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0   | Upper 8 cells OFF (initial value) |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1   | V9-V8 pin switch ON               |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0   | V10-V9 pin switch ON              |
| 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0   | V11-V10 pin switch ON             |
| 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0   | V12-V11 pin switch ON             |
| 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0   | V13-V12 pin switch ON             |
| 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0   | V14-V13 pin switch ON             |
| 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0   | V15-V14 pin switch ON             |
| 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0   | V16-V15 pin switch ON             |

More than one switch can be turned on in the same time, but following settings are inhibited because internal cell balancing switch might be broken.

- (1) Side-by-side cell balancing switches are inhibited to be turned on in the same time.
- (2) the cell balancing switches of both side of a cell balancing switch which is turned off is inhibited to be turned on in the same time.



IC heats by cell balancing current and cell balancing switch resistor, restrict the number of switches of ON and time of ON, in order to keep the power consumption of cell balancing switch less than allowable power dissipation,

If cell voltage is outputted from VMON pin, the voltage of a cell whose cell balancing switch is turned on is measured as the voltage difference between two ports of cell balancing switch.

## 10. CBALL REGISTER (ADRS = 09H)

|               | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------------|-----|-----|-----|-----|-----|-----|-----|-----|
| Bit name      | SW8 | SW7 | SW6 | SW5 | SW4 | SW3 | SW2 | SW1 |
| R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

CBALL register set the cell balancing switches turning ON/OFF of lower 8 cells.

| SW8~SW1 | bit sets | switches | turning | ON/OFF | of each cell. |
|---------|----------|----------|---------|--------|---------------|
|---------|----------|----------|---------|--------|---------------|

| SW8 | SW7 | SW6 | SW5 | SW4 | SW3 | SW2 | SW1 | Switch ON/OFF                        |
|-----|-----|-----|-----|-----|-----|-----|-----|--------------------------------------|
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | lower 8 cells OFF<br>(initial value) |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | V1-V0 pin switch ON                  |
| 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | V2-V1 pin switch ON                  |
| 0   | 0   | 0   | 0   | 0   | 1   | 0   | 0   | V3-V2 pin switch ON                  |
| 0   | 0   | 0   | 0   | 1   | 0   | 0   | 0   | V4-V3 pin switch ON                  |
| 0   | 0   | 0   | 1   | 0   | 0   | 0   | 0   | V5-V4 pin switch ON                  |
| 0   | 0   | 1   | 0   | 0   | 0   | 0   | 0   | V6-V5 pin switch ON                  |
| 0   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | V7-V6 pin switch ON                  |
| 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | V8-V7 pin switch ON                  |

More than one switch can be turned on in the same time, but following settings are inhibited because internal cell balancing switch might be broken.

- (1) Side-by-side cell balancing switches are inhibited to be turned on in the same time.
- (2) the cell balancing switches of both side of a cell balancing switch which is turned off is inhibited to be turned on in the same time.



IC heats by cell balancing current and cell balancing switch resistor, restrict the number of switches of ON and time of ON, in order to keep the power consumption of cell balancing switch less than allowable power dissipation,

If cell voltage is outputted from VMON pin, the voltage of a cell whose cell balancing switch is turned on is measured as the voltage difference between two ports of cell balancing switch.

ON

**OFF** 

## 11. SETSC REGISTER (ADRS = 0AH)

|               | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0   |
|---------------|---|---|---|---|---|---|-----|-----|
| Bit name      | ĺ | _ | - | _ | _ | ı | SC1 | SC0 |
| R/W           | R | R | R | R | R | R | R/W | R/W |
| Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0   | 0   |

SETSC register sets the short current detecting voltage.

Short current detecting voltage is selected with SC0 and SC1 bit depend on current sensing resistor value

| SC1 | SC0 | SC0 Short current detecting voltage Short current detecting current Current sensing resistor value = 3 |        |  |  |  |  |  |
|-----|-----|--------------------------------------------------------------------------------------------------------|--------|--|--|--|--|--|
| 0   | 0   | 0.1V (initial value)                                                                                   | 33.3A  |  |  |  |  |  |
| 0   | 1   | 0.2V                                                                                                   | 66.6A  |  |  |  |  |  |
| 1   | 0   | 0.3V                                                                                                   | 100A   |  |  |  |  |  |
| 1   | 1   | 0.4V                                                                                                   | 133.3A |  |  |  |  |  |

## • CONNECTING POWER SUPPLY (VDDP, VDD, VDD\_SW)

VDDP pin is the power supply pin only for internal 3.3V regulator (VREG pin, VREF pin). If the output current of 3.3V regulator is large, it is recommended to make the voltage drop of RC filter resistor (for removing noise at the VDDP pin) smaller than 1V.

VDD\_SW pin is the power supply pin only for cell selection switches and cell balancing switches. Connect this pin to VDD via  $51\Omega$  resistor.

VDD pin is the power supply pin for all the circuit other than internal 3.3V regulator and cell selection switches and cell balancing switches.



## POWER-ON / POWER-OFF SEQUENCE

POWER-ON: Recommended battery connecting sequence is; connect the GND first, then connect the VDD, VDDP, VDD\_SW, and after doing that connect each cells from lower level.

When the sequence is not kept, absolute maximum rating is exceeded across the LSI and it may damage input pins of  $V_{n+1}$  pin and  $V_n$ .

POWER-OFF: Recommended battery disconnecting sequence is; disconnect each cell from higher level first, then disconnect the VDD, VDDP, VDD\_SW, and lastly disconnect the GND.

And also in testing and evaluating with using a battery simulator cases, pay attention to the connect and disconnect sequence not to make an excessive voltage to absolute maximum rating of each  $V_{n+1}$  pin and  $V_n$  pin.

As shown in the diagram bellow, it is recommend to use Zener diode circuit for input pin protection. Prior to decision, however, it is suggested that a good enough evaluation should be performed with Zener diode.



Prior to battery connection to  $V_n$  pins of LSI, all of cell must be in a serial connection each other. Connecting of individual battery cells to  $V_n$  pins of LSI without being a serial connection is forbidden because there is a possibility that absolute maximum rating is exceeded across the LSI and it may damage input pins of  $V_{n+1}$  and  $V_n$ .

Power supply voltage rising time of power-on, power off order, power supply voltage falling time of power-off is not defined.

Following the power-on, the ML5238 normally enter into normal state. ML5238 may rarely enter into the Power down state by the chattering or another reason during the connection of the battery cells. In this case, input the voltage lower than or equal to the Detecting charger connection PSENSE pin voltage ( $V_{PC}$ ) to PSENSE pins, or input the "L" level to the /PUPIN pin, in order to power-up.

Else after the power-on or after the power-up, cell voltage measurement and current measurement should be done after the internal analog circuit is settled. To get the settling time of analog circuit, confirm the output settling time of VREF pin, VMON pin, and IMON pin in the application system.

#### • CELL CONNECTING

If the number of connected cells is less than 16, connecting order in following table is recommended.

| Number of |        | V15 to |      |      |      |      |      |      |      |      |      |      |
|-----------|--------|--------|------|------|------|------|------|------|------|------|------|------|
| Connected | V16    | V10    | V9   | V8   | V7   | V6   | V5   | V4   | V3   | V2   | V1   | V0   |
| cells     |        |        |      |      |      |      |      |      |      |      |      |      |
| 15        | VDD_SW | cell   | cell | cell | cell | cell | cell | cell | cell | cell | cell | cell |
| 14        | VDD_SW | cell   | cell | cell | cell | cell | cell | cell | cell | cell | cell | GND  |
| 13        | VDD_SW | cell   | cell | cell | cell | cell | cell | cell | cell | cell | GND  | GND  |
| 12        | VDD_SW | cell   | cell | cell | cell | cell | cell | cell | cell | GND  | GND  | GND  |
| 11        | VDD_SW | cell   | cell | cell | cell | cell | cell | cell | GND  | GND  | GND  | GND  |
| 10        | VDD_SW | cell   | cell | cell | cell | cell | cell | GND  | GND  | GND  | GND  | GND  |
| 9         | VDD_SW | cell   | cell | cell | cell | cell | GND  | GND  | GND  | GND  | GND  | GND  |
| 8         | VDD_SW | cell   | cell | cell | cell | GND  |
| 7         | VDD_SW | cell   | cell | cell | GND  |
| 6         | VDD_SW | cell   | cell | GND  |
| 5         | VDD_SW | cell   | GND  |

#### ■ EXAMPLE OF APPLICATION CIRCUIT

(10 cells, charge/discharge path is isolated)



## PARTS LIST

| Symbol            | Value         |  |  |
|-------------------|---------------|--|--|
| $R_{VDD}$         | 510Ω          |  |  |
| $C_VDD$           | 10μF or more  |  |  |
| R <sub>VDDP</sub> | 100Ω          |  |  |
| $C_{VDDP}$        | 10μF or more  |  |  |
| Rsw               | 51Ω           |  |  |
| RCEL              | 18Ω or more   |  |  |
| CCEL              | 0.1μF or more |  |  |
| Rıs               | 3mΩ           |  |  |

| Symbol                              | Value       |  |  |  |
|-------------------------------------|-------------|--|--|--|
| RISIN                               | 1kΩ         |  |  |  |
| CISIN, CRES                         | 0.1μF       |  |  |  |
| C <sub>REG</sub> , C <sub>REF</sub> | 4.7μF       |  |  |  |
| $C_DLY$                             | 1nF to 10nF |  |  |  |
| CPUP                                | 1μF         |  |  |  |
| Rg                                  | 10kΩ        |  |  |  |
| Rgs                                 | 1ΜΩ         |  |  |  |
| R <sub>RS</sub>                     | 10kΩ        |  |  |  |
| Rps                                 | 1kΩ         |  |  |  |

Notice: Example of application circuit and the recommend value to parts list shall not be guaranteed performance under all of conditions. Prior to decision, however, it is suggested that a good enough evaluation should be done.

## ■ PACKAGE DIMENSIONS



## Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact ROHM's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

## ■ REVISION HISTORY

|              |              | Page     |         |                                                      |  |
|--------------|--------------|----------|---------|------------------------------------------------------|--|
| Document No. | Date         | Previous | Current | Description                                          |  |
|              |              | Edition  | Edition |                                                      |  |
| FEDL5238-01  | 2013.04.24   | _        | _       | First Edition                                        |  |
| FEDL5238-02  | 2013.05.16   | 1        | 1       | "Note" is revised.                                   |  |
| FEDL5238-03  | 2013.06.06   | 1,30     | 1,30    | "Note" and "Notice" are revised.                     |  |
| FEDL5238-04  | 2013.09.25   | 5        | 5       | Absolute maximum rating:                             |  |
|              |              | 5        | 5       | Add notice to Input voltage V <sub>IN1</sub>         |  |
|              |              |          |         | Power-on, Power-off sequence :                       |  |
|              |              | 26       | 26      | Add notice to damage and recommend circuit for       |  |
|              |              |          |         | input pin protection.                                |  |
|              |              | 27       | 27      | Example of application circuit :                     |  |
|              |              | 21       | 21      | Add Zener diode for input pin protection.            |  |
| FEDL5238-05  | 2014.01.22   | 6        | 6       | Symbols of "FET "H" output voltage" and "FET         |  |
|              |              | 0        | U       | "L" output voltage" are corrected.                   |  |
|              |              | 28       | 28      | Package dimension is revised.                        |  |
| FEDL5238-06  | 2014.03.12   |          |         | Detection Voltage Characteristics(TA=25°C):          |  |
|              |              |          |         | Minimum and Maximum rating of short current          |  |
|              |              |          |         | detecting voltage at SC1,SC0 bit =(0,0) are          |  |
|              |              | 7        | 7       | revised.                                             |  |
|              |              | ,        | ,       | Detection Voltage Characteristics(TA=-10~60°C):      |  |
|              |              |          |         | Minimum and Maximum rating of short current          |  |
|              |              |          |         | detecting voltage at SC1,SC0 bit =(0,0) are          |  |
|              |              |          |         | revisd.                                              |  |
| FEDL5238-07  | 2016.01.12   | 8        | 8       | Voltage and Current Monitoring Characteristics,      |  |
|              |              |          |         | Cell voltage measurement range is added              |  |
| FEDL5238-08  | 2020.04.10   | 3        | 3       | V16 pin description is revised.                      |  |
|              |              | 27       | 27      | Application circuit exapmle; capacitor connection of |  |
|              |              |          |         | lowest cell is modified.                             |  |
| FEDL5238-09  | 2020.12.1    | -        | -       | Changed Company name                                 |  |
|              |              | 30       | 30      | Changed "Notes"                                      |  |
| FEDL5238-10  | 2023.6.9     | 28       | 28      | Changed "Package dimensions"                         |  |
| FEDL5238-11  | Jan. 9, 2024 | 1        | 1       | Add Application Part number, Delete notes            |  |
|              |              | 30       | 30      | Add Notes                                            |  |

#### Notes

- 1) When using LAPIS Technology Products, refer to the latest product information and ensure that usage conditions (absolute maximum ratings\*1, recommended operating conditions, etc.) are within the ranges specified. LAPIS Technology disclaims any and all liability for any malfunctions, failure or accident arising out of or in connection with the use of LAPIS Technology Products outside of such usage conditions specified ranges, or without observing precautions. Even if it is used within such usage conditions specified ranges, semiconductors can break down and malfunction due to various factors. Therefore, in order to prevent personal injury, fire or the other damage from break down or malfunction of LAPIS Technology Products, please take safety at your own risk measures such as complying with the derating characteristics, implementing redundant and fire prevention designs, and utilizing backups and fail-safe procedures.
  - \*1: Absolute maximum ratings: a limit value that must not be exceeded even momentarily.
- 2) The Products specified in this document are not designed to be radiation tolerant.
- 3) Descriptions of circuits, software and other related information in this document are provided only to illustrate the standard operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. And the peripheral conditions must be taken into account when designing circuits for mass production. LAPIS Technology disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, and other related information.
- 4) No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of LAPIS Technology or any third party with respect to LAPIS Technology Products or the information contained in this document (including but not limited to, the Product data, drawings, charts, programs, algorithms, and application examples, etc.). Therefore, LAPIS Technology shall have no responsibility whatsoever for any dispute, concerning such rights owned by third parties, arising out of the use of such technical information.
- 5) LAPIS Technology intends our Products to be used in a way indicated in this document. Please be sure to contact a ROHM sales office if you consider the use of our Products in different way from original use indicated in this document. For use of our Products in medical systems, please be sure to contact a LAPIS Technology representative and must obtain written agreement. Do not use our Products in applications which may directly cause injuries to human life, and which require extremely high reliability, such as aerospace equipment, nuclear power control systems, and submarine repeaters, etc. LAPIS Technology disclaims any and all liability for any losses and damages incurred by you or third parties arising by using the Product for purposes not intended by us without our prior written consent.
- 6) All information contained in this document is subject to change for the purpose of improvement, etc. without any prior notice. Before purchasing or using LAPIS Technology Products, please confirm the latest information with a ROHM sales office. LAPIS Technology has used reasonable care to ensure the accuracy of the information contained in this document, however, LAPIS Technology shall have no responsibility for any damages, expenses or losses arising from inaccuracy or errors of such information.
- 7) Please use the Products in accordance with any applicable environmental laws and regulations, such as the RoHS Directive. LAPIS Technology shall have no responsibility for any damages or losses resulting non-compliance with any applicable laws or regulations.
- 8) When providing our Products and technologies contained in this document to other countries, you must abide by the procedures and provisions stipulated in all applicable export laws and regulations, including without limitation the US Export Administration Regulations and the Foreign Exchange and Foreign Trade Act.
- Please contact a ROHM sales office if you have any questions regarding the information contained in this document or LAPIS Technology's Products.
- 10) This document, in part or in whole, may not be reprinted or reproduced without prior consent of LAPIS Technology.

 $(Note) \ ``LAPIS\ Technology"\ as\ used\ in\ this\ document\ means\ LAPIS\ Technology\ Co.,\ Ltd.$ 

Copyright 2013 – 2024 LAPIS Technology Co., Ltd.

## LAPIS Technology Co., Ltd.

2-4-8 Shinyokohama, Kouhoku-ku, Yokohama 222-8575, Japan https://www.lapis-tech.com/en/