# 5A, 17V, 600kHz Synchronous, COT Step-Down Converter in 2x2mm QFN

# The Future of Analog IC Technology

#### DESCRIPTION

The MP1655 is a fully integrated, high-frequency, synchronous, rectified, step-down, switch-mode converter with internal power MOSFETs. The MP1655 offers a very compact solution that achieves 5A of continuous output current with excellent load and line regulation over a wide input range. The MP1655 uses synchronous mode operation for higher efficiency over the output current load range.

Constant-on-time (COT) control operation provides very fast transient response, easy loop design, and very tight output regulation.

Full protection features include short-circuit protection (SCP), over-current protection (OCP), under-voltage protection (UVP), and thermal shutdown.

The MP1655 requires a minimal number of readily available, standard, external components and is available in a space-saving 6-pin QFN (2mmx2mm) package.

#### **FEATURES**

- Wide 4.2V to 17V Operating Input Range
- $59m\Omega/27m\Omega$  Low  $R_{DS(ON)}$  Internal Power MOSFETs
- 210µA Low I<sub>Q</sub> Current
- High-Efficiency Synchronous Mode Operation
- Power-Save Mode at Light Load
- Fast Load Transient Response
- 600kHz Switching Frequency
- Internal Soft Start (\$\$S\$)
- Over-Current Protection (OCP) and Hiccup
- Thermal Shutdown
- Output Adjustable from 0.8V
- Available in a QFN-6 (2mmx2mm) Package

#### **APPLICATIONS**

- Security Cameras
- Digital Set-Top Boxes
- Flat-Panel Television and Monitors
- General Purposes

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

# TYPICAL APPLICATION



#### Efficiency

 $V_{OUT} = 3.3 \text{V}, L = 2.2 \mu\text{H, DCR} = 11.4 \text{m}\Omega$ 



### **ORDERING INFORMATION**

| Part Number* | Package         | Top Marking |  |
|--------------|-----------------|-------------|--|
| MP1655GG     | QFN-6 (2mmx2mm) | See Below   |  |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP1655GG-Z)

#### **TOP MARKING**

**FJY** 

LLL

FJ: Product code of MP1655GG

Y: Year code LLL: Lot number

# PACKAGE REFERENCE





| <b>ABSOLUTE MAXIN</b>              | MUM RATINGS (1)                 |
|------------------------------------|---------------------------------|
| V <sub>IN</sub>                    | 0.3V to 18V                     |
| V <sub>SW</sub> 0.3V (-0.6V for <  |                                 |
|                                    | to 18V (19V for <10ns)          |
| V <sub>BST</sub>                   | V <sub>SW</sub> + 5V            |
| V <sub>EN</sub>                    | 0.3V to 5V <sup>(2)</sup>       |
| All other pins                     | 0.3V to 5V                      |
| Continuous power dissipa           |                                 |
|                                    | 2.8W                            |
| Junction temperature               | 150°C                           |
| Lead temperature                   | 260°C                           |
| Storage temperature                | 65°C to 150°C                   |
| Recommended Opera                  | nting Conditions (4)            |
| Supply voltage (V <sub>IN</sub> )  | 4.2V to 17V                     |
| Output voltage (V <sub>OUT</sub> ) | 0.8V to $V_{IN} x D_{MAX}$      |
|                                    | or 10V max                      |
| Operating junction temp.           | (T <sub>J</sub> )40°C to +125°C |

#### Thermal Resistance

| QFN-6 (2mmx2mm)         | $oldsymbol{	heta}$ JA | $oldsymbol{	heta}$ JC |
|-------------------------|-----------------------|-----------------------|
| EV1655-G-00A (5)        | . 44                  | 15 °C/W               |
| JESD51-7 <sup>(6)</sup> | . 80                  | 16 °C/W               |

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- 2) For details on EN's ABS max rating, refer to the EN Control section on page 13.
- The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance  $\theta_{\text{JA}},$  and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  $(MAX)-T_A)/\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- Measured on EV1655-G-00A, 4-layer PCB
- Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 12V$ ,  $T_J = -40$ °C to +125°C  $^{(7)}$ , typical value is tested at  $T_J = +25$ °C, unless otherwise noted.

| Parameter                                                  | Symbol                 | Condition                                     | Min  | Тур | Max  | Units |
|------------------------------------------------------------|------------------------|-----------------------------------------------|------|-----|------|-------|
| Supply current (shutdown)                                  | I <sub>IN</sub>        | V <sub>EN</sub> = 0V                          |      |     | 10   | μΑ    |
| Supply current (quiescent)                                 | lα                     | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 0.85V | 170  | 210 | 250  | μΑ    |
| HS switch on resistance                                    | HS <sub>RDS(ON)</sub>  | V <sub>BST-SW</sub> = 3.3V                    |      | 59  |      | mΩ    |
| LS switch on resistance                                    | LS <sub>RDS(ON)</sub>  |                                               |      | 27  |      | mΩ    |
| Switch leakage                                             | SWLKG                  | V <sub>EN</sub> = 0V, V <sub>SW</sub> =12V    |      |     | 10   | μΑ    |
| Valley current limit                                       | Іыміт                  | Vout = 0V                                     |      | 6.5 |      | Α     |
| ZCD                                                        | I <sub>ZCD</sub>       | Vouτ = 3.3V, Lo = 2.2μH,<br>Ιουτ = 0A         | -250 | 20  | 250  | mA    |
| Oscillator frequency                                       | f <sub>SW</sub>        | V <sub>FB</sub> = 0.75V                       | ^    | 600 |      | kHz   |
| Minimum on time (8)                                        | T <sub>ON_MIN</sub>    |                                               | ~    | 45  |      | ns    |
| Minimum off time (8)                                       | T <sub>OFF_MIN</sub>   |                                               | O>   | 180 |      | ns    |
| Feedback voltage                                           | V <sub>REF</sub>       | $T_J = +25^{\circ}C$                          | 793  | 805 | 817  | mV    |
| Feedback current                                           | I <sub>FB</sub>        | . 0                                           | ,    | 10  | 100  | nA    |
| FB UV threshold (H to L)                                   | V <sub>UV_th</sub>     | Hiccup entry                                  |      | 75% |      | Vref  |
| Hiccup duty cycle (8)                                      | D <sub>Hiccup</sub>    |                                               |      | 25  |      | %     |
| EN rising threshold                                        | V <sub>EN_RISING</sub> | _1                                            | 1.14 | 1.2 | 1.26 | V     |
| EN hysteresis                                              | V <sub>EN_HYS</sub>    |                                               |      | 100 |      | mV    |
| EN input current                                           | I <sub>EN</sub>        | V <sub>EN</sub> = 2V                          |      | 2   |      | μΑ    |
| V <sub>IN</sub> under-voltage lockout threshold rising     | INUV <sub>Vth</sub>    |                                               | 3.7  | 4   | 4.18 | V     |
| V <sub>IN</sub> under-voltage lockout threshold hysteresis | INUV <sub>HYS</sub>    | 77                                            |      | 330 |      | mV    |
| Soft-start period                                          | T <sub>SS</sub>        | , , ,                                         | 1.6  | 2.5 | 3    | ms    |
| Thermal shutdown (8)                                       | 7SD                    |                                               |      | 150 |      | °C    |
| Thermal hysteresis (8)                                     | TSDHYs                 |                                               |      | 20  |      | °C    |

<sup>7)</sup> Guaranteed by over-temperature correlation, not tested in production.8) Guaranteed by design and engineering sample characterization.



#### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 2.2 $\mu$ H,  $T_A$  = +25°C, unless otherwise noted.



© 2018 MPS. All Rights Reserved.



 $V_{IN} = 12V$ ,  $V_{OUT} = 3.3V$ ,  $L = 2.2\mu H$ ,  $T_A = +25$ °C, unless otherwise noted.



LOAD CURRENT(A)

INPUT VOLTAGE (V)



 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 2.2 $\mu$ H,  $T_A$  = +25°C, unless otherwise noted.

# Output Current Derating vs. Ambient Temperature

 $V_{IN} = 12V$ ,  $T_J < 125$ °C, four-layer PCB, size: 6.4cm x 6.4cm.



# Output Current Derating vs. Ambient Temperature

 $V_{IN} = 5V$ ,  $T_J < 125$ °C, four-layer PCB, size: 6.4cm x 6.4cm.



AMBIENT TEMPERATURE(°C)



 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 2.2 $\mu$ H,  $T_A$  = +25°C, unless otherwise noted.





 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 2.2 $\mu$ H,  $T_A$  = +25°C, unless otherwise noted.





 $V_{IN} = 12V$ ,  $V_{OUT} = 3.3V$ ,  $L = 2.2\mu H$ ,  $T_A = +25$ °C, unless otherwise noted.

#### **Load Transient Response**

 $I_{OUT} = 2.5 - 5A$ 



ROY LIECTEM DARY USE ORIX



#### **PIN FUNCTIONS**

| Package<br>Pin # | Name | Description                                                                                                                                                                                                                                                                                      |  |
|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1                | VIN  | <b>Supply voltage.</b> The MP1655 operates from a 4.2V to 17V input rail. A capacitor (C1) is required to decouple the input rail. Connect VIN using a wide PCB trace.                                                                                                                           |  |
| 2                | SW   | Switch output. Connect SW using a wide PCB trace.                                                                                                                                                                                                                                                |  |
| 3                | GND  | <b>System ground.</b> GND is the reference ground of the regulated output voltage. GND requires extra care during the PCB layout. Connect GND with copper traces and vias.                                                                                                                       |  |
| 4                | BST  | <b>Bootstrap.</b> Connect a capacitor and a resistor between SW and BST to form a floating supply across the high-side switch driver. Use a 1µF BST capacitor.                                                                                                                                   |  |
| 5                | EN   | <b>Enable.</b> Drive EN high to enable the MP1655. For automatic start-up, connect EN to VIN with a $100k\Omega$ pull-up resistor.                                                                                                                                                               |  |
| 6                | FB   | <b>Feedback</b> . Connect FB to the tap of an external resistor divider from the output to GND to set the output voltage. The frequency foldback comparator lowers the oscillator frequency when the FB voltage drops below 600mV to prevent current-limit runaway during a short-circuit fault. |  |

Total resisto
To



### **BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



#### **OPERATION**

The MP1655 is fully integrated, synchronous, rectified, step-down, switch mode converter. Constant-on-time (COT) control is employed to provide fast transient response and easy loop stabilization. At the beginning of each cycle, the high-side MOSFET (HS-FET) is turned on when the FB voltage (V<sub>FB</sub>) drops below the reference voltage (V<sub>REF</sub>). The HS-FET is turned on for a fixed interval determined by the one-shot on-timer. The on-timer is determined by both the output voltage and input voltage to make the switching frequency fairly constant over the input voltage range.

After the on period elapses, the HS-FET is turned off until the next period begins. By repeating operation this way, the converter regulates the output voltage.

Continuous conduction mode (CCM) is when the output current is high and the inductor current is always above zero amps. The low-side MOSFET (LS-FET) is turned on when the HS-FET is in its off state to minimize conduction loss. There is a dead short between the input and GND if both the HS-FET and LS-FET are turned on at the same time. This is called shoot-through. To avoid shoot-through, a dead time is generated internally between the HS-FET off and LS-FET on period or the LS-FET off and HS-FET on period.

When the MP1655 works in pulse-frequency modulation (PFM) mode during light-load operation, the MP1655 reduces the switching frequency automatically to maintain high efficiency, and the inductor current drops almost to zero. When the inductor current reaches zero, the low-side driver goes into tristate (Hi-Z). Therefore, the output capacitors discharge slowly to GND through the resistors R1 and R2. When  $V_{FB}$  drops below  $V_{REF}$ , the HS-FET is turned on. This operation improves device efficiency greatly when the output current is low.

Light-load operation is also called skip mode because the HS-FET does not turn on as frequently as it does during heavy-load conditions. The HS-FET turn-on frequency is a function of the output current. As the output current increases, the current modulator regulation time period becomes shorter, and the

HS-FET turns on more frequently. The switching frequency increases in turn. The output current reaches the critical level when the current modulator time is zero and can be determined with Equation (1):

$$I_{OUT} = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{2 \times L \times F_{SW} \times V_{IN}}$$
 (1)

The device reverts to pulse-width modulation (PWM) mode once the output current exceeds the critical level. Afterward, the switching frequency remains fairly constant over the output current range.

#### Enable (EN) Control

EN is a digital control pin that turns the regulator on and off. Drive EN high to turn on the regulator. Drive EN low to turn off the regulator. An internal  $1M\Omega$  resistor from EN to GND allows EN to be floated to shut down the chip

EN is clamped internally using a 2.8V series Zener diode (see Figure 2). Connecting the EN input through a pull-up resistor to VIN limits the EN input current to less than 100μA, preventing damage to the Zener diode.

For example, if connecting 12V to VIN, then  $R_{PULLUP} \ge (12V - 2.8V) / (100k\Omega + 35k\Omega) = 68\mu A$ .



Figure 2: Zener Diode between EN and GND

#### **Under-Voltage Lockout (UVLO)**

Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The MP1655 UVLO comparator monitors the output voltage of the internal regulator (VCC). The UVLO rising threshold is about 4V, while its falling threshold is 3.67V.

#### **Internal Soft Start (SS)**

Soft start prevents the converter output voltage from overshooting during start-up. When the chip starts up, the internal circuitry generates a soft-start voltage (SS) that ramps up from 0V to 1.2V. When SS is lower than REF, SS overrides REF, so the error amplifier uses SS as the reference. When SS exceeds REF, the



error amplifier uses REF as the reference. The SS time is set to 2.5ms internally.

# Over-Current Protection (OCP) and Short-Circuit Protection (SCP)

The MP1655 has a valley current-limit control. The inductor current is monitored during the LS-FET on state. When the sensed inductor current reaches the valley current limit, the low-side limit comparator turns over, the device enters over-current protection (OCP) mode, and the HS-FET waits until the valley current limit is removed before turning on again. Meanwhile, the output voltage drops until  $V_{FB}$  is below the under-voltage (UV) threshold (typically 75% below the reference). Once UV is triggered, the MP1655 enters hiccup mode to restart the part periodically.

During OCP, the device attempts to recover from the over-current fault with hiccup mode. This means that the chip disables the output power stage, discharges the soft start, and then attempts to soft start again automatically. If the over-current condition still remains after the soft start ends, the device repeats this operation cycle until the over-current condition is removed, and then the output rises back to the regulation level. OCP is a non-latch protection.

#### **Pre-Bias Start-Up**

The MP1655 is designed for monotonic start-up into pre-biased loads. If the output is pre-biased to a certain voltage during start-up, the BST voltage is refreshed and charged, and the voltage on the soft-start is charged as well. If the BST voltage exceeds its rising threshold voltage, and the soft-start voltage exceeds the sensed output voltage at FB, the part begins working normally.

#### **Thermal Shutdown**

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die temperature exceeds 150°C, the entire chip shuts down. When the temperature falls below its lower threshold (typically 130°C), the chip is enabled again.

#### Floating Driver and Bootstrap Charging

An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection with a rising threshold of 2.2V and a hysteresis of 150mV.  $V_{\rm IN}$  regulates the bootstrap capacitor voltage internally through D1, M1, C3, L1, and C2 (see Figure 3). If  $V_{\rm IN}$  -  $V_{\rm SW}$  exceeds 3.3V, U2 regulates M1 to maintain a 3.3V BST voltage across C3.



Figure 3: Internal Bootstrap Charger

#### Start-Up and Shutdown

If both  $V_{IN}$  and EN exceed their respective thresholds, the chip starts up. The reference block starts first, generating a stable reference voltage and current, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuits.

Three events can shut down the chip: EN low,  $V_{\text{IN}}$  low, and thermal shutdown. The shutdown procedure starts by blocking the signaling path initially to avoid any fault triggering. The internal supply rail is then pulled down.



#### APPLICATION INFORMATION

#### **Setting the Output Voltage**

The external resistor divider is used to set the output voltage. First, choose a value for R2. R2 should be chosen reasonably, since a small R2 leads to considerable quiescent current loss, while a large R2 makes FB noise sensitive. R1 can be determined with Equation (2)

$$R1 = \frac{V_{OUT} - V_{REF}}{V_{REF}} \times R2$$
 (2)

The feedback circuit is shown in Figure 4.



Figure 4: Feedback Network

Table 1 lists the recommended parameters for common output voltages.

**Table 1: Parameters Selection for Common** Output Voltages (9)

| V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) | RT (kΩ) | L (µH) |
|----------------------|---------|---------|---------|--------|
| 5                    | 40.2    | 7.68    | 51      | 3.3    |
| 3.3                  | 40.2    | 13      | 51      | 2.2    |
| 2.5                  | 40.2    | 19.1    | 76.8    | 2.2    |
| 1.8                  | 40.2    | 32.4    | 100     | 1.5    |
| 1.5                  | 40.2    | 45.3    | 147     | 1.5    |
| 1.2                  | 40.2    | 82      | 147     | 1      |
| 1                    | 20.5    | 84.5    | 249     | 1      |

#### Selecting the Inductor

An inductor is necessary for supplying constant current to the output load while being driven by the switched input voltage. A larger-value inductor results in less ripple current and lower output ripple voltage but also has a larger physical footprint, higher series resistance, and lower saturation current. A good rule for determining the inductance value is to design the peak-to-peak ripple current in the inductor to be between 30 - 60% of the maximum output current and to keep the peak inductor current below the maximum switch current limit. The

inductance value can be calculated with Equation (3):

$$L = \frac{V_{OUT}}{F_{SW} \times \Delta I_{L}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (3)

Where  $\Delta I_{\perp}$  is the peak-to-peak inductor ripple current.

The inductor should not saturate under the maximum inductor peak current. The peak inductor current can be calculated Equation (4):

$$I_{LP} = I_{OUT} + \frac{V_{OUT}}{2F_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (4)

#### Selecting the Input Capacitor

The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply AC current to the step-down converter while maintaining the DC input voltage. For the best performance, use ceramic capacitors placed as close to VIN as possible. Capacitors with X5R and X7R ceramic dielectrics are recommended because they are fairly stable with temperature fluctuations.

The capacitors must also have a ripple current rating greater than the maximum input ripple current of the converter. The input ripple current can be estimated with Equation (5):

$$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$
 (5)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , shown in Equation (6):

$$I_{CIN} = \frac{I_{OUT}}{2} \tag{6}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitance value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose the input capacitor that meets the specification.

For a detailed design circuit, refer to the Typical Application Circuits on page 18 to 20.

The input voltage ripple can be estimated with Equation (7):

$$\Delta V_{IN} = \frac{I_{OUT}}{F_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (7)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , shown in Equation (8):

$$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{F_{SW} \times C_{IN}}$$
 (8)

#### **Selecting the Output Capacitor**

An output capacitor is required to maintain the DC output voltage. Ceramic or POSCAP capacitors are recommended. The output voltage ripple can be estimated with Equation (9):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times F_{\text{SW}} \times C_{\text{OUT}}}) \quad (9)$$

In the case of ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output voltage ripple is caused mainly by the capacitance. For simplification, the output voltage ripple can be estimated with Equation (10):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times F_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - V_{\text{OUT}})$$
 (10)

The output voltage ripple caused by the ESR is very small.

In the case of POSCAP capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with Equation (11):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}} \quad (11)$$

Choosing a larger output capacitor can achieve a better load transient response, but the maximum output capacitor limitation should also be considered in the design application. If the output capacitor value is too high, the output voltage cannot reach the design value during the soft-start time and fails to regulate. The maximum output capacitor value ( $C_{o_max}$ ) can be limited approximately with Equation (12):

$$C_{\text{O\_MAX}} = (I_{\text{LIM\_AVG}} - I_{\text{OUT}}) \times T_{\text{ss}} / V_{\text{OUT}} \quad (12)$$

Where  $I_{\text{LIM\_AVG}}$  is the average start-up current during the soft-start period, and  $T_{\text{ss}}$  is the soft-start time.

#### **PCB Layout Guidelines**

Efficient layout of the switching power supplies is critical for stable operation. A poor layout design can result in poor line or load regulation and stability issues. For best results, refer to Figure 5 and follow the guidelines below.

- 1. Place the high current paths (GND, VIN, and SW) very close to the device with short, direct, and wide traces.
- 2. Place the input capacitor as close to VIN and GND as possible (within 1mm).
- 3. Place the external feedback resistors next to FB.
- Keep the switching node SW short and away from the feedback network.



Top Layer



Bottom Layer Figure 5: Recommended Layout



#### **Design Example**

Table 2 shows a design example when ceramic capacitors are applied.

| V <sub>IN</sub>  | 12V  |
|------------------|------|
| $V_{OUT}$        | 3.3V |
| l <sub>out</sub> | 5A   |

The detailed application schematics are shown in Figure 6 through Figure 12. The typical performance and waveforms are shown in the Typical Performance Characteristics section. For more devices applications, please refer to the related evaluation board datasheet.

FOR LEGERIND ARY USE ORDIN



### TYPICAL APPLICATION CIRCUITS



Figure 8:  $V_{IN} = 12V$ ,  $V_{OUT} = 2.5V/5A$ 



# **TYPICAL APPLICATION CIRCUITS (continued)**



Figure 11:  $V_{IN} = 12V$ ,  $V_{OUT} = 1.2V/5A$ 



# **TYPICAL APPLICATION CIRCUITS (continued)**



© 2018 MPS. All Rights Reserved.



#### **PACKAGE INFORMATION**

### QFN-6 (2mmx2mm)



**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.