# 4-Channel, Synchronous Boost RGBW LED Driver with I<sup>2</sup>C Interface #### DESCRIPTION The MP3320B is an 4-channel, synchronous boost RGBW LED driver that operates across a wide 2V to 5.5V input voltage voltage ( $V_{IN}$ ) range. Each channel can reach a maximum current of up to 102mA and a maximum output voltage ( $V_{OUT}$ ) of up to 5.4V. The MP3320B integrates an I<sup>2</sup>C interface with up to 16 configurable I<sup>2</sup>C addresses via an external resistor. Each channel can be enabled or disabled via the I<sup>2</sup>C. The MP3320B employs both separated pulsewidth modulation (PWM) dimming and analog dimming for each LED channel, as well as 10bit PWM dimming and 8-bit analog dimming for each channel. Phase shift is also integrated during PWM dimming to reduce inrush current and eliminate audible noise. To ensure system reliability, the MP3320B integrates rich protections, including LED open protection, LED short protection, over-voltage protection (OVP) and over-temperature protection. The MP3320B is available in a QFN-14 (2mmx2mm) package. #### **FEATURES** - 2V to 5.5V Input Voltage (V<sub>IN</sub>) Range - 5.4V Max Output Voltage (V<sub>OUT</sub>) - 4 Channels, Max 102mA/Ch - Enable/Disable for Each Channel - Internal Synchronous Boost Converter - 8-Bit Analog Dimming for Each Channel - 10-Bit Pulse-Width Modulation (PWM) Dimming for Each Channel - Configurable PWM Dimming Frequency (f<sub>PWM</sub>) - 400kHz I<sup>2</sup>C-Compatible Interface - Configurable Phase Shift - High Efficiency - LED Open Protection and LED Short Protection - Over-Voltage Protection (OVP) - Over-Temperature Protection - Available in a QFN-14 (2mmx2mm) Package ## **APPLICATIONS** - Wearable Devices - LED Indicators - Smart and Intelligent Devices All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. ## **TYPICAL APPLICATION** Figure 1: Typical Application (V<sub>IN</sub> Is Insufficient to Drive LED1~LED4) Figure 2:Typical Application (V<sub>IN</sub> Is Sufficient to Drive LED1~LED3, but Insufficient to Drive LED4) Figure 3: Typical Application (VIN Is Sufficient to Drive LED1~LED4) ## **ORDERING INFORMATION** | Part Number* | Package | Top Marking | MSL Rating | |--------------|------------------|-------------|------------| | MP3320BGG | QFN-14 (2mmx2mm) | See Below | 1 | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP3320BGG-Z). ## **TOP MARKING** ## MHY #### LLLL MH: Product code Y: Year code LLLL: Lot number ## **PACKAGE REFERENCE** ## **PIN FUNCTIONS** | Pin# | Name | Description | |-------|------|-----------------------------------------------------------------------------------------------------------------------------------| | 1 | SDA | I <sup>2</sup> C interface data input/output. | | 2 | SCL | I <sup>2</sup> C interface clock input. | | 3, 11 | GND | Ground. | | 4 | LED4 | Channel 4's white LED current input. Connect the LED channel 4 cathode to this pin. | | 5 | LED3 | Channel 3's blue LED current input. Connect the LED channel 3 cathode to this pin. | | 6 | LED2 | Channel 2's green LED current input. Connect the LED channel 2 cathode to this pin. | | 7 | LED1 | Channel 1's red LED current input. Connect the LED channel 1 cathode to this pin. | | 8 | OUT | Boost output. | | 9, 10 | SW | Boost switching. The SW pin is the drain for the internal low-side MOSFET (LS-FET). | | 12 | VIN | Input power supply. Place an RC filter close to the VIN pin. | | 13 | FF | <b>Fault flag.</b> The FF pin is an open drain during normal operation. If a fault occurs, FF is pulled low. | | 14 | ADR | I <sup>2</sup> C address setting. Configure the I <sup>2</sup> C addresses by connecting a resistor between the ADR and GND pins. | ## **ABSOLUTE MAXIMUM RATINGS** (1) | All pins Junction temperature Lead temperature | 150°C<br>260°C | |----------------------------------------------------------------------|----------------------------| | Storage temperature Continuous power dissipation ( QFN-14 (2mmx2mm) | $T_A = 25^{\circ}C)^{(2)}$ | | ESD Ratings | | | Human body model (HBM) | | | Charged device model (CDM). | ±2kV | | Pagammandad Operating | Conditions (3) | # Recommended Operating Conditions (3) | input voitage (VIN) | 2V to 5.5V | |-------------------------|----------------| | LED load | <5V | | Operating junction temp | 40°C to +125°C | # **Thermal Resistance** (4) **θ**<sub>JA</sub> **θ**<sub>JC</sub> QFN-14 (2mmx2mm)......80......16...°C/W #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature $T_J$ (MAX), the junction-to-ambient thermal resistance $\theta_{JA}$ , and the ambient temperature $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J$ (MAX) $T_A$ ) / $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can cause excessive die temperature, and the device may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 4) Measured on a JESD51-7, 4-layer PCB. ## **ELECTRICAL CHARACTERISTICS** $V_{IN} = 3.7V$ , $T_J = 25$ °C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------------------------------|---------------------------------|-------------------------------------------------------------------|------|--------|------|-------| | Input Supply | | | | | | | | Operating input voltage | Vin | | 2 | | 5.5 | V | | Standby current | I <sub>STB</sub> | $V_{IN} = 5.5V$ , $I^2C$ is active, $EN = 0b$ , no switching | | 1500 | 2000 | nA | | Quiescent current | ΙQ | V <sub>IN</sub> = 3.7V, EN = 1b, no switching | | 1.5 | 2 | mA | | V <sub>IN</sub> under-voltage lockout (UVLO) rising threshold | V <sub>IN_UVLO_</sub><br>RISING | Rising edge | | | 1.9 | V | | V <sub>IN</sub> UVLO hysteresis | | | | 100 | | mV | | Step-Up Converter | | | | | | | | Switching frequency | fsw | FSW[2:0] = 100b | 0.9 | 1 | 1.1 | MHz | | Low-side MOSFET (LS-FET) on resistance | R <sub>DS(ON)</sub> | V <sub>IN</sub> = 2.5V | | 0.15 | | Ω | | LED Current Regulation | | | | | | | | | | PWMx[10:0] = 400h, ICHx[7:0] = 32h | 19.5 | 20 | 20.5 | mA | | LED current accuracy | I <sub>LED</sub> | PWMx[10:0] = 400h, ICHx[7:0] = E1h | 87.7 | 90 | 92.3 | mA | | | | PWMx[10:0] = 400h, ICHx[7:0] = 01h | 0.36 | 0.4 | 0.44 | mA | | LED current matching (5) | | PWMx[10:0] = 400h, ICHx[7:0] = 32h | | | 1 | % | | PWM dimming frequency | f <sub>PWM</sub> | FPWM[7:0] = 10h | 1.73 | 1.95 | 2.17 | kHz | | PWM dimming pulse width | tpwm_min | FPWM[7:0] = 10h, ICHx[7:0] = C8h,<br>PWMx[10:0] = 002h | | 1 | | μs | | Blinking frequency | f <sub>BLK</sub> | DMBLK = 1b, CH4MD = 1b,<br>FBLK[7:0] = 20h | 1.7 | 1.907 | 2.3 | Hz | | Blinking pulse width | t <sub>BLK_MIN</sub> | DMBLK = 1b, CH4MD = 1b,<br>FBLK[7:0] = 20h,<br>DUTYBLK[7:0] = 01h | | 16.384 | | ms | | LED regulation headroom voltage | V <sub>HD</sub> | | | 450 | | mV | | Protections | | | | | | | | LED short protection threshold | V <sub>SLP</sub> | SLP[1:0] = 11b | 3.3 | 3.5 | 3.7 | V | | SW current limit | ILIMIT | ILIMIT[1:0] = 10b | 0.8 | 1 | 1.2 | Α | | LED short protection delay time | tslp | | | 24 | | ms | | All used channels short protection delay time | tslp_all | | 90 | 100 | 110 | ms | | LED open protection threshold | V <sub>LED_UVP</sub> | | 60 | 80 | 100 | mV | | LED open protection delay time | tolp | | | 24 | | ms | | OVP threshold | V <sub>OVP</sub> | | 5 | 5.4 | 5.8 | V | | FF pull down resister | R <sub>FF</sub> | I <sub>LOAD</sub> = 3mA | | 13 | | Ω | | Over-temperature protection rising threshold | T <sub>ST</sub> | Rising edge | | 150 | _ | °C | | Over-temperature protection hysteresis | T <sub>ST_HYS</sub> | _ | | 20 | | °C | ## **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN} = 3.7V$ , $T_J = 25$ °C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | | |-------------------------------------------------------------------|---------------------|-------------|------|-----|------|-------|--| | C Interface | | | | | | | | | Input logic low voltage | VIL | | | | 0.99 | V | | | Input logic high voltage | VIH | | 2.31 | | | V | | | Output logic low voltage (6) | $V_{OL}$ | ILOAD = 3mA | | | 0.4 | V | | | SCL clock frequency (6) | $f_{SCL}$ | | | | 400 | kHz | | | SCL high time (6) | thigh | | 0.26 | | | μs | | | SCL low time (6) | tLOW | | 0.5 | | | μs | | | Data set-up time (6) | t <sub>SU_DAT</sub> | | 50 | | | ns | | | Data hold time (6) | thd_dat | | 0 | | | μs | | | Set-up time for a repeated start condition <sup>(6)</sup> | t <sub>SU_STA</sub> | | 0.26 | | | μs | | | Hold time for start condition (6) | thd_sta | | 0.26 | | | μs | | | Bus free time between a start and a stop condition <sup>(6)</sup> | t <sub>BUF</sub> | | 0.5 | | | μs | | | Set-up time for a stop condition <sup>(6)</sup> | tsu_sto | | 0.26 | | | μs | | | Rise time of SCL and SDA (6) | t <sub>R</sub> | | | | 120 | ns | | | Fall time of SCL and SDA (6) | t⊧ | | | | 120 | ns | | | Pulse width of suppressed spike <sup>(6)</sup> | <b>t</b> sp | | 0 | | 50 | ns | | | Capacitance bus for each bus line <sup>(6)</sup> | Св | | | | 400 | pF | | #### Notes: - 5) Matching is defined as the difference between the maximum current and minimum current, divided by 2 times the average current. - 6) Guaranteed by characterization. Not tested in production. S = Start Condition Sr = Repeated Start Condition P = Stop Condition Figure 4: I<sup>2</sup>C-Compatible Interface Timing Diagram #### TYPICAL PERFORMANCE CHARACTERISTICS $V_{\text{IN}}$ = 3V, RGBW LED load, 50mA/channel, adaptive mode, $f_{\text{SW}}$ = 1MHz, $T_{\text{A}}$ = 25°C, unless otherwise noted. © 2023 MPS. All Rights Reserved. ## TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN} = 3V$ , RGBW LED load, 50mA/channel, adaptive mode, $f_{SW} = 1$ MHz, $T_A = 25$ °C, unless otherwise noted. 2 \ 1.80 V ## **FUNCTIONAL BLOCK DIAGRAM** **Figure 5: Functional Block Diagram** #### **OPERATION** The MP3320B is an RGBW LED driver that integrates a synchronous boost converter, and is ideal for LED indicators and smart device lighting. The device has up to 4 channels of regulated current sources with 8-bit analog dimming and 10-bit pulse-width modulation (PWM) dimming. #### **System Start-Up** When the input voltage $(V_{IN})$ exceeds the under-voltage lockout (UVLO) rising threshold, the MP3320B enters standby mode and the I<sup>2</sup>C is enabled. Set the EN bit high to enable the IC and start up the system. #### **Channel Selection** The four channels can be enabled by setting the corresponding CHxEN bit (where x = 1, 2, 3, or 4) high; the channels can be disabled by setting the corresponding CHxEN low. If $V_{IN}$ significantly exceeds channel x's LED forward voltage, set the CLEDx bit (where x = 1, 2, 3, or 4) high to directly connect the anode to VIN and select the corresponding channel as a pure current source without requiring loop control. ## Step-Up Converter The MP3320B integrates a synchronous boost block that can be configured to work in different modes when enabled. #### **Enable and Disable** Set the EN\_BST bit high to enable the boost block; set EN\_BST low to disable the boost block. Once $V_{\text{IN}}$ is sufficiently high to drive the LED load of all the enabled channels and VIN is externally connected to the LED channel anodes, EN\_BST can be reset to disable the boost block and the corresponding CLEDx bit (where x = 1, 2, 3, or 4) can be set to use all the enabled channels as pure current sources. When the boost block is enabled, the MP3320B employs peak current mode control to regulate the output power ( $P_{OUT}$ ). At the beginning of each switching cycle, the internal clock turns on the internal, N-channel low-side MOSFET (LS-FET). A stabilizing ramp is added to the current-sense amplifier's output to prevent sub-harmonic oscillations at >50% duty cycles. The summed output of the stabilizing ramp and the current-sense amplifier is fed into the PWM comparator. Once the summed voltage reaches the error amplifier's output, the LS-FET turns off. #### Adaptive Mode VOUT[1:0] sets the boost converter mode. If VOUT[1:0] = 00b, the boost converter works in adaptive mode. The converter automatically selects the lowest active LEDx voltage ( $V_{LEDx\_MIN}$ ) as the feedback voltage ( $V_{FB}$ ) to regulate the output voltage ( $V_{OUT}$ ). $V_{LEDx\_MIN}$ is monitored periodically and regulated to about 450mV. #### Constant Voltage (CV) Mode In constant voltage (CV) mode, $V_{OUT}$ can be set at a fixed voltage, regardless of the LEDx voltage ( $V_{LEDx}$ ). - If VOUT [1:0] = 01b, then V<sub>OUT</sub> = 4V. - If VOUT [1:0] = 10b, then V<sub>OUT</sub> = 4.5V. - If VOUT [1:0] = 11b, then V<sub>OUT</sub> = 5V. # Dimming and Blinking Control Dimming Control The MP3320B supports independent analog and PWM dimming for each channel, where each channel has an 8-bit analog dimming register and 10-bit PWM dimming register. For analog dimming, channel x's LED current ( $I_{LEDx}$ ) varies with the $I_{LEDx}$ setting register value. Adjust the code of ICHx[7:0] (where x = 1, 2, 3, or 4) to achieve the corresponding channel's analog dimming. $I_{LEDx}$ can be calculated with Equation (1): $$I_{LEDx} = 0.4 \times ICHx[7:0] \text{ (mA)}$$ If ICH1[7:0] = 32h, the channel 1's current amplitude is 20mA. Figure 6 shows analog dimming for the RGBW LED. Figure 6: Analog Dimming for RGBW LED During PWM dimming, the I<sub>LEDx</sub> amplitude remains unchanged while the I<sub>LEDx</sub> duty (D<sub>ILEDx</sub>) varies with the PWM duty setting register, PWMx[10:0] (where x = 1, 2, 3, or 4). The PWMx[10:0] range is from 000h to 400h. D<sub>ILEDx</sub> can be calculated with Equation (2): $$D_{ILEDx} = \frac{PWMx[10:0]}{1024}$$ (2) The PWM dimming frequency (f<sub>PWM</sub>) can be selected by FPWM[7:0]. The default is FPWM[7:0] = 10h with a 1.95kHz corresponding Figure 7 shows the simultaneous application of analog dimming and PWM dimming for the RGBW LED. Figure 7: Analog and PWM Dimming for RGBW **LED** #### **Blinking Control** The MP3320B supports blinking control. Table shows the blinking mode register configuration. **Table 1: Blinking Mode Register Configuration** | | Blinking Mode Register Configuration | | | | | | | |-------|--------------------------------------|--------|------------|-------------|--|--|--| | CH4MD | DMBL | ( = 0b | DMBLK = 1b | | | | | | | CH1~3 CH4 | | CH1~3 | CH4 | | | | | 0b | No blinking | | Blinking | No blinking | | | | | 1b | No blir | nking | Blinking | Blinking | | | | For blinking control, the blinking frequency (f<sub>BLK</sub>) can be set via FBLK[7:0]. fBLK can be calculated with Equation (3): $$f_{BLK} = \frac{1}{t_{BLK}} = \frac{1}{16.384 \text{ms} \times \text{FBLK}[7:0]}$$ (3) The blinking on time (t<sub>BLK\_ON</sub>) can be set via DUTYBLK[7:0]. t<sub>BLK ON</sub> can be calculated with Equation (4): $$t_{BLK ON}$$ =16.384×DUTYBLK[7:0] (ms) (4) Consider when FBLK[7:0] =DUTYBLK[7:0] = 03h, $f_{BLK}$ is about 1.9Hz and the blinking duty is about 10%. If t<sub>BLK ON</sub> exceeds the blinking period (t<sub>BLK</sub>), the actual blinking duty is 100% and there is no blinking effect. Figure 8 shows all four channels working in PWM and analog dimming modes while blinking. Figure 8: PWM Dimming, Analog Dimming, and **Blinking for RGBW LED** Figure 9 shows channel 1, channel 2, and channel 3 working in both dimming and blinking mode, while channel 4 works in dimming mode without blinking. Figure 9: PWM Dimming, Analog Dimming, and Blinking for RGBW LED vs. Dimming Without **Blinking for WLED** BLK\_TIMES[7:0] sets the blinking cycles. If BLK\_TIMES[7:0] = 00h, the MP3320B continues to operate in blinking mode. If BLK TIMES[7:0] = FFh, the blinking lasts for 255 cycles. Once the blinking ends, the IC remains in dimming mode if BLK PWM = 1b or enters standby mode if BLK PWM = 0b. #### **Breathing Light** To achieve a breathing effect, all four channels must work in blinking mode (DMBLK = 1b. CH4MD = 1b) and the $I_{LEDx}$ duty must reach 100% (PWMx[10:0] = 400h, where x = 1, 2, 3, or 4). Under these conditions, STEP UP[3:0] and STEP\_DOWN[3:0] can be configured to achieve the breathing effect. In breathing mode, t<sub>BLK ON</sub> begins from the first step-up moment to the first step-down moment. If the required total time from the first step-up moment to the I<sub>LEDx</sub> amplitude exceeds t<sub>BLK ON</sub>, $I_{\text{LEDx}}$ steps down from the present value once $t_{\text{BLK ON}}$ ends. If $I_{\text{LEDx}}$ does not step down to 0 until the end of one blinking cycle, $I_{\text{LEDx}}$ steps up from the present value in the next blinking cycle. Figure 10 shows I<sub>LEDx</sub> under the breathing light. Figure 10: ILEDx under Breathing Light #### **Phase Shift** The MP3320B integrates phase shift to eliminate audible noise and reduce inrush current in PWM dimming. The phase shift function is enabled by setting PS[1:0]. When the phase shift function is enabled, the rising edge sequence of I<sub>LED1</sub> to I<sub>LED4</sub> follows: channel 4, channel 3, channel 2, channel 1. The PS[1:0] setting determines the shifted phase, described below: - If PS[1:0] = 00b, phase shift is disabled. - If PS[1:0]= 01b, phase shift is enabled and the shifted phase is 90°. - If PS[1:0]= 10b, phase shift is enabled and the shifted phase is 120°. - If PS[1:0] = 11b, phase shift is enabled and the shifted phase is 180°. Note that the rising edge sequence and shifted phase of $I_{LED1}$ to $I_{LED4}$ remain unchanged even when certain channels are disabled. When PS[1:0] = 01b and channel 2 is disabled, the $I_{LED1}$ rising edge delays 180° after the $I_{LED3}$ rising edge. #### **Protections** The MP3320B integrates LED open protection, LED short protection, over-voltage protection (OVP), and over-temperature protection. All channels include a corresponding LED open and LED short fault indicator bit. #### **LED Open Protection** LED open protection is achieved by detecting $V_{LEDx}$ (where x = 1, 2, 3, or 4). $V_{LEDx}$ drops when an LED string is open. If $V_{LEDx}$ drops below the LED open protection threshold and lasts for 24ms, LED open protection is triggered by setting OLP\_MD[1:0]. Once an LED open protection is triggered, the IC has different actions depending on the OLP\_MD[1:0] setting, described below: - If OLP\_MD[1:0] = 00b, the IC has no action. - If OLP\_MD[1:0] = 01b, the IC sets the corresponding fault indicator bit, FT\_CHxO (where x = 1, 2, 3, or 4). - If OLP\_MD[1:0] = 10b, the IC sets the corresponding fault indicator bit, FT\_CHxO (where x = 1, 2, 3, or 4), and turns off the fault channel. - If OLP\_MD[1:0] = 11b, the IC sets the corresponding fault indicator bit, FT\_CHxO (where x = 1, 2, 3, or 4), and resets EN to 0 to enter standby mode. The IC exits standby mode once EN is set to 1. #### **LED Short Protection** The MP3320B monitors V<sub>LEDx</sub> to determine whether an LED short has occurred. If one or more LED strings are shorted, the LEDx pins tolerate high voltage stress. If V<sub>LEDx</sub> exceeds the LED short protection threshold (configured by SLP[1:0]) and lasts for 24ms, LED short protection is triggered. If V<sub>LEDx</sub> of all the enabled channels exceed the protection threshold, LED short protection is triggered only when this fault condition lasts for 100ms. Once an LED short protection is triggered, the IC has different actions depending on the SLP\_MD[1:0] setting, described below: - If SLP\_MD[1:0] = 00b, the IC has no action. - If SLP\_MD[1:0] = 01b, the IC sets the corresponding fault indicator bit, FT\_CHxS (where x = 1, 2, 3, or 4). - If SLP\_MD[1:0] = 10b, the IC sets the corresponding fault indicator bit, FT\_CHxS (where x = 1, 2, 3, or 4), and turns off the fault channel. If SLP\_MD[1:0] = 11b, the IC sets the corresponding fault indicator bit, FT\_CHxS (where x = 1, 2, 3, or 4), and resets EN to 0 to enter standby mode. The IC exits standby mode once EN is set to 1. ## **Over-Temperature Protection** To prevent the IC from operating at an exceedingly high temperature, overtemperature protection is implemented by detecting the silicon die temperature. If the die temperature exceeds the upper threshold ( $T_{\rm ST}$ ), the IC shuts down. Once the die temperature drops below the lower threshold, the IC resumes normal operation. The hysteresis is typically 20°C. ## One-Time Programmable (OTP) Memory The MP3320B can change the register default values one time via the one-time programmable (OTP) memory. MPS can provide a custom default value with a different -3320B suffix. ## I<sup>2</sup>C INTERFACE #### I<sup>2</sup>C Chip Address The device address of the 7 most signifcant bits (MSB) is $60h\sim6Fh$ , where A3 $\sim$ A0 is configured via an ADR resistor (R<sub>ADR</sub>). Table 2 shows the recommended R<sub>ADR</sub> configurations to set the I<sup>2</sup>C address. Table 2: I<sup>2</sup>C ADR Resistor vs Device Address | R <sub>ADR</sub> (1%<br>Accuracy) (kΩ) | I <sup>2</sup> C Address<br>(A3A2A1A0) | |----------------------------------------|----------------------------------------| | 0 | 0000 | | 2 | 0001 | | 4 | 0010 | | 6 | 0011 | | 8 | 0100 | | 10 | 0101 | | 14 | 0110 | | 18 | 0111 | | 22 | 1000 | | 26 | 1001 | | 30 | 1010 | | 34 | 1011 | | 38 | 1100 | | 74 | 1101 | | 86 | 1110 | | >150 or floating | 1111 | Figure 11 shows an $I^2C$ -compatible device address, where $A0\sim A3$ is configured by the ADR pin. After a start (S) condition, the $I^2C$ -compatible master sends a 7-bit address, followed by an eighth data direction bit (where 1 = read and 0 = write). |--| Figure 11: I<sup>2</sup>C-Compatible Device Address ## I<sup>2</sup>C REGISTER MAP (7) | Name | R/W | Add | Default | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|-----|-----|---------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------| | ADDR_IC | R | 00h | 00h | ID7 | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | | BLK_MD | R/W | 01h | 06h | NC | NC | NC | DMBLK | EN | CH4MD | BLK_<br>PWM | NC | | BOOST_MD | R/W | 02h | 24h | VOUT1 | VOUT0 | FSW2 | FSW1 | FSW0 | ILIMIT1 | ILIMIT0 | EN_BST | | CHN_SET | R/W | 03h | 0Fh | CLED4 | CLED3 | CLED2 | CLED1 | CH4EN | CH3EN | CH2EN | CH1EN | | STEP_UP/DOWN | R/W | 04h | 11h | STEP_<br>UP3 | STEP_<br>UP2 | STEP_<br>UP1 | STEP_<br>UP0 | STEP_<br>DOWN3 | STEP_<br>DOWN2 | STEP_<br>DOWN1 | STEP_<br>DOWN0 | | ILED_FPWM | R/W | 05h | 10h | FPWM7 | FPWM6 | FPWM5 | FPWM4 | FPWM3 | FPWM2 | FPWM1 | FPWM0 | | ILED_FBLK | R/W | 06h | 20h | FBLK7 | FBLK6 | FBLK5 | FBLK4 | FBLK3 | FBLK2 | FBLK1 | FBLK0 | | DUTYBLK | R/W | 07h | 03h | DUTY<br>BLK7 | DUTY<br>BLK6 | DUTY<br>BLK5 | DUTY<br>BLK4 | DUTY<br>BLK3 | DUTY<br>BLK2 | DUTY<br>BLK1 | DUTY<br>BLK0 | | BLK_TIMES | R/W | 08h | 00h | BLK_<br>TIMES7 | BLK_<br>TIMES6 | BLK_<br>TIMES5 | BLK_<br>TIMES4 | BLK_<br>TIMES3 | BLK_<br>TIMES2 | BLK_<br>TIMES1 | BLK_<br>TIMES0 | | PRO_MD | R/W | 09h | ACh | SLP_MD1 | SLP_MD0 | OLP_MD1 | OLP_MD0 | SLP1 | SLP0 | PS1 | PS0 | | ILED_CH1 | R/W | 0Ah | 32h | | | | ICH1[7 | <b>'</b> :0] | | | | | ILED_CH2 | R/W | 0Bh | 32h | | | | ICH2[7 | ':0] | | | | | ILED_CH3 | R/W | 0Ch | 32h | | | | ICH3[7 | ':0] | | | | | ILED_CH4 | R/W | 0Dh | 32h | | | | ICH4[7 | ':0] | | | | | DPWM_CH1_1 | R/W | 0Eh | 00h | | | NC | | | | PWM1[2:0 | )] | | DPWM_CH1_2 | R/W | 0Fh | 80h | | | | PWM1[1 | 10:3] | | | | | DPWM_CH2_1 | R/W | 10h | 00h | | | NC | | | | PWM2[2:0 | )] | | DPWM_CH2_2 | R/W | 11h | 80h | PMW2[10:3] | | | | | | | | | DPWM_CH3_1 | R/W | 12h | 00h | NC PWM3[2:0] | | | | | | | | | DPWM_CH3_2 | R/W | 13h | 80h | PWM3[10:3] | | | | | | | | | DPWM_CH4_1 | R/W | 14h | 00h | NC PWM4[2:0] | | | | | | | | | DPWM_CH4_2 | R/W | 15h | 80h | PMW4[10:3] | | | | | | | | | FAU_STATE | R | 16h | 00h | FT_CH4S | FT_CH3S | FT_CH2S | FT_CH1S | FT_<br>CH4O | FT_<br>CH3O | FT_CH2O | FT_CH1O | #### Note: 7) All registers have a configurable OTP memory by default. ## I<sup>2</sup>C REGISTER DESCRIPTION ADDR\_IC (00h) Format: Unsigned binary The ADDR\_IC command enables the device ID. | Bits | Access | Bit Name | Default | Description | |------|--------|----------|---------|------------------------| | 7:0 | R | ID[7:0] | 00h | Enables the device ID. | ## **BLK\_MD (01h)** Format: Unsigned binary The BLK\_MD command sets the blinking mode. | Bits | Access | Bit Name | Default | Description | |------|----------|-----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | R/W | RESERVED | 3'b000 | Reserved. Do not change the default value. | | | | | | Sets the dimming or blinking mode. | | 4 | R/W | DMBLK | 1'b0 | 1'b0: Dimming mode<br>1'b1: Blinking mode | | | | | | Enables the IC. | | 3 | 3 R/W EN | EN | 1'b0 | 1'b0: Standby mode<br>1'b1: Enabled | | | | | | Enables channel 4 in blinking mode. | | 2 | R/W | CH4MD | 1'b1 | 1'b0: Channel 4 does not work in blinking mode, and follows PWM dimming and analog dimming 1'b1: If DMBLK = 1b, channels 1~4 work in blinking mode; if DMBLK = 0b, channel 1~4 do not work in blinking mode. | | | | | | Sets the operation mode after blinking completes. | | 1 | R/W | V BLK_PWM | 1'b1 | 1'b0: The IC enters standby mode after blinking completes 1'b1: The IC follows PWM and analog dimming after blinking completes | | 0 | R/W | RESERVED | 1'b0 | Reserved. Do not change the default value. | ## BOOST\_MD (02h) Format: Unsigned binary The BOOST\_MD command sets the boost converter's operation mode. | Bits | Access | Bit Name | Default | Description | |------|--------|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | R/W | VOUT[1:0] | 2'b00 | Sets the boost converter's operation mode. 2'b00: Minimum active V <sub>LEDx</sub> control 2'b01: V <sub>OUT</sub> = 4V 2'b10: V <sub>OUT</sub> = 4.5V 2'b11: V <sub>OUT</sub> = 5V | | 5:3 | R/W | FSW[2:0] | 3'b100 | Sets the boost switching frequency (f <sub>SW</sub> ). 3'b000: 200kHz 3'b001: 400kHz 3'b010: 666kHz 3'b011: 800kHz 3'b100: 1MHz 3'b101: 1.33MHz 3'b110~3'b111: Reserved | ## MP3320B – 4-CHANNEL, SYNC BOOST RGBW LED DRIVER W/ I<sup>2</sup>C INTERFACE | 2:1 | R/W | ILIMIT[1:0] | 2'b10 | Sets the internal LS-FET peak current limit. 2'b00: 0.5A 2'b01: 0.75A 2'b10: 1A 2'b11: 1.5A | |-----|-----|-------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | R/W | EN_BST | 1'b0 | Enables the boost block. 1'b0: Disabled 1'b1: Enabled When the boost block is disabled, channels 1~4 can only work in pure current source mode. | ## CHN\_SET (03h) Format: Unsigned binary The CHN\_SET command sets the operation mode and enable bits of channels 1~4. | Bits | Access | Bit Name | Default | Description | |------|--------|----------|---------|------------------------------------------------------------------------------------------| | | | | | Sets channel 4 to operate white LED in pure current source. | | 7 | R/W | CLED4 | 1'b0 | 1'b0: Connects to the boost control loop<br>1'b1: Channel 4 works in pure current source | | | | | | Sets channel 3 to operate blue LED in pure current source. | | 6 | R/W | CLED3 | 1'b0 | 1'b0: Connects to the boost control loop<br>1'b1: Channel 3 works in pure current source | | | | | | Sets channel 2 to operate green LED in pure current source. | | 5 | R/W | CLED2 | 1'b0 | 1'b0: Connects to the boost control loop<br>1'b1: Channel 2 works in pure current source | | | | | | Sets channel 1 to operate red LED in pure current source. | | 4 | R/W | CLED1 | 1'b0 | 1'b0: Connects to the boost control loop<br>1'b1: Channel 1 works in pure current source | | | | | | Enables channel 4. | | 3 | R/W | CH4EN | 1'b1 | 1'b0: Disables channel 4<br>1'b1: Enables channel 4 | | | | | | Enables channel 3. | | 2 | R/W | CH3EN | 1'b1 | 1'b0: Disables channel 3<br>1'b1: Enables channel 3 | | | | | | Enables channel 2. | | 1 | R/W | CH2EN | 1'b1 | 1'b0: Disables channel 2<br>1'b1: Enables channel 2 | | | | | | Enables channel 1. | | 0 | R/W | CH1EN | 1'b1 | 1'b0: Disables channel 1<br>1'b1: Enables channel 1 | ## STEP\_UP/DOWN (04h) Format: Unsigned binary The STEP\_UP/DOWN command sets the LED current step-up and step-down time. | Bits | Access | Bit Name | Default | Description | |------|--------|--------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | R/W | STEP_UP[3:0] | 4'b0001 | Sets the current step-up time (µs/step). 4'b0001: 2µs 4'b0010: 4µs 4'b0010: 16µs 4'b0101: 32µs 4'b0110: 64µs 4'b0111: 128µs 4'b0100: 256µs 4'b1001: 512µs 4'b1010: 1ms 4'b1010: 4ms 4'b1101: 8ms 4'b1101: 8ms 4'b1111: 32ms | | 3:0 | R/W | STEP_DOWN<br>[3:0] | 4'b0001 | Sets the current step-down time (μs/step). 4'b0001: 2μs 4'b0010: 4μs 4'b0010: 16μs 4'b0100: 16μs 4'b0110: 64μs 4'b0111: 128μs 4'b0111: 128μs 4'b1000: 256μs 4'b1001: 512μs 4'b1010: 1ms 4'b1011: 2ms 4'b1101: 8ms 4'b1101: 8ms 4'b1111: 32ms | ## ILED\_FPWM (05h) Format: Unsigned binary The ILED\_FPWM command sets f<sub>PWM</sub>. | Bits | Access | Bit Name | Default | Description | |------|--------|-----------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Access | FPWM[7:0] | Default<br>10h | Sets f <sub>PWM</sub> . In dimming mode (DMBLK = 0b), f <sub>PWM</sub> can be set according to the following register values: 01h: 31.25kHz 02h: 15.625kHz 03h: 10.42kHz 04h: 7.81kHz 05h: 6.25kHz 06h: 5.2kHz 07h: 4.46kHz 08h: 3.906kHz 10h: 1.95kHz 18h: 1.30kHz 20h: 976Hz 28h: 781Hz 30h: 651Hz 38h: 558Hz 40h: 488Hz | | | | | 10h 30h: 651Hz<br>38h: 558Hz | | ## ILED\_FBLK (06h) Format: Unsigned binary The ILED\_FBLK command sets f<sub>BLK</sub>. | Bits | Access | Bit Name | Default | Description | |------|--------|-----------|---------|-----------------------------------------------------------------------------------------| | | | | | In blinking mode (DMBLK = 1b), $f_{BLK}$ can be calculated with the following equation: | | | | | | $f_{BLK} = 1/(16.384 \text{ms} \times \text{FBLK}[7:0])$ | | | | | | f <sub>BLK</sub> can be set according to the following register values: | | | | | | 01h: 61Hz | | 7:0 | R/W | FBLK[7:0] | 20h | 02h: 30.5Hz<br>03h: 20.3Hz | | | | | | <br>20h: 1.907Hz | | | | | | 2011. 1.907112 | | | | | | 3Dh: 1Hz | | | | | | 7Ah: 0.5Hz | | | | | | | | | | | | FFh: 0.239Hz | ## DUTYBLK (07h) Format: Unsigned binary The DUTYBLK command sets the blinking duty. | Bits | Access | Bit Name | Default | Description | |------|--------|--------------|---------|--------------------------------------------------------------------------------------------------------------| | | | | | In blinking mode, the blinking on time (t <sub>BLK_ON</sub> ) can be calculated with the following equation: | | 7:0 | R/W | DUTYBLK[7:0] | 03h | $t_{BLK\_ON} = 16.384 \times DUTYBLK[7:0] \text{ (ms)}$ | | | | | | If DUTYBLK[7:0] = 03h and FBLK[7:0] = 20h, the blinking duty is about 10%. | ## BLK\_TIMES (08h) Format: Unsigned binary The BLK\_TIMES command sets the blinking cycles. | Bits | Access | Bit Name | Default | Description | |------|--------|----------------|---------|---------------------------------------------------------------------------------------------------------------------------| | 7:0 | R/W | BLK_TIMES[7:0] | 00h | Sets the blinking cycles. 00h: Infinitely runs in blinking mode 01h: 1 cycle 02h: 2 cycles 03h: 3 cycles FFh: 255 cycles | ## PRO\_MD (09h) Format: Unsigned binary The PRO\_MD command sets the protection mode and the phase shift. | Bits | Access | Bit Name | Default | Description | |------|--------|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | R/W | SLP_MD[1:0] | 2'b10 | Sets the IC action after LED short protection is triggered. 2'b00: No action 2'b01: Sets the corresponding fault bit, FT_CHxS (where x = 1, 2, 3, or 4) 2'b10: Sets the corresponding fault bit, FT_CHxS (where x = 1, 2, 3, or 4), and turns off the fault channel 2'b11: Sets the corresponding fault bit, FT_CHxS (where x = 1, 2, 3, or 4), and resets EN to 0b to enter standby mode. The IC exits standby mode once EN is set to 1b | | 5:4 | R/W | OLP_MD[1:0] | 2'b10 | Sets the IC action after LED open protection is triggered. 2'b00: No action 2'b01: Sets the corresponding fault bit, FT_CHxO (where x = 1, 2, 3, or 4) 2'b10: Sets the corresponding fault bit, FT_CHxO (where x = 1, 2, 3, or 4), and turns off the fault channel 2'b11: Sets the corresponding fault bit, FT_CHxO (where x = 1, 2, 3, or 4), and resets EN to 0b to enter standby mode. The IC exits standby mode once EN is set to 1b | | 3:2 | R/W | SLP[1:0] | 2'b11 | Sets the LED short protection threshold. 2'b00: 2V 2'b01: 2.5V 2'b10: 3V 2'b11: 3.5V | ## MP3320B – 4-CHANNEL, SYNC BOOST RGBW LED DRIVER W/ I<sup>2</sup>C INTERFACE | | | | | Sets the phase shift. | |-----|-----|---------|-------|-------------------------------------------------------------------------------------------------------| | 1:0 | R/W | PS[1:0] | 2'b00 | 2'b00: No phase shift<br>2'b01: 90° phase shift<br>2'b10: 120° phase shift<br>2'b11: 180° phase shift | #### ILED\_CH1 (0Ah) Format: Unsigned binary The ILED\_CH1 command sets the channel 1 I<sub>LED</sub> amplitude. | Bits | Access | Bit Name | Default | Description | |------|--------|-----------|---------|-----------------------------------------------------------------------------------------------------------------------| | | | | | Sets the channel 1 I <sub>LED</sub> amplitude, where I <sub>LED1</sub> can be calculated with the following equation: | | 7:0 | R/W | ICH1[7:0] | 32h | I <sub>LED1</sub> = 0.4×ICH1[7:0] (mA) | | | | | | Where if the ICH1[7:0] value increases by one step, ILED1 increases by 0.4mA. The default value is 20mA. | #### ILED\_CH2 (0Bh) Format: Unsigned binary The ILED\_CH2 command sets the channel 2 I<sub>LED</sub> amplitude. | Bits | Access | Bit Name | Default | Description | |------|--------|-----------|---------|---------------------------------------------------------------------------------------------------------------------------| | | | | | Sets the channel 2 $I_{\text{LED}}$ amplitude, where $I_{\text{LED2}}$ can be calculated with the following equation: | | 7:0 | R/W | ICH2[7:0] | 32h | $I_{LED2} = 0.4 \times ICH2[7:0] \text{ (mA)}$ | | | | | | Where if the ICH2[7:0] value increases by one step, then I <sub>LED2</sub> increases by 0.4mA. The default value is 20mA. | ## ILED\_CH3 (0Ch) Format: Unsigned binary The ILED\_CH3 command sets the channel 3 I<sub>LED</sub> amplitude. | Bits | Access | Bit Name | Default | Description | |------|--------|-----------|---------|----------------------------------------------------------------------------------------------------------------------| | | | | | Sets the channel 3 I <sub>LED</sub> amplitude, where I <sub>LED3</sub> can be calcuated with the following equation: | | 7:0 | R/W | ICH3[7:0] | 32h | $I_{LED3} = 0.4 \times ICH3[7:0] \text{ (mA)}$ | | | | | | Where if the ICH3[7:0] value increases by one step, then ILED3 increases by 0.4mA. The default value is 20mA. | ## ILED\_CH4 (0Dh) Format: Unsigned binary The ILED\_CH4 command sets the channel 4 I<sub>LED</sub> amplitude. | Bits | Access | Bit Name | Default | Description | |------|--------|-----------|---------|---------------------------------------------------------------------------------------------------------------------------| | | | | | Sets the channel 4 $I_{\text{LED}}$ amplitude, where $I_{\text{LED4}}$ can be calculated with the following equation: | | 7:0 | R/W | ICH4[7:0] | 32h | $I_{LED4} = 0.4 \times ICH4[7:0] \text{ (mA)}$ | | | | | | Where if the ICH4[7:0] value increases by one step, then I <sub>LED4</sub> increases by 0.4mA. The default value is 20mA. | ## DPWM\_CH1\_1 (0Eh) Format: Unsigned binary The DPWM\_CH1\_1 command sets the 3LSB for the channel 1 I<sub>LED</sub> PWM dimming duty (D<sub>ILED1</sub>). | Bits | Access | Bit Name | Default | Description | |------|--------|-----------|------------|------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | R/W | RESERVED | 5'b 0000 0 | Reserved. Do not change the default value. | | 2:0 | R/W | PWM1[2:0] | 3'b000 | Sets the 3LSB for the channel 1 I <sub>LED</sub> PWM dimming duty (D <sub>ILED1</sub> ). PWM1[2:0] is valid after PWM1[10:3] is written. | ## **DPWM\_CH1\_2 (0Fh)** Format: Unsigned binary The DPWM\_CH1\_2 command sets the 8MSB for DILED1. | Bits | Access | Bit Name | Default | Description | |------|--------|------------|---------|----------------------------------------------------------------------------------------| | 7:0 | R/W | PWM1[10:3] | 80h | Sets the 8MSB for D <sub>ILED1</sub> . PWM1[2:0] is valid after PWM1[10:3] is written. | ## DPWM\_CH2\_1 (10h) Format: Unsigned binary The DPWM\_CH2\_1 command sets the 3LSB for the channel 2 I<sub>LED</sub> PWM dimming duty (D<sub>ILED2</sub>). | Bits | Access | Bit Name | Default | Description | |------|--------|-----------|------------|----------------------------------------------------------------------------------------| | 7:3 | R/W | RESERVED | 5'b 0000 0 | Reserved. Do not change the default value. | | 2:0 | R/W | PWM2[2:0] | 3'b000 | Sets the 3LSB for D <sub>ILED2</sub> . PWM2[2:0] is valid after PWM2[10:3] is written. | #### DPWM\_CH2\_2 (11h) Format: Unsigned binary The DPWM\_CH2\_2 command sets the 8MSB for D<sub>ILED2</sub>. | Bits | Access | Bit Name | Default | Description | |------|--------|------------|---------|----------------------------------------------------------------------------------------| | 7:0 | R/W | PWM2[10:3] | 80h | Sets the 8MSB for D <sub>ILED2</sub> . PWM2[2:0] is valid after PWM2[10:3] is written. | #### DPWM\_CH3\_1 (12h) Format: Unsigned binary The DPWM\_CH3\_1 command sets the 3LSB for the channel 3 I<sub>LED</sub> PWM dimming duty (D<sub>ILED3</sub>). | Bits | Access | Bit Name | Default | Description | |------|--------|-----------|------------|----------------------------------------------------------------------------------------| | 7:3 | R/W | RESERVED | 5'b 0000 0 | Reserved. Do not change the default value. | | 2:0 | R/W | PWM3[2:0] | 3'b000 | Sets the 3LSB for D <sub>ILED3</sub> . PWM3[2:0] is valid after PWM3[10:3] is written. | #### DPWM\_CH3\_2 (13h) Format: Unsigned binary The DPWM\_CH3\_2 command sets the 8MSB for DILED3. | Bits | Access | Bit Name | Default | Description | |------|--------|------------|---------|----------------------------------------------------------------------------------------| | 7:0 | R/W | PWM3[10:3] | 80h | Sets the 8MSB for D <sub>ILED3</sub> . PWM3[2:0] is valid after PWM3[10:3] is written. | ## DPWM\_CH4\_1 (14h) Format: Unsigned binary The DPWM\_CH4\_1 command sets the 3LSB for the channel 4 I<sub>LED</sub> PWM dimming duty (D<sub>ILED4</sub>). | Bits | Access | Bit Name | Default | Description | |------|--------|-----------|------------|----------------------------------------------------------------------------------------| | 7:3 | R/W | RESERVED | 5'b 0000 0 | Reserved. Do not change the default value. | | 2:0 | R/W | PWM4[2:0] | 3'b000 | Sets the 3LSB for D <sub>ILED4</sub> . PWM4[2:0] is valid after PWM4[10:3] is written. | ## DPWM\_CH4\_2 (15h) Format: Unsigned binary The DPWM\_CH4\_2 command sets the 8MSB for DILED4. | Bits | Access | Bit Name | Default | Description | |------|--------|------------|---------|----------------------------------------------------------------------------------------| | 7:0 | R/W | PWM4[10:3] | 80h | Sets the 8MSB for D <sub>ILED4</sub> . PWM4[2:0] is valid after PWM4[10:3] is written. | #### FAU\_STATE (16h) Format: Unsigned binary The FAU\_STATE command reads the LED short or open fault state of channels 1~4. | Bits | Access | Bit Name | Default | Description | |------|--------|----------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | 7 | R | ET CHIAC | 1'b0 | Sets channel 4's LED short protection fault indicator, which resets to 0 after a readback or power reset. | | , | K | FT_CH4S | 1 50 | 1'b0: No short fault<br>1'b1: Channel 4 is shorted | | 6 | R | ET CHAS | 1'b0 | Sets channel 3's LED short protection fault indicator, which resets to 0 after a readback or power reset. | | 6 | ĸ | FT_CH3S | 1 00 | 1'b0: No short fault<br>1'b1: Channel 3 is shorted | | 5 | R | FT_CH2S | 1'b0 | Sets channel 2's LED short protection fault indicator, which resets to 0 after a readback or power reset. | | 5 | K | F1_CH23 | 1 50 | 1'b0: No short fault<br>1'b1: Channel 2 is shorted | | 4 | | 411.0 | Sets channel 1's LED short protection fault indicator, which resets to 0 after a readback or power reset. | | | 4 | R | FT_CH1S | 1'b0 | 1'b0: No short fault<br>1'b1: Channel 1 is shorted | | 3 | R | ET CHIO | 1'b0 | Sets channel 4's LED open protection fault indicator, which resets to 0 after a readback or power reset. | | 3 | ĸ | FT_CH4O | 1 00 | 1'b0: No open fault<br>1'b1: Channel 4 is open | | 2 | В | ET CU2O | 1'50 | Sets channel 3's LED open protection fault indicator, which resets to 0 after a readback or power reset. | | | R | FT_CH3O | 1'b0 | 1'b0: No open fault<br>1'b1: Channel 3 is open | | 4 | В | | 1'50 | Sets channel 2's LED open protection fault indicator, which resets to 0 after a readback or power reset. | | 1 | R | FT_CH2O | 1'b0 | 1'b0: No open fault<br>1'b1: Channel 2 is open | ## MP3320B – 4-CHANNEL, SYNC BOOST RGBW LED DRIVER W/ I<sup>2</sup>C INTERFACE | 0 | R | FT_CH1O | 1'b0 | Sets channel 1's LED open protection fault indicator, which resets to 0 after a readback or power reset. 1'b0: No open fault 1'b1: Channel 1 is open | |---|---|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------| |---|---|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------| #### APPLICATION INFORMATION #### **Selecting the Input Capacitor** The input capacitor $(C_{IN})$ reduces the surge current drawn from the input supply and the switching noise from the device. $C_{IN}$ impedance at the switching frequency $(f_{SW})$ should be below the input source impedance to prevent the high-frequency switching current from passing through to the input. Ceramic capacitors with X5R or X7R dielectrics are recommended for their low ESR and small temperature coefficients. For most applications, a $4.7\mu F$ ceramic capacitor is sufficient. #### Selecting the Inductor The MP3320B requires an inductor to supply a high $V_{\text{OUT}}$ while being driven by $V_{\text{IN}}$ . A larger-value inductor results in less ripple current, lower peak inductor current, and less stress on the internal N-channel MOSFET; however, a larger-value inductor also has a larger physical size, higher series resistance, and lower saturation current. Choose an inductor that does not saturate under the worst-case load conditions. Choose a minimum inductance to ensure that the boost converter works in continuous conduction mode (CCM) with high efficiency and reduced EMI. The required inductance (L) can be calculated with Equation (5): $$L \ge \frac{\eta \times V_{OUT} \times D \times (1-D)^2}{2 \times f_{SW} \times I_{LOAD}}$$ (5) Where $I_{LOAD}$ is the LED load current, $\eta$ is the efficiency, and D is the duty. The duty (D) can be estimated with Equation (6): $$D = 1 - \frac{V_{IN}}{V_{OUT}}$$ (6) For most applications, the inductor DC current rating should be at least 40% higher than the maximum input peak inductor current. The inductor's DC resistance should be as small as possible to achieve high efficiency. #### Selecting the Output Capacitor The output capacitor ( $C_{\text{OUT}}$ ) keeps the $V_{\text{OUT}}$ ripple small and ensures feedback loop stability. $C_{\text{OUT}}$ impedance should be low at $f_{\text{SW}}$ . Ceramic capacitors with X7R dielectrics are recommended for their low ESR characteristics. For most applications, a 4.7 $\mu$ F ceramic capacitor is sufficient. #### **PCB Layout Guidelines** Efficient PCB layout is critical for stable operation (especailly the high-frequency switching path to reduce noise and EMI). For the best results, refer to Figure 12 and follow the guidelines below: - A high-frequency pulse current flows through the loop between SW, OUT, C<sub>OUT</sub>, and GND. Keep this loop as short as possible to reduce noise and EMI. - 2. Connect the power ground to the signal ground externally. - Route the power ground away from the logic signals. - 4. Place the ceramic capacitor (C1) as close to VIN as possible. Figure 12: Recommended PCB Layout ## TYPICAL APPLICATION CIRCUIT **Figure 13: Typical Application Circuit** ## **PACKAGE INFORMATION** ## **QFN-14 (2mmx2mm)** #### **TOP VIEW** **BOTTOM VIEW** **SIDE VIEW** #### **RECOMMENDED LAND PATTERN** #### **NOTE:** - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 3) JEDEC REFERENCE IS MO-220. - 4) DRAWING IS NOT TO SCALE. ## **CARRIER INFORMATION** | Part Number | Package | Quantity/ | Quantity/ | Quantity/ | Reel | Carrier | Carrier | |-------------|---------------------|-----------|-----------|-----------|----------|------------|------------| | | Description | Reel | Tube | Tray | Diameter | Tape Width | Tape Pitch | | MP3320BGG-Z | QFN-14<br>(2mmx2mm) | 5000 | N/A | N/A | 13in | 12mm | 8mm | ## **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 4/13/2023 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.