# MP5424 # 5V PMIC with Four 4.5A/2.5A/4.5A/2A Buck Converters, 3 LDOs, 1 Load Switch, and Flexible System Settings via I<sup>2</sup>C and MTP ## DESCRIPTION The MP5424 is a complete power management solution that integrates four high-efficiency stepdown DC/DC converters, three low-dropout (LDO) regulators, one load switch, and a flexible logic interface. Constant-on-time (COT) control in the DC/DC converter provides fast transient response. The 1.1MHz default switching frequency (fsw) during continuous conduction mode (CCM) greatly reduces the external inductance and capacitance. Full protection features include under-voltage lockout (UVLO) protection, over-current protection (OCP), over-voltage protection (OVP), and thermal shutdown. The output voltage ( $V_{\text{OUT}}$ ) can be adjusted via the $I^2C$ bus or preset by the multiple-time programmable (MTP) interface. The start-up/shutdown sequence can also be configured via the MTP and controlled via the $I^2C$ bus. The MP5424 requires a minimal number of external components, and is available in a small QFN-26 (3.5mmx4.5mm) package. ## **FEATURES** #### High-Efficiency Step-Down Converters: - Buck 1: 4.5A DC/DC Converter - Buck 2: 2.5A DC/DC Converter - Buck 3: 4.5A DC/DC Converter - Buck 4: 2A DC/DC Converter - Buck 1 and Buck 3 Can Work in Parallel - Buck 2 and Buck 4 Can Work in Parallel - 2.7V to 5.5V Operating V<sub>IN</sub> Range - Buck 1, Buck 2, and Buck 3 Selectable V<sub>OUT</sub> Range: 0.4V to 2.2V/7.4mV Step or 0.4V to 3.58V V<sub>OUT</sub>/12.5mV Step - Buck 4 V<sub>OUT</sub> Range: 0.4V to 3.58V V<sub>OUT</sub>/12.5mV Step - Adjustable Switching Frequency (f<sub>SW</sub>) - Adjustable Soft-Start Time (t<sub>SS</sub>) - Adjustable Phase Delay - Configurable Forced PWM (FPWM) Mode or Auto-PFM/PWM Mode - Output OCP and OVP ## Low-Dropout (LDO) Regulators: - Three 300mA, Low-Noise LDOs - Two Separate Input Power Supplies - 50mV Dropout at 300mA Load #### Load Switch: - 2.7V to 5.5V/3A Load Switch - $\circ$ 50mΩ On Resistance at $V_{IN} = 5V$ - On/Off Control via the I<sup>2</sup>C and Programmable Sequence - Configurable Output Discharge Function via the I<sup>2</sup>C (Default: On) ## • System: - I<sup>2</sup>C Bus and User-Programmable MTP - Two-Time Programmable MTP (1) - Start-Up/Shutdown Control - Enable Pin (EN1) for Sleep Mode Entry and Recovery Control - Start-Up Reset Output - Flexible Start-Up/Shutdown Sequence via MTP (0.5ms, 2ms, 8ms, or 16ms Selectable Time Slot) - Available in a QFN-26 (3.5mmx4.5mm) Package Optimized Performance with MPS Inductor MPL-AL6050 Series #### Note: The two-time programmable MTP is only for the standard version of the MP5424GRM-0000. ## **APPLICATIONS** - General Consumer - Camera Modules - 3.3V/5V Powered Systems - Space-Limited Systems All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are registered trademarks of Monolithic Power Systems, Inc. or its subsidiaries. # TYPICAL APPLICATION # MTP-EFUSE SELECTED TABLE BY DEFAULT (MP5424GRM-0000) | MTP Items | Buck 1 | Buck 2 | Buck 3 | Buck 4 | LSWO (2) | LDO 2 | LDO 4 | LDO 5 | |--------------------------------|--------|---------|--------|----------|----------|-------|-------|-------| | Output voltage | 1.05V | 1.0375V | 1.05V | 1.35V | 3.3V/5V | 1.8V | 3.3V | 3.3V | | Initial on/off | On | Mode | FPWM | FPWM | FPWM | FPWM | | N/A | ١ | | | Start-up delay | 1.5ms | 1ms | 1.5ms | 0.5ms | 2ms | 0ms | 5ms | 5.5ms | | Soft-start time (tss) | 300µs | 300µs | 300µs | 300µs | | N/A | | | | Switching frequency (fsw) | | | | 1.11 | MHz | | | | | PWRON MODE | | | | 0 (level | trigger) | | | | | RSTODELAY | | | | 50 | ms | | | | | Buck 1 peak current limit | | | | 7. | 6A | | | | | Buck 2 peak current limit | | | | 3. | 9A | | | | | Buck 3 peak current limit | | | | 7. | 6A | | | | | Buck 4 peak current limit | 3.9A | | | | | | | | | I <sup>2</sup> C slave address | | 0x69 | | | | | | | | MTP configuration code | _ | | | 00 | 000 | | | | #### Note: 2) The load switch supply is on the LSWI pin. The supply voltage range is between 2.7V and 5.5V. ## ORDERING INFORMATION | Part Number* | Package | Top Marking | MSL | |------------------|----------------------|-------------|-----| | MP5424GRM-xxxx** | QFN-26 (3.5mmx4.5mm) | See Below | 1 | | MP5424GRM-0000 | QFN-26 (3.5mmx4.5mm) | See Below | 1 | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP5424GRM-0000-Z, MP5424GRM-xxxx-Z). The default number is "0000". Each "x" can be a hexadecimal value between 0 and F. Contact an MPS FAE to create this unique number. ## **TOP MARKING** **MPSYW** M5424 LLLLL MPS: MPS prefix Y: Year code W: Week code M5424: Part number LLLL: Lot number # **EVALUATION KIT EVKT-MP5424** EVKT-MP5424 kit contents (items below can be ordered separately): | # | Part Number | Item | Quantity | |---|----------------|------------------------------------------------------------------------------------------------|----------| | 1 | EV5424-R-00A | MP5424GRM evaluation board | 1 | | 2 | EVKT-USBI2C-02 | Includes one USB to $I^2C$ communication interface device, one USB cable, and one ribbon cable | 1 | | 3 | MP5424-0000 | MP5424 IC which can be used for MTP programming | 2 | ## Order direct from MonolithicPower.com or our distributors. Figure 1: EVKT-MP5424 Evaluation Kit Set-Up <sup>\*\* &</sup>quot;xxxx" is the configuration code identifier for the register setting stored in the MTP. # **PACKAGE REFERENCE** # **PIN FUNCTIONS** | Pin# | Name | Description | |------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | FB1 | Buck 1 feedback. Connect buck 1's output directly to the FB1 pin. | | 2 | PWRON | <b>Start-up/shutdown input.</b> The PWRON pin is a logic input pin that can start up or shut down the device. PWRON has a weak internal pull-up current. | | 3 | VIN1 | <b>Buck 1 supply voltage input.</b> The MP5424 operates from a 2.7V to 5.5V input rail. Use a ceramic decoupling capacitor to decouple the input rail. Use a wide PCB trace for VIN1 path. VIN1, VIN2, VIN3, VIN4, and AVIN should be connected to the same bus voltage (V <sub>BUS</sub> ). | | 4 | SW1 | Buck 1 switch output. Use a wide PCB trace for SW1 path. | | 5 | GND1 | <b>Buck 1 and buck 3 power ground.</b> The GND1 pin requires special consideration during PCB layout. Connect GND1 to ground using copper traces and vias. | | 6 | SW3 | Buck 3 switch output. Use a wide PCB trace for SW3 path. | | 7 | VIN3 | <b>Buck 3 supply voltage input.</b> The MP5424 operates from a 2.7V to 5.5V input rail. Use a ceramic decoupling capacitor to decouple the input rail. Use a wide PCB trace for VIN3 path. VIN1, VIN2, VIN3, VIN4, and AVIN should be connected to the same V <sub>BUS</sub> . | | 8 | FB3 | Feedback of buck3. Connect buck 3's output directly to the FB3 pin. | | 9 | RSTO | Reset output from the PMIC to CPU. The RSTO pin is an open-drain output. RSTO requires an external pull-up resistor. | | 10 | SCL | I <sup>2</sup> C clock signal input. | | 11 | SDA | I <sup>2</sup> C data pin. | | 12 | OUT4 | LDO4 output. The LDO4 pin is powered by VIN5. | | 13 | VIN5 | <b>LDO4 and LDO5 power input pin.</b> This VIN5 pin operates from a 2.7V to 5.5V input voltage $(V_{\text{IN}})$ . Connect the VIN5 and VIN1 pins if LDO4 and LDO5 are not used. | | 15 | FB4 | Buck 4 feedback. Connect buck 4's output directly to the FB4 pin. | | 16 | VIN4 | <b>Buck 4 supply voltage input.</b> The MP5424 operates from a 2.7V to 5.5V input rail. Use a ceramic decoupling capacitor to decouple the input rail. Use a wide PCB trace for VIN4 path. VIN1, VIN2, VIN3, VIN4, and AVIN should be connected to the same V <sub>BUS</sub> . | | 17 | SW4 | Buck 4 switch output. Use a wide PCB trace for SW4 path | | 18 | GND2 | <b>Buck 2 and buck 4 power ground.</b> The GND2 pin requires special consideration during PCB layout. Connect GND2 to ground using copper traces and vias. | | 19 | SW2 | Buck 2 switch output. Use a wide PCB trace for SW2 path | | 20 | VIN2 | <b>Buck 2 supply voltage input.</b> The MP5424 operates from a 2.7V to 5.5V input rail. Use a ceramic decoupling capacitor to decouple the input rail. Use a wide PCB trace for VIN2 path. VIN1, VIN2, VIN3, VIN4, and AVIN must be connected to the same bus voltage. | | 21 | FB2 | Buck 2 feedback. Connect buck 2's output directly to the FB2 pin. | | 22 | OUT2 | <b>LDO 2 output.</b> LDO 2 is powered by VIN2. If the OUT2 pin is configured as EN1, then OUT2 acts as an input pin. Pull EN1 high to turn on the PMIC; pull EN1 low to turn it off. | | 23 | LSWI | Load switch input. | | 24 | LSWO/<br>EN1 | Load switch output or EN1. If the LSWO/EN1 pin is configured as EN1, then LSWO/EN1 acts as an input pin. | | 25 | AGND | Analog ground. Connect the AGND pin to the GND1 and GND2 pins. | | 26 | AVIN | <b>Power supply input for logic circuitry.</b> Use a $0.1\mu F$ ceramic capacitor to bypass the AVIN pin to AGND. Connect AVIN to the system input via a $4.7\Omega$ resistor. VIN1, VIN2, VIN3, VIN4, and AVIN should be connected to the same $V_{BUS}$ . | # ABSOLUTE MAXIMUM RATINGS (3) V<sub>IN1.</sub> V<sub>IN2.</sub> V<sub>IN3.</sub> V<sub>IN4.</sub> V<sub>IN5.</sub> V<sub>AVIN</sub> ..... .....-0.3V to +6.5V (6.8V for 300ms) V<sub>SWx</sub>..... -0.6V (-5V for <10ns) to $V_{INx} + 0.3V$ (7V for <10ns) All other pins......-0.3V to +6.25V Continuous power dissipation ( $T_A = 25^{\circ}C$ ) (4) (8) QFN-26 (3.5mmx4.5mm) .................6.25W Junction temperature ...... 150°C Lead temperature .......260°C Storage temperature.....-65°C to +150°C ESD Ratings (5) (6) Human body model (HBM) .....± 2kV Charged device model (CDM).....± 750V Recommended Operating Conditions (7) Step-down converter (V<sub>INx</sub>)............ 2.7V to 5.5V Step-down converter (V<sub>OUTx</sub>)..... LDO regulator output (V<sub>LDOx</sub>)..... ......0.65V to 3.58V or V<sub>INx</sub> Load switch output (Vout LSW) ...... 2.7V to 5.5V Operating junction temp (T<sub>J</sub>) .... -40°C to +125°C | Thermal Resistance | $oldsymbol{ heta}_{JA}$ | $\boldsymbol{\theta}$ JC | |----------------------|-------------------------|--------------------------| | QFN-26 (3.5mmx4.5mm) | | | | EV5424-R-00A (8) | 20 | 5 °C/W | | JESD51-7 (9) (10) | 44 | 9 °C/W | #### Notes: - 3) Exceeding these ratings may damage the device. - 4) The maximum allowable power dissipation is a function of the maximum junction temperature $T_J$ (MAX), the junction-to-ambient thermal resistance $\theta_{JA}$ , and the ambient temperature $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J$ (MAX) $T_A$ ) / $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can cause excessive die temperature, and the device may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - HBM is measured in accordance with JEDEC specification JESD22-A114. JEDEC document JEP155 states that a 500V HBM allows for safe manufacturing with a standard ESD control process. - 6) CDM is measured in accordance with JEDEC specification JESD22-C101. JEDEC document JEP157 states that a 250V CDM allows for safe manufacturing with a standard ESD control process. - The device is not guaranteed to function outside of its operating conditions. - 8) Measured on EV5424-R-00A, 4-layer PCB. - Measured on JESD51-7, 4-layer PCB. The values given in this table are only valid for comparison with other packages and cannot be used for design purposes. - 10) These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application. # **ELECTRICAL CHARACTERISTICS** $V_{IN1}=V_{IN2}=V_{IN3}=V_{IN4}=V_{IN5}=V_{AVIN}=5V$ , $T_J=-40^{\circ}C$ to +125°C $^{(11)}$ , typical values are tested at $T_J=25^{\circ}C$ , unless otherwise noted. $^{(12)}$ | Parameter | Symbol | Condition | Min | Тур | Max | Units | |-----------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------|---------|--------|--------|-------| | Shutdown current | I <sub>SD</sub> | RSTO_MODE = 01/11,<br>PWRON = 0, T <sub>J</sub> = 25°C | | 25 | 60 | μΑ | | Supply current | I <sub>IN</sub> | FBx is high, no switching, T <sub>J</sub> = 25°C | | 220 | 450 | μΑ | | Default switching frequency | f <sub>SW</sub> | | 0.8 | 1.1 | 1.4 | MHz | | Thermal shutdown entry threshold (13) | T <sub>SD_ENTRY</sub> | | | 153 | | °C | | Thermal shutdown recovery threshold (13) | T <sub>SD_RECOVERY</sub> | | | 130 | | °C | | Step-Down Regulator | | | | | | | | V <sub>AVIN</sub> under-voltage lockout (UVLO) rising threshold | Vavin_uvlo_<br>RISING | | 2.4 | 2.55 | 2.7 | V | | V <sub>AVIN</sub> UVLO hysteresis | V <sub>AVIN_UVLO_</sub> | | | 300 | | mV | | V <sub>IN1</sub> UVLO rising threshold | VIN1_UVLO_<br>RISING | | 2.3 | 2.45 | 2.6 | V | | V <sub>IN1</sub> UVLO hysteresis | VIN1_UVLO_HYS | | | 300 | | mV | | V <sub>IN2</sub> UVLO rising threshold | V <sub>IN2_UVLO_</sub><br>RISING | | 2.3 | 2.45 | 2.6 | V | | V <sub>IN2</sub> UVLO hysteresis | VIN2_UVLO_HYS | | | 300 | | mV | | V <sub>IN3</sub> UVLO rising threshold | VIN3_UVLO_<br>RISING | | 2.3 | 2.45 | 2.6 | V | | V <sub>IN3</sub> UVLO hysteresis | V <sub>IN3_UVLO_HYS</sub> | | | 300 | | mV | | V <sub>IN4</sub> UVLO rising threshold | VIN4_UVLO_<br>RISING | | 2.3 | 2.45 | 2.6 | V | | V <sub>IN4</sub> UVLO hysteresis | VIN4_UVLO_HYS | | | 300 | | mV | | V <sub>IN5</sub> UVLO rising threshold | VIN5_UVLO_<br>RISING | | 2.3 | 2.45 | 2.6 | V | | V <sub>IN5</sub> UVLO hysteresis | VIN5_UVLO_HYS | | | 300 | | mV | | | V <sub>FB1</sub> | Buck 1 default output | 1.029 | 1.05 | 1.071 | V | | Feedback voltage | V <sub>FB2</sub> | Buck 2 default output | 1.01675 | 1.0375 | 1.0583 | V | | 1 eedback voltage | V <sub>FB3</sub> | Buck 3 default output | 1.029 | 1.05 | 1.071 | V | | | $V_{FB4}$ | Buck 4 default output | 1.323 | 1.35 | 1.377 | V | | Maximum duty cycle (13) | D <sub>MAX</sub> | Buck 1 to Buck 4 | | 100 | | % | | Buck 1 and Buck 3 (4.5A/4. | | T | | | | Г | | | RDS(ON)_HS1 | 500mA, T <sub>J</sub> = 25°C | | 25 | 35 | mΩ | | High-side MOSFET (HS- | RDS(ON)_HS3 | , - | | | | | | FET) on resistance | RDS(ON)_HS1<br>RDS(ON)_HS3 | 500mA, $T_J = -40^{\circ}\text{C}$ to +125°C | | 25 | 45 | mΩ | | Low-side MOSFET (LS- | R <sub>DS(ON)_LS1</sub> R <sub>DS(ON)_LS3</sub> | 500mA, T <sub>J</sub> = 25°C | | 12 | 16 | mΩ | | FET) on resistance ` | RDS(ON)_LS1 RDS(ON)_LS3 | 500mA, T <sub>J</sub> = -40°C to +125°C | | 12 | 20 | mΩ | | | 23(311)_200 | Shutdown, V <sub>INx</sub> = 5.5V, | + | | | - | # **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN1}=V_{IN2}=V_{IN3}=V_{IN4}=V_{IN5}=V_{AVIN}=5V$ , $T_J=-40^{\circ}C$ to +125°C $^{(11)}$ , typical values are tested at $T_J=25^{\circ}C$ , unless otherwise noted. $^{(12)}$ | Parameter | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------------|----------------------------|-----------------------------------------------------------------------------|-----|-----|-----|--------------------------| | LS-FET switch leakage | Iswlk_ls1 | Shutdown, $V_{INx} = 5.5V$ , | | 0 | 1 | μA | | LS-FET SWICH leakage | Iswlk_Ls3 | $V_{SWx} = 0V \text{ or } 5.5V, T_J = 25^{\circ}C$ | | 0 | ı | μΑ | | HS-FET current limit | ILIMIT1 | 20% duty cycle, T <sub>J</sub> = 25°C | 5.7 | 7.6 | 9.3 | Α | | 113-1 ET current iiinit | I <sub>LIMIT3</sub> | 20 % daty cycle, 13 = 23 C | 5.7 | 7.0 | 9.5 | ^ | | Minimum on time (13) | t <sub>ON_MIN1</sub> | | | 50 | | ns | | William on time | ton_min3 | | | 50 | | ns | | Minimum off time (13) | toff_MIN1 | | | 120 | | ns | | | toff_MIN3 | | | 120 | | ns | | Output discharge resistance | Rout_dis1 | | 3 | 7 | 20 | Ω | | Soft-start time | tss_B1 | V <sub>OUTx</sub> = 10% to 90% | 140 | 300 | 430 | μs | | Out start time | t <sub>SS_B3</sub> | V <sub>OUTx</sub> = 10% to 90% | 140 | 300 | 430 | μs | | Output over-voltage protection (OVP) rising | Vovp1_rising | Buck 1 | 115 | 120 | 125 | % of<br>V <sub>REF</sub> | | threshold | V OVF I_RISING | Buck 3 | 115 | 120 | 125 | % of<br>V <sub>REF</sub> | | Output OVP falling | Voves such | Buck 1 | 105 | 110 | 115 | % of V <sub>REF</sub> | | threshold | VOVP1_FALLING | Buck 3 | 105 | 110 | 115 | % of<br>V <sub>REF</sub> | | Buck 2 and Buck 4 (2.5A/2/ | A) | | | | | _ | | LIC FET an accietance | RDS(ON)_HS2<br>RDS(ON)_HS4 | 500mA, T <sub>J</sub> = 25°C | | 40 | 55 | mΩ | | HS-FET on resistance | RDS(ON)_HS2 RDS(ON)_HS4 | 500mA, T <sub>J</sub> = -40°C to +125°C | | 40 | 70 | mΩ | | 10 557 | RDS(ON)_LS2 RDS(ON)_LS4 | 500mA, T <sub>J</sub> = 25°C | | 40 | 55 | mΩ | | LS-FET on resistance | RDS(ON)_LS2 RDS(ON)_LS4 | 500mA, T <sub>J</sub> = -40°C to +125°C | | 40 | 85 | mΩ | | HS-FET switch leakage | Iswlk_Hs2 | Shutdown, $V_{INx} = 5.5V$ , $V_{SWx} = 0V$ or $5.5V$ , $T_J = 25$ °C | | 0 | 1 | μΑ | | LS-FET switch leakage | Iswlk_ls2 | Shutdown, $V_{INx} = 5.5V$ , $V_{SWx} = 0V$ or $5.5V$ , $T_J = 25^{\circ}C$ | | 0 | 1 | μΑ | | HS-FET current limit | ILIMIT2<br>ILIMIT4 | 20% duty cycle, T <sub>J</sub> = 25°C | 2.8 | 3.9 | 5 | А | | | ton_min2 | | | 50 | | ns | | Minimum on time (13) | ton_min4 | | | 50 | | ns | | A C | toff_MIN2 | | | 100 | | ns | | Minimum off time (13) | t <sub>OFF_MIN4</sub> | | | 100 | | ns | | Output discharge resistance | Rout_dis2 | | 3 | 8 | 20 | Ω | | - | tss_ <sub>B2</sub> | V <sub>OUT</sub> = 10% to 90% | 140 | 300 | 430 | μs | | Soft-start time | t <sub>SS_B4</sub> | V <sub>OUT</sub> = 10% to 90% | 140 | 300 | 430 | ms | | Output OVD rising throughold | Variation | Buck 2 | 115 | 120 | 125 | % of<br>V <sub>REF</sub> | | Output OVP rising threshold | Vovp2_rising | Buck 4 | 115 | 120 | 125 | % of<br>V <sub>REF</sub> | # **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN1}=V_{IN2}=V_{IN3}=V_{IN4}=V_{IN5}=V_{AVIN}=5V$ , $T_J=-40^{\circ}C$ to +125°C $^{(11)}$ , typical values are tested at $T_J=25^{\circ}C$ , unless otherwise noted. $^{(12)}$ | Parameter | Symbol | Condition | Min | Тур | Max | Units | |-------------------------------|---------------------------|------------------------------------------------------------------------------------------|-------|-----|-------|--------------------------| | Output OVP falling | V <sub>OVP2_FALLING</sub> | Buck 2 | 105 | 110 | 115 | % of<br>V <sub>REF</sub> | | threshold | VOVP2_FALLING | Buck 4 | 105 | 110 | 115 | $\%$ of $V_{REF}$ | | Load Switch | | , | | | | | | Operating input voltage range | V <sub>IN_LSW</sub> | | 2.7 | | 5.5 | V | | Load switch on resistance | RDS(ON)_LSW | V <sub>LSWI</sub> = 5V, 1A load | | 50 | | mΩ | | Output discharge resistance | Rout_dis3 | | 3 | 7 | 20 | Ω | | Soft-start slew rate | tss_Lsw | Соυт = 10μF | | 1.5 | | mV/μs | | Low Dropout (LDO) Regula | tors (LDO 2, I | LDO 4, and LDO 5) | | | | | | | V <sub>LDO2</sub> | I <sub>OUT</sub> = 10mA | 1.764 | 1.8 | 1.836 | V | | Output voltage | $V_{LDO4}$ | I <sub>OUT</sub> = 10mA | 3.234 | 3.3 | 3.366 | V | | | V <sub>LDO5</sub> | I <sub>OUT</sub> = 10mA | 3.234 | 3.3 | 3.366 | V | | PSRR (13) | PSRR <sub>1k</sub> | LDO4 and LDO5, VouTx = 1.8V | | 52 | | dB | | Dropout voltage | $V_{DROP1}$ | $V_{OUTx} = 3V$ , $I_{OUT} = 300$ mA | | 50 | | mV | | | ILIMIT_LDO2 | $V_{INx} = 3.3V$ , $V_{OUTx}$ drops 33% | 300 | 430 | 600 | mA | | Current limit | ILIMIT_LDO_LS | LDO4 and LDO5 set ILIM bit to 0, $V_{INx} = 3.3V$ , $V_{OUTx}$ drops 33% | 380 | 520 | 660 | mA | | | ILIMIT_LDO_HS | LDO4 and LDO5 set ILIM bit to 1,<br>V <sub>INx</sub> = 3.3V, V <sub>OUTx</sub> drops 33% | 580 | 790 | 1000 | mA | | Output discharge resistance | Rout_dis4 | • | 3 | 7 | 20 | Ω | | Soft-start time | t <sub>SS_B2</sub> | V <sub>OUTx</sub> = 10% to 90%,<br>C <sub>OUT</sub> = 2.2μF | | 50 | | μs | | Line regulation | | $V_{IN2} = V_{IN5} = 2.8V \text{ to } 5.5V$ | | 0.3 | | %/V | | Load regulation | | $V_{IN2} = V_{IN5} = 3.3V$ ,<br>$I_{OUT} = 10$ mA to 100mA | | 0.5 | | % | | Logic Pins | | | | | • | | | PWRON pull-up current | Ipwron | AVIN is pulled up internally | 5 | 9 | 13 | μA | | PWRON rising threshold | V <sub>PWR_RISING</sub> | | 0.8 | 1 | 1.2 | V | | PWRON voltage hysteresis | V <sub>PWR_HYS</sub> | | | 100 | | mV | | EN1 rising threshold | VPWR_RISING | | 0.8 | 1 | 1.2 | V | | EN1 voltage hysteresis | V <sub>PWR_HYS</sub> | | | 100 | | mV | | PG rising threshold | V <sub>PG_</sub> RISING | RSTO_MODE = 01 | 86 | 90 | 94 | % of<br>V <sub>FB</sub> | | PG falling threshold | Vpg_falling | RSTO_MODE = 01 | 76 | 80 | 84 | % of<br>V <sub>FB</sub> | | PFI rising threshold | V <sub>PFI_</sub> RISING | RSTO_MODE = 10 | 3.8 | 4 | 4.2 | V | | | ., | | | | | % of | | PFI hysteresis | V <sub>PFI_HYS</sub> | | | 7 | | VPFI_ | | RSTO rising delay | tdelay_rsto | Adjustable via the I <sup>2</sup> C/MTP | 30 | 50 | 70 | RISING ms | # **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN1}$ = $V_{IN2}$ = $V_{IN3}$ = $V_{IN4}$ = $V_{IN5}$ = $V_{AVIN}$ = 5V, $T_J$ = -40°C to +125°C $^{(11)}\!$ , typical values are tested at $T_J$ = 25°C, unless otherwise noted. $^{(12)}$ | Parameter | Symbol | Condition | Min | Тур | Max | Units | |----------------------------------------------------|-----------------------|--------------------|-----|-----|-----|-------| | I <sup>2</sup> C Interface Specifications | (14) | • | · | | | | | Input logic high | V <sub>IN_HIGH</sub> | | 1.4 | | | V | | Input logic low | $V_{IN\_LOW}$ | | | | 0.4 | V | | Output voltage logic low | V <sub>OUT_LOW</sub> | RSTO pin, 4mA sink | | | 0.4 | V | | SCL clock frequency | f <sub>SCL</sub> | | | | 3.4 | MHz | | SCL high time | thigh_scl | | 60 | | | ns | | SCL low time | t <sub>LOW_SCL</sub> | | 160 | | | ns | | Data setup time | tsu_data | | 10 | | | ns | | Data hold time | thd_data | | | 70 | | ns | | Set-up time for repeated start | tsu.start | | 160 | | | ns | | Hold time for repeated start | thold.start | | 160 | | | ns | | Bus free time between a start and a stop condition | t <sub>BUS_FREE</sub> | | 160 | | | ns | | Set-up time for stop condition | tsu_stop | | 160 | | | ns | | Rise time of SCL and SDA | t <sub>RISE</sub> | | 10 | | 300 | ns | | Fall time of SCL and SDA | tfall | | 10 | | 300 | ns | | Suppressed spike pulse width | tspike | | 0 | | 50 | ns | | Capacitance for each bus line | C <sub>BUS</sub> | | | | 400 | pF | ## Notes: - 11) Guaranteed by over-temperature correlation. Not tested in production. - 12) Tested with default version (MP5424GRM-0000), unless otherwise noted. - 13) Guaranteed by engineering sample characterization. - 14) It is recommended to use I<sup>2</sup>C function after the start-up sequence is complete (e.g. all enabled power rails have completed start up). Figure 2 shows the I<sup>2</sup>C timing diagram for reading the I<sup>2</sup>C interface specifications. # I<sup>2</sup>C TIMING DIAGRAM Figure 2: I<sup>2</sup>C Timing Diagram # TYPICAL CHARACTERISTICS Performance waveforms are tested on the evaluation board, $V_{IN} = 5V$ , $T_A = 25$ °C, tested using default spec parts, unless otherwise noted. # Load Regulation # TYPICAL CHARACTERISTICS (continued) Performance waveforms are tested on the evaluation board, $V_{IN}$ = 5V, $T_A$ = 25°C, tested using default spec parts, unless otherwise noted. CH1: V<sub>SW1</sub> CH2: V<sub>SW2</sub> CH3: V<sub>SW3</sub> CH4: V<sub>SW4</sub> 5V/div. 5V/div. 5V/div. 5V/div. # TYPICAL PERFORMANCE CHARACTERISTICS Performance waveforms are tested on the evaluation board, $V_{IN} = 5V$ , $T_A = 25$ °C, tested using default spec parts, unless otherwise noted. CH1: V<sub>SW1</sub> CH2: V<sub>SW2</sub> CH3: V<sub>SW3</sub> 5V/div. 5V/div. 5V/div. 5V/div. 5V/div. 5V/div. 2V/div. 5V/div. Ref: V<sub>PWRON</sub> **CH2: LDO 2** CH3: LDO 4 CH4: LDO 5 5V/div. CH1: V<sub>LSWO</sub> 5V/div. 2V/div. 5V/div. All buck rails, no load CH4: V<sub>SW4</sub> ## **Steady State** All buck rails, full load 1µs/div. # Start-Up through PWRON All buck rails, no load # Start-Up through PWRON All LDO rails, no load, VLSWI = 3.3V 2ms/div. # **Shutdown through PWRON** All buck rails without load 1ms/div. # Shutdown through PWRON All LDO rails, no load, VLSWI = 3.3V, all buck rails disabled 2ms/div. Ref: V<sub>PWRON</sub> CH1: Buck 1 CH3: Buck 3 5V/div. 1V/div. CH2: Buck 2 1V/div. 1V/div. CH4: Buck 4 2V/div. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Performance waveforms are tested on the evaluation board, $V_{IN} = 5V$ , $T_A = 25$ °C, tested using default spec parts, unless otherwise noted. CH1: Buck 4/AC 50mV/div. CH4: I<sub>OUT4</sub> 1A/div. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Performance waveforms are tested on the evaluation board, $V_{IN} = 5V$ , $T_A = 25$ °C, tested using default spec parts, unless otherwise noted. I<sub>OUT</sub> transient from 1.25A to 2.5A, 2.5A/µs slew rate CH1: Buck 3/AC 50mV/div. CH4: I<sub>OUT3</sub> 2A/div. ## **Load Transient Response** $I_{\text{OUT}}$ transient from 2.25A to 4.5A, 2.5A/µs slew rate 100µs/div. # **Load Transient Response** I<sub>OUT</sub> transient from 1A to 2A, 2.5A/µs slew rate 100µs/div. # **FUNCTIONAL BLOCK DIAGRAM** Figure 3: Functional Block Diagram # **OPERATION** The MP5424 provides a complete power management solution for 5V systems, such as televisions. It integrates four high-frequency, synchronous rectification, step-down switch-mode converters, as well as three low-dropout (LDO) regulators and one load switch. The compact QFN-26 (3.5mmx4.5mm) package reduces component count and PCB space. The default output voltage ( $V_{\text{OUT}}$ ), start-up sequence, and dynamic voltage scaling can be adjusted via the I<sup>2</sup>C and multiple-time programmable (MTP) interfaces. The I<sup>2</sup>C also provides powerful logic functions. See the I<sup>2</sup>C Register Map section on page 35 for more details. Figure 4: Power Control State Machine Diagram #### **Power Control** ## **State Machine Description** The state machine has a number of status options, including no supply, shutdown, start-up sequence, start-up, shutdown sequence, configure MTP, and shutdown event (see Figure 4 on page 17). These statuses are described below. # No Supply The PMIC's input pin (AVIN) has a UVLO detection circuit. If the input voltage ( $V_{\text{AVIN}}$ ) drops below the under-voltage lockout (UVLO) rising threshold, then all of the PMIC's functions are disabled. #### Shutdown All of the power rails turn off, and the PMIC enters the shutdown state once $V_{\text{AVIN}}$ drops below its UVLO falling threshold. In the shutdown state, the PMIC monitors the power-on factors. Once a power-on factor is detected, the device begins the start-up sequence. ## Start-Up Sequence The DC/DC converters, LDOs, and load switch turn on sequentially according to the order configured via the MTP e-fuse. ## Start-Up The DC/DC converters, LDOs and load switch turn on, and the RSTO pin's output goes high. In the start-up state, the PMIC monitors the power-off factors and configure MTP factors. #### Shutdown Sequence If the PMIC detects the shutdown factors during a start-up state, then the PMIC enters the shutdown sequence. RSTO is pulled low. Then the DC/DC converters, LDOs, and load switch turn off sequentially according to the order configured via the MTP e-fuse. ## MTP Configure The buck converters, LDOs, and load switch turn off in the shutdown sequence when entering MTP mode. After MTP configuration is complete, the PMIC reloads the MTP to the I<sup>2</sup>C registers and monitors the power-on factors. #### Shutdown Event If the PMIC detects any of the following conditions, then it enters a no supply or shutdown state, regardless of the current state. - If the input voltage (V<sub>IN</sub>) drops below the UVLO falling threshold, then the device enters a no supply state. - If thermal shutdown is triggered, then the device enters a shutdown state. ## **Power-On Factor** The PMIC has several power-on factors, including PWR\_ON, thermal recovery, and EN1. These factors are described below. #### **PWRON ON** If the PWRON pin is pulled to logic high (PWRON\_MODE = 0) or there is a falling edge on the PWRON pin (PWRON\_MODE = 1), then the PMIC enters the start-up sequence. See the PWRON Functions section on page 21 for more details. # Thermal Recovery If the die temperature exceeds the thermal shutdown threshold, then the PMIC enters the shutdown state. Once the die temperature drops below the threshold, the PMIC enters the start-up sequence. #### EN1 If the EN1 function is enabled, and EN1 is pulled high (EN1\_INV defines EN1's active high) or EN1 is pulled low (EN1\_INV defines EN1's active low), then the power rails controlled by EN1 enter the start-up sequence. See the EN1 Functions section on page 22 for more details. ## **Start-Up Sequence** There are 16 selectable time slots for the start-up sequence. All of the DC/DC converters, LDOs, and load switch can be configured between 0 and 15 time slots by the MTP e-fuse. The delay time between each time slot can be adjusted via the MTP TIME\_SLOT bits. The time does not change with the switching frequency (fsw). RSTO goes high with the RSTO\_DELAY time once the start-up sequence is complete. The DC/DC converter, LDOs, and load switch start-up sequences are set by POWER\_ON\_SLOT\_ NO and PWR\_ON\_TIME\_SLOT\_MODE. See the MTP E-Fuse Description on page 28 for more details. Figure 5: Start-Up Sequence # **Buck Regulators, LDOs, and Load Switch On** The MP5424 provides a configurable start-up sequence. See the MTP E-Fuse Configuration Table on page 26 for details on which bits set the time slot number for each channel. #### **Shutdown Factor** The PMIC shutdown factors are PWRON\_OFF and EN1. They are described below. ## **PWRON OFF** If the PWRON pin is pulled low (PWRON\_MODE = 0) or if there is a falling edge on PWRON (PWRON\_MODE = 1), then the PMIC enters the shutdown sequence. See the PWRON Functions section on page 21 for more details. #### EN1 If the EN1 function is enabled, and EN1 is pulled low (EN1\_INV defines EN1 as active high) or EN1 is pulled high (EN1\_INV defines EN1 as active low), then the power rails controlled by EN1 enter the shutdown sequence. See the EN1 Functions section on page 22 for more details. ## Shutdown Sequence There are 16 selectable time slots for the shutdown sequence. All of the DC/DC converters, LDOs, and load switch can be configured between 0 and 15 time slots by the MTP e-fuse. The delay time between each time slot can be adjusted via the MTP TIME\_SLOT bits. The time does not change with $f_{\text{SW}}$ . RSTO is pulled low prior to when the DC/DC converters, LDOs, and load switch turn off. The DC/DC converter and LDO shutdown sequences are set by POWER\_OFF\_SLOT\_NO and POWER\_OFF\_SLOT\_MODE. See the MTP E-Fuse Configuration Table on page 26 for more details. Figure 6: Shutdown Sequence (PWRON\_MODE = 0) ## **Configurable MTP** Follow the steps below to configure the MTP efuse via the I<sup>2</sup>C interface: - 1. Before configuring the e-fuse, ensure that all of the buck converters and LDOs have no load. - 2. Write the correct MTP program password to register 0x26. - Set ENTER\_MTP\_MODE to 1 to enter MTP configure mode. All bucks and LDOs are turned off in this mode. - 4. Write the desired content to the I<sup>2</sup>C registers. - 5. Set V<sub>IN1</sub> and V<sub>AVIN</sub> between 6.4V and 6.5V, with a minimum 150mA current capability. - 6. Set PROGRAM\_MTP to 1 to start the MTP e-fuse program. - 7. The PMIC calculates the sum of all the related I<sup>2</sup>C registers to be burned to the MTP register. The checksum result is also written to the MTP register. - 8. After the MTP write operation is complete (typically 100ms), the PMIC sets the PROGRAM\_MTP bit to 0, and the I<sup>2</sup>C register write protection is unlocked. ENTER\_MTP\_MODE is also set to 0. - 9. After MTP configuration, the PMIC reloads the MTP to the related I<sup>2</sup>C registers and the PWRON pin function is re-enabled. Then the bucks, LDOs, and load switch then start-up based on their power-on factors. I<sup>2</sup>C communication is enabled after the start-up sequence is complete. - 10. Decrease $V_{\text{IN1}}$ and $V_{\text{AVIN}}$ below 5.5V, then restart the power supply to resume normal operation. Before loading the MTP data into the I<sup>2</sup>C register during a start-up through VIN, the PMIC does a checksum calculation for all of the related MTP registers, and compares the checksum calculation to the checksum byte. If they match, then the MTP data is loaded into the I<sup>2</sup>C register. If they do not match, then the I<sup>2</sup>C register uses the hard-coded default value. There is an I<sup>2</sup>C register flag bit to indicate a checksum error. ## **Shutdown Sequence** If the V<sub>INx</sub> drops below its UVLO falling threshold or if thermal shutdown is triggered, then the PMIC enters the shutdown sequence. All of the DC/DC converters, LDO regulators, and load switch turn off at the same time. Figure 7: Shutdown Sequence ## **High-Efficiency Buck Converter** Buck 1, buck 2, buck 3, and buck 4 are synchronous, step-down DC/DC converters that have built-in UVLO protection, soft start (SS), compensation, and over-current protection (OCP) with hiccup mode. Constant-on-time (COT) control with fixed frequency provides fast transient response. The switching clock is phase-shifted from buck 1 to buck 4 during continuous conduction mode (CCM). All of the buck converters can support a 100% duty cycle. # Power Supply and Under-Voltage Lockout (UVLO) Protection VIN1 is the power supply for buck 1. VIN2 is the power supply for buck 2, LDO2. VIN3 is the power supply for buck 3. VIN4 is the power supply for buck 4. VIN5 is the power supply for LDO 4 and LDO 5. LSWI is the power supply for load switch. AVIN is the power input to bias the internal logic blocks. VIN1, VIN2, VIN3, VIN4, VIN5, and AVIN have their own UVLO thresholds with hysteresis. Once $V_{\text{AVIN}}$ exceeds its UVLO rising threshold, the PWRON logic is enabled and ready to accept start-up and shutdown commands. ## Internal Soft Start (SS) SS is implemented to prevent the PMIC $V_{OUT}$ from overshooting during start-up. As the PMIC starts up, the internal circuitry of each power rail generates a soft-start voltage ( $V_{SS}$ ) that ramps up from 0V. The soft-start time ( $t_{SS}$ ) lasts until $V_{SS}$ exceeds the reference voltage ( $V_{REF}$ ). Once $V_{SS}$ exceeds $V_{REF}$ , then $V_{REF}$ takes over as the reference. The four buck outputs' $t_{SS}$ are adjustable via the MTP. For the LDO2 through LDO5 outputs, $t_{SS}$ is fixed internally at 50 $\mu$ s. For the load switch, the soft-start slew rate is consistent at 1.5mV/ $\mu$ s. ## **Output Discharge** In order to discharge the output capacitor ( $C_{\text{OUT}}$ ) during the shutdown sequence, there is a passive discharge path from the DC/DC converter outputs, LDO outputs, and load switch output to ground. The discharge path turns on once the corresponding channel is disabled. The typical discharge resistance is $7\Omega$ . The discharge function can be enabled or disabled through the I<sup>2</sup>C interface. # **Over-Voltage Protection (OVP)** The MP5424 monitors the feedback voltage ( $V_{FB}$ ) to detect possible over-voltage (OV) conditions. If $V_{FB}$ exceeds 120% of the target voltage, then both the high-side MOSFET (HS-FET) and low-side MOSFET (LS-FET) turn off, and the discharge path is turned on. The part exits this regulation period once $V_{FB}$ drops below 110% of $V_{RFF}$ . # **Over-Current Protection (OCP)** If the peak inductor current ( $I_{L\_PEAK}$ ) reaches its set limit and the HS-FET is on, then OCP is triggered. The LS-FET turns on until the inductor current ( $I_L$ ) drops to the valley current limit ( $I_{LIMIT\_VALLEY}$ ). Once $I_L$ reaches $I_{LIMIT\_VALLEY}$ , then the HS-FET turns on. The part does not exit OCP unless $I_{L\_PEAK}$ drops below its set limit. If the OCP lasts longer than 150 $\mu$ s, then the buck enters hiccup mode. # **System Control Signals** #### **PWRON Functions** PWRON is an input pin to that generates a startup or shutdown event. This pin can be configured to detect a level or a falling edge via the MTP. If the PWRON\_MODE bit is set to 1, then the PWRON\_DEBOUNCE\_TIMER bit can set the PWRON pin's debounce timer to filter mechanical switch short-press noise. If the PWRON\_MODE bit is set to 0, then PWRON operates as an enable (EN) pin. Pull PWRON high to turn the PMIC on; pull PWRON low to turn it off. # PWRON\_MODE = 1 (Edge Trigger) Start-Up The start-up sequence begins once V<sub>AVIN</sub> exceeds its UVLO threshold and PWRON is pulled low for longer than PWRON\_DEBOUNCE\_TIMER while the PMIC is off. Once the start-up sequence is complete, then the PWRON detection function can be enabled. Figure 8: PWRON\_MODE = 1 (Press PWRON to Start Up) #### Shutdown The shutdown sequence begins once PWRON is pulled low for longer than PWRON\_DEBOUNCE\_TIMER while the PMIC is on. The MP5424 turns off all of the bucks, LDOs, and load switch. The shutdown sequence can be configured via the MTP e-fuse. If the PWRON pin remains low after the shutdown sequence is complete, then the MP5424 remains in the shutdown state. If the PWRON pin is pulled high after the shutdown sequence is complete, then the MP5424 continues the shutdown sequence. Figure 9: PWRON MODE = 1 (Press PWRON to Shutdown) ## PWRON\_MODE = 0 (Level Trigger) The PMIC enters the start-up sequence once $V_{\text{AVIN}}$ exceeds its UVLO threshold and PWRON is pulled high. If PWRON is pulled low while the MP5424 is on, then the device executes the shutdown sequence. If PWRON is pulled high while the MP5424 is off, then the MP5424 executes a start-up sequence. During a start-up or shutdown sequence, the PWRON pin function is blanked until the sequence is complete. For example, if PWRON is high during a shutdown sequence and then the PMIC finishes the shutdown sequence, the PMIC executes the start-up sequence (see Figure 10). Figure 10: PWRON Enable and Disable Function #### **EN1 Functions** EN1 is a multi-function pin. The LSWO pin and LDO 2 can be selected as EN1's input according to the EN1\_SELECT bit of CLT3 register. EN\_EN1\_Pin bit can enable/ disable EN1 functions. EN1\_INV defines EN1 as active high or active low. The EN1 pin can be used to control the power rails' start-up and shutdown sequences. This is useful for non-I<sup>2</sup>C interface applications. Figure 11 on page 23 shows the EN1 function. If EN1\_INV is high and EN1 controls buck 2 and buck 3, then buck 2 and buck 3 turn off sequentially when EN1 is pulled low. If EN1 is pulled high, buck 2 and buck 3 turn on sequentially. PWRON has a higher priority than EN1, so if PWRON is pulled low, then all of the power rails enter the shutdown sequence. The buck, LDO, and load switch enable/disable functions are controlled via the PWRON and EN1 pins. Figure 11: EN1 Function ## **Thermal Warning and Shutdown** Thermal warning and thermal shutdown prevent the part from operating at exceedingly high temperatures. If the silicon die temperature exceeds 120°C, then the MP5424 sets the OTWARNING bit to 1. If the die temperature exceeds 153°C, then the MP5424 sets the OTEMPP bit to 1 and the system enters the shutdown sequence. Once the temperature drops to 130°C, the system enters the start-up sequence. # I<sup>2</sup>C Timing The PMIC's I²C interface is powered by an internal, fixed, 2V power supply. If $V_{INx}$ exceeds its UVLO threshold during a start-up through VIN, then the 2V LDO power supply is ready. The I²C function is disabled during the start-up sequence. Once the start-up sequence is complete for all enabled power rails, the I²C function is available (see Figure 12). If the I<sup>2</sup>C is not used, SCL and SDA should be pulled high via a resistor. Figure 12: I<sup>2</sup>C Timing Diagram # I<sup>2</sup>C INTERFACE # I<sup>2</sup>C Serial Interface Description The I<sup>2</sup>C is a two-wire, bidirectional serial interface consisting of a data line (SDA) and a clock line (SCL). These lines are pulled up externally to a bus voltage (V<sub>BUS</sub>) when idle. A master device is connected to the line. The master generates the SCL signal and device address, and arranges the communication sequence. The MP5424 interface is an I<sup>2</sup>C slave that can support fast mode (400kHz) and high-speed mode (3.4Mhz). The I<sup>2</sup>C interface adds flexibility to the power supply solution. Among other parameters, V<sub>OUT</sub> and the transition slew rate can be controlled via the I<sup>2</sup>C interface. If the master sends the address as an 8-bit value, then the 7bit address should be followed by a 0 to indicate a read (R) operation or 1 to indicate a write (W) operation. # **Start and Stop Conditions** The start (S) and stop (P) conditions are signaled by the master device, and signify the beginning and the end of an I<sup>2</sup>C transfer. The start condition is defined as the SDA signal transitioning from high to low while SCL is high. The stop condition is defined as the SDA signal transitioning from low to high while SCL is high (see Figure 13). Figure 13: Start (S) and Stop (P) Conditions The master then generates the SCL clocks, and transmits the device address and the read/write direction bit (R/W) on the SDA line. ## **Transfer Data** Data is transferred in 8-bit bytes via the SDA line. Each byte of data should be followed by an acknowledge (ACK) bit. ## I<sup>2</sup>C Update Sequence The MP5424 requires a start condition, a valid I<sup>2</sup>C address, a register address byte, and a data byte for a single data update. After receiving each byte, the MP5424 acknowledges the byte by pulling the SDA line low during the high period of a single clock pulse. A valid I2C address selects the MP5424. The MP5424 performs an update on the falling edge of the LSB byte. Figure 14, Figure 15, and Figure 16 show examples of I<sup>2</sup>C write and read sequences. Figure 15: Write Multi-Register NA = Not Acknowledge (SDA = High) P = Stop Condition Slave to Master Figure 16: Read Single Register # **REGISTER DESCRIPTION** # **MTP E-Fuse Configuration Table** | Offset | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------|-------------|----------------|------------------------------|----------------------------------------------------|------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------|--------------------------------| | 00 | CTL0 | DVS SLI | EW RATE | FREQU | JENCY | N/A | PWRON_DEBC | UNCE_TIMER | N/A | | 01 | CTL1 | RSTO | _MODE | RSTO_ | DELAY | RSTO_PFI_THLD N/A | | | /A | | 02 | CTL2 | N/A | | | | TIME_SLOT TIME_S | | PWR_ON_<br>TIME_SLOT_<br>MODE | PWR_OFF_<br>TIME_SLOT_<br>MODE | | 03 | | | В | UCK1_VREF: | 0.4V to 3.587 | 5V/12.5mV step | or 0.4V to 2.2V/7. | 4mV step | | | 04 | Buck 1 | N/A | OVPEN1 | DISCHGEN1 | MODE<br>BUCK1 | | N/. | 1 | | | 05 | | | M1 | PHASE_ | | SOFTS | START1 | N. | /A | | 06 | | | | F_SLOT_NO_ | | 5)//40 5> // - / | POWER_ON_S | | | | 07 | | | В | BUCK2_VREF: | | 5V/12.5mV step | or 0.4V to 2.2V/7. | 4mv step | | | 08 | Buck 2 | N/A | OVPEN2 | DISCHGEN2 | MODE<br>BUCK2 | | N/. | 1 | | | 09 | | | M2 | PHASE_ | | SOFTS | START2 | | /A | | OA<br>OB | | | | F_SLOT_NO_ | | /F\//12 Fm\/ oton | POWER_ON_S | | | | UB | | | ь | UCK3_VKEF: ( | MODE | SV/12.5IIIV Step | or 0.4V to 2.2V/7 | .4mv step | | | 0C | Buck 3 | N/A | OVPEN3 | DISCHGEN3 | BUCK3 | 2057 | N/A | | /^ | | 0D | | | M3 | PHASE_ | | SOFTS | START3 | N NO DO | /A | | 0E<br>0F | | | POWER_OF | F_SLOT_NO_ | | 0.4V to 3.5875V | POWER_ON_S | SLOT_INO_B3 | | | 10 | Decelo 4 | N/A | OVPEN4 | DISCHGEN4 | MODE<br>BUCK4 | 0.47 10 3.367377 | N/A | A | | | 11 | Buck 4 | 11 1 | M4 | PHASE | | SOFTSTART4 N/A | | /Λ | | | 12 | | | | F_SLOT_NO_B4 | | POWER_ON_SLOT_NO_B4 | | <u> </u> | | | 13 | CTL3 | | /A | EN1_<br>SELECT | EN_OFF_<br>DELAY | EN_OFF_<br>MODE | BUCK3_VID | BUCK2_VID | BUCK1_VID | | 14 | | | | | | .65V to 3.5875V/ | 1I<br>/12.5mV step | | | | 15 | LDO 2 | N/A | N/A | DISCHGEN_<br>LDO2 | | | C_SLAVE_ADDR | ESS | | | 16 | | P | OWER_OFF | SLOT_NO_LI | 002 | | POWER_ON_SL | OT_NO_LDO2 | | | 17 | | | | | | N/A | | | | | 18 | LOAD_<br>SW | N/A | N/A | DISCHGEN_<br>LDSW | N/A | | N/A | A | | | 19 | | P | OWER_OFF | _SLOT_NO_LE | SW | | POWER_ON_SL | .OT_NO_LDSW | | | 1A | | | | LI | 004_VREF: 0 | .65V to 3.5875V/ | 12.5mV step | | | | 1B | LDO 4 | N/A | ILIM_<br>LDO4 | DISCHGEN_<br>LDO4 | N/A | | N/A | A | | | 1C | | P | OWER_OFF | _SLOT_NO_LI | 004 | | POWER_ON_SL | OT_NO_LDO4 | | | 1D | | | | | 005_VREF: 0 | .65V to 3.5875V/ | 12.5mV step | | | | 1E | LDO 5 | N/A | ILIM_<br>LDO5 | DISCHGEN_<br>LDO5 | N/A | | N/ | A | | | 1F | | P | OWER_OFF | _SLOT_NO_LI | 005 | | POWER_ON_SL | _OT_NO_LDO5 | | | 20 | Mode | PARALL<br>EL_1 | PARALL<br>EL_2 | PWRON<br>_MODE | EN_EN1_<br>PIN | N/A | | N/A | | | 21 | EN1 | EN1_INV | | | EN1 | _POWER_RAILS | S_CONTROL | | | | 22 | EN | EN_<br>BUCK1 | EN_<br>BUCK2 | EN_BUCK3 | EN_BUCK4 | EN_LDO2 | EN_LDSW | EN_LDO4 | EN_LDO5 | | 23 | ID1 | | MTP | configure code | ("0x00" for sta | andard MP5424- | 0000, "0x01" for N | /IP5424-0001) | · · | | 24 | ID2 | M | TP revision i | number (MTP r | evision numbe | er is stored here | in case the user h | as to update the | MTP) | | 25 | CRC | checksur | n of all the rest the MTP de | elated I <sup>2</sup> C regist<br>ata with the 0x2 | ters and writes<br>25 register's c | s the result in this<br>ontent. If they ma | egister data to the<br>byte. During star<br>atch, the MTP data<br>and uses the def | t-up, the PMIC o<br>a is loaded to the | alculates and | # **MTP E-Fuse Description** | Name | Bits | Default | Description | |--------------------------|--------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Voltage scaling slew rate for the buck 1, buck 2, buck 3, and buck 4 converters. The soft-start slew rate is set by the SOFTSTART bits. | | DVS SLEW<br>RATE | D[7:6] | 10 | 00: Reserved<br>01: Reserved<br>10: 8mV/µs<br>11: 4mV/µs | | | | | Switching frequency (fsw) setting bit. | | FREQUENCY | D[5:4] | 00 | 00: 1.1MHz<br>01: 1.65MHz<br>10: 2.2MHz<br>11: 2.75MHz | | DWDON DEDO | | | Sets the PWRON pin's debounce timer. It is valid only if PWRON_MODE is set to 1. See the PWRON_MODE = 1 (Edge Trigger) section on page 21 for more information. The debounce time is not related to default f <sub>SW</sub> . | | PWRON_DEBO<br>UNCE_TIMER | D[2:1] | 01 | 00: 0.5ms<br>01: 10ms<br>10: 40ms<br>11: 160ms | | | | | Sets the RSTO behavior. | | RSTO_MODE | D[7:6] | 00 | 00: Does not monitor any power rails. If the PMIC enters the shutdown sequence or $V_{\rm IN1}$ drops below its under-voltage lockout (UVLO) threshold, then RSTO goes low. RSTO goes high once the RSTO delay ( $t_{\rm RSTO}$ ) is complete 01: Monitors buck 4's power good (PG). If buck 4's PG (PG4) is good after $t_{\rm RSTO}$ , RSTO goes high . If buck 4 is turned off by the $l^2C$ , then PG4 is high. If PG4 goes low, then there is no $t_{\rm RSTO}$ (see the RSTO_PFI_THLD register). RSTO goes high if $V_{\rm IN1} > V_{\rm IN1}$ UVLO threshold. RSTO goes low if $V_{\rm IN1} < V_{\rm IN1}$ UVLO threshold. RSTO goes low with no delay. If $V_{\rm IN1} > V_{\rm IN1}$ UVLO threshold and PWRON is active, then RSTO monitors $V_{\rm IN1}$ while the PMIC is on 11: Monitors all enabled buck and LDO power rails. If the enabled bucks' PG and LDOs' PG are good, then RSTO goes high after $t_{\rm RSTO}$ . If any PG goes low, RSTO goes low without a delay. | | RSTO_DELAY | D[5:4] | 01 | Sets t <sub>RSTO</sub> before RSTO goes high. t <sub>RSTO</sub> is not related to the default f <sub>SW</sub> . 00: 100ms 01: 50ms | | | | | 10: 10ms<br>11: 1ms | | | | | Sets the V <sub>IN1</sub> UVLO rising threshold when RSTO_MODE is set to 10. | | RSTO_PFI_<br>THLD | D[3:2] | 10 | 00: 2.7V<br>01: 2.9V<br>10: 4V<br>11: 4.4V | | | | _ | Sets the start-up/shutdown sequence time slot intervals. The start-up/shutdown sequences share the same time slot value. The time slot value is not related to the default $f_{\text{SW}}$ . | | TIME_SLOT | D[3:2] | 00 | 00: 0.5ms<br>01: 2ms<br>10: 8ms<br>11: 16ms | | Name | Bits | Default | Description | |--------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PWR_ON_<br>TIME_SLOT_<br>MODE | D[1] | 0 | Selects the start-up sequence time slot mode. 0: The time slot is a fixed number set by TIME_SLOT 1: The time slot increases linearly, as shown below: • Time slot 0 to slot 3 has a TIME_SLOT x 1 interval • Time slot 3 to slot 7 has a TIME_SLOT x 2 interval • Time slot 7 to slot 11 has a TIME_SLOT x 4 interval • Time slot 11 to slot 15 has a TIME_SLOT x 8 interval Time Slot Number **Time Slot Number** **Out | | PWR_OFF_<br>TIME_SLOT_<br>MODE | D[0] | 0 | Selects the shutdown sequence time slot mode. 0: The time slot is a fixed number set by TIME_SLOT 1: The time slot increases linearly, as shown below: • Time slot 0 to slot 3 has a TIME_SLOT x 1 interval • Time slot 7 to slot 11 has a TIME_SLOT x 2 interval • Time slot 11 to slot 15 has a TIME_SLOT x 4 interval • Time slot 11 to slot 15 has a TIME_SLOT x 8 interval Time Slot Number 15 14 13 12 11 10 9 8 7 6 8 4 3 2 1 0 Time Slot Number 15 14 13 12 11 10 9 8 7 6 8 4 3 2 1 0 Time Slot Number 16 14 13 12 11 10 9 8 7 8 8 9 8 9 8 9 8 9 8 9 8 9 9 8 9 9 9 9 | | Name | Bits | Default | Description | |---------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BUCK1_VREF,<br>BUCK2_VREF,<br>BUCK3_VREF,<br>BUCK4_VREF,<br>LDO2_VREF,<br>LDO4_VREF,<br>LDO5_VREF | D[7:0] | 00110100,<br>00110011,<br>00110100,<br>01001100,<br>01110000,<br>11101000,<br>11101000 | Sets the internal reference voltage (V <sub>REF</sub> ). Buck outputs are between 400mV and 3587.5mV with 12.5mV per step. LDO outputs are from 650mV to 3587.5mV with 12.5mV per step. See Table 1 on page 32 for more details. 0000 0000: 400mV 0000 0001: 412.5mV 1111 1111: 3587.5mV If the Buck1_VID, Buck2_VID, and Buck3_VID bits are set to 1, then the buck 1, buck 2, and buck 3 Vout range is between 400mV and 2.2V with a 7.4mV per step. | | OVPEN1,<br>OVPEN2,<br>OVPEN3,<br>OVPEN4 | D[6] | 1 | Enable bit for buck 1, buck 2, buck 3, and buck 4 output over-voltage protection (OVP). 0: OVP disabled 1: OVP enabled | | DISCHGEN1,<br>DISCHGEN2,<br>DISCHGEN3,<br>DISCHGEN4 | D[5] | 1 | Enable bit for buck 1, buck 2, buck 3, and buck 4 output discharge function. 0: Discharge function disabled 1: Discharge function enabled | | MODEBUCK1,<br>MODEBUCK2,<br>MODEBUCK3,<br>MODEBUCK4 | D[4] | 1 | Selects auto-PFM/PWM mode or forced pulse-width modulation (FPWM) mode. 0: Auto-PFM/PWM mode 1: Forced PWM mode (FPWM) | | ILIM1, ILIM3 | D[7:6] | 10 | Configures the high-side MOSFET (HS-FET) peak current limit (ILIMIT_PEAK) for buck 1 and buck 3. 00: 4.6A typical HS-FET ILIMIT_PEAK 01: 6.6A typical HS-FET ILIMIT_PEAK 10: 7.6A typical HS-FET ILIMIT_PEAK 11: 9.3A typical HS-FET ILIMIT_PEAK | | ILIM2, ILIM4 | D[7:6] | 01 | Configures the HS-FET ILIMIT_PEAK for buck 2 and buck 4. 00: 2.7A typical HS-FET ILIMIT_PEAK 01: 3.9A typical HS-FET ILIMIT_PEAK 10: 5.1A typical HS-FET ILIMIT_PEAK 11: 6.1A typical HS-FET ILIMIT_PEAK | | PHASE_<br>DELAY1,<br>PHASE_<br>DELAY2,<br>PHASE_<br>DELAY3,<br>PHASE_<br>DELAY4 | D[5:4] | 00, 01, 01,<br>00 | Sets the phase delay for buck 1, buck 2, buck 3, and buck 4. 00: 0° delay 01: 90° delay 10: 180° delay 11: 270° delay | | SOFTSTART1,<br>SOFTSTART2,<br>SOFTSTART3,<br>SOFTSTART4 | D[3:2] | 01 | Soft-start time (tss) setting bit for buck 1, buck 2, buck 3, and buck 4. tss is between 10% and 90% of the target Vout. 00:150µs 01:300µs 10:610µs 11:920µs | | Name | Bits | Default | Description | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | POWER_OFF_<br>SLOT_NO_B1,<br>POWER_OFF_<br>SLOT_NO_B2,<br>POWER_OFF_<br>SLOT_NO_B3, | | | This bit sets each power rail's time slot number during the shutdown sequence. See the TIME_SLOT register on page 28 and the PWR_OFF_TIME_SLOT_MODE register on page 29 for more details. The delay times between neighboring slots are not related to default fsw. 0000: Time slot 0 | | POWER_OFF_<br>SLOT_NO_B4,<br>POWER_OFF_<br>SLOT_NO_<br>LDO2,<br>POWER_OFF_<br>SLOT_NO_<br>LDSW,<br>POWER_OFF_<br>SLOT_NO_<br>LDO4,<br>POWER_OFF_ | D[7:4] | 0011,<br>0010,<br>0011,<br>0001,<br>0000,<br>0100<br>1010<br>1011 | 0001: Time slot 1 0010: Time slot 2 0011: Time slot 3 0100: Time slot 4 0101: Time slot 5 0110: Time slot 6 0111: Time slot 7 1000: Time slot 8 1001: Time slot 9 1010: Time slot 10 1011: Time slot 11 1100: Time slot 12 1101: Time slot 13 | | SLOT_NO_<br>LDO5 | | | 1110: Time slot 14<br>1111: Time slot 15 | | POWER_ON_<br>SLOT_NO_B1,<br>POWER_ON_<br>SLOT_NO_B2, | | | This bit sets each power rail's time slot number during the start-up sequence (see the TIME_SLOT register on page 28 and the PWR_ON_TIME_SLOT_MODE register on page 29 for more details). The delay times between neighboring slots are not related to the default fsw. | | POWER_ON_ SLOT_NO_B3, POWER_ON_ SLOT_NO_B4, POWER_ON_ SLOT_NO_ LDO2, POWER_ON_ SLOT_NO_ LDSW, POWER_ON_ SLOT_NO_ LDO4, POWER_ON_ SLOT_NO_ LDO4, POWER_ON_ SLOT_NO_ LDO4, POWER_ON_ SLOT_NO_ LDO5 | D[3:0] | 0011,<br>0010,<br>0011,<br>0001,<br>0000,<br>0100101<br>0<br>1011 | 0000: Time slot 0 0001: Time slot 1 0010: Time slot 2 0011: Time slot 3 0100: Time slot 4 0101: Time slot 5 0110: Time slot 6 0111: Time slot 7 1000: Time slot 8 1001: Time slot 9 1010: Time slot 10 1011: Time slot 11 1100: Time slot 12 1101: Time slot 13 1110: Time slot 14 | | DISCHGEN_<br>LDO2,<br>DISCHGEN_ | | | Enable bit for the LDO2, LDO4 and LDO5 output discharge function. | | LDO4, DISCHGEN_ LDO5 | D[5] | 1 | Discharge function disabled Discharge function enabled | | BUCK1_VID, | | | Sets the buck 1, buck 2, and buck 3 V <sub>OUT</sub> range and resolution. | | BUCK2_VID,<br>BUCK3_VID | D[2:0] | 000 | <ul><li>0: V<sub>OUT</sub> is 400mV to 3.5875V with 12.5mV per step</li><li>1: V<sub>OUT</sub> range is 400mV to 2.2V with 7.4mV per step</li></ul> | | EN1_SELECT | EN1_SELECT D[5] 0 | | Selects LSWO or LDO 2 as the EN1 pin. If the EN1 function is enabled, then the corresponding load switch or LDO 2 channel and its discharge function should be turned off. | | | | | 0: Selects LSWO as EN1 pin<br>1: Selects LDO2 as EN1 pin | | Name | Bits | Default | Description | |-------------------------|-------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Enables the shutdown delay. This bit is only active if EN_OFF_MODE = 0. | | EN_OFF_<br>DELAY | D[4] | 0 | 0: Shutdown delay disabled. The shutdown sequence begins at the largest time slot of the enabled channel 1: Enable shutdown delay. The shutdown sequence begins at the 60th time interval, the power rail turns off once the time interval decreases to the power rail's time interval. The time interval of each power rail is determined by TIME_SLOT, PWR_OFF_TIME_SLOT_MODE, and the time slot number | | EN_OFF_ | Diol | | Sets the shutdown sequence behavior controlled by the PWRON pin. There is always a shutdown sequence while controlled by EN1. | | MODE | D[3] | 0 | Shutdown sequence No shutdown sequence. All power rails turn off at the same time | | DISCHCEN | | | Enable bit for the load switch output discharge function. | | DISCHGEN_<br>LDSW | D[5] | 1 | Discharge function disabled Discharge function enabled | | I2C_SLAVE_<br>ADDRESS | D[4:0] | 01001 | Sets the A5 to A1 bit of the slave I <sup>2</sup> C address. See the I <sup>2</sup> C Bus Slave Address section on page 34 for more details. | | II IM I DO4 | | | Selects the LDO 4 and LDO 5 current limit (ILIMIT). | | ILIM_LDO4,<br>ILIM_LDO5 | D[6] | 0 | 0: Lower I <sub>LIMIT</sub> supports 300mA I <sub>OUT</sub><br>1: Higher I <sub>LIMIT</sub> supports 550mA I <sub>OUT</sub> | | PARALLEL_1 | PARALLEL_1 D[7] C | | Sets whether buck 1 and buck 3 operate in parallel. Use FB1 as the feedback pin. After the buck converters enter parallel mode, buck 3's I <sup>2</sup> C/MTP register is invalid. Parallel mode takes effect during a start-up through VIN. After start-up, the PMIC does not respond to changes on this bit. I <sub>LIMIT</sub> is doubled based on buck 1's register setting. | | | | | 0: Buck 1 and buck 3 do not operate in parallel 1: Buck 1 and buck 3 operate in parallel | | PARALLEL_2 | D[6] | 0 | Sets whether buck 2 and buck 4 operate in parallel mode. Use FB2 as the feedback pin. After the buck converters enter parallel mode, buck 4's I <sup>2</sup> C/MTP register is invalid. Parallel mode takes effect during a start-up through VIN. After start-up, the PMIC does not respond to changes on this bit. ILIMIT is doubled based on buck 2's register setting. | | | | | 0: Buck 2 and buck 4 do not operate in parallel 1: Buck 2 and buck 4 operate in parallel | | | | | This bit defines the PWRON pin's behavior (level trigger or falling-edge trigger). | | PWRON_<br>MODE | | | 0: Level trigger. This functions as an EN pin. If the PWRON pin's V <sub>IN</sub> exceeds the rising threshold, then the PMIC begins the start-up sequence 1: Falling-edge trigger. If the PWRON pin detects a high to low transition and the PMIC is off, then the PMIC begins the start-up sequence after a delay. If the PMIC is on, then the PMIC begins the shutdown sequence after a delay. The delay time is set by PWRON_DEBOUNCE_TIMER | | EN_EN1_PIN | EN_EN1_PIN D[4] 0 | | Enable bit of EN1 function. EN1_POWER_RAILS_CONTROL defines which power rails are controlled by the EN1 pin. EN1_INV defines EN1 active low or active high. EN_SELECT defines LSWO or LDO 2 as EN1. | | | | | 0: EN1 function disabled 1: EN1 function enabled | | | | | Sets EN1 to active low or active high. | | EN1_INV | D[7] | 1 | 0: A low-level input to EN1 turns on the corresponding power rails 1: A high-level input to EN1 turns on the corresponding power rails | | Name | Bits | Default | Description | | | | | | | |-------------------------------------------------------------------------------------------------|--------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------|--------|------|-------|--------------| | | | | This bit sets which power rails are controlled by EN1. Each bit controls 1 pow from D[6] to D[0]. | | | | | | 1 power rail | | | | | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] | | EN1_POWER_ | | | Buck 1 | Buck 2 | Buck 3 | Buck 4 | LDSW | LDO 4 | LDO 5 | | RAILS_<br>CONTROL | D[6:0] | 0000111 | O: EN1 does not control the power rail's start-up/shutdown sequence 1: EN1 controls this power rail's start-up/shutdown sequence If the EN1 function is enabled, the corresponding load switch or LDO 2 channel and its discharge function should be turned off. Note that EN1 cannot control LDO 2. LDO 2 can only be controlled by PWRON | | | | | | | | EN_BUCK1,<br>EN_BUCK2,<br>EN_BUCK3,<br>EN_BUCK4,<br>EN_LDO2,<br>EN_LDSW,<br>EN_LDO4,<br>EN_LDO5 | D[7:0] | 0xFF | Enable cont<br>0: Disabled<br>1: Enabled | rol bit for ea | ch power rai | I. | | | | Table 1: Output Reference Voltage Chart (BUCK1\_VID = 0, Buck2\_VID = 0, Buck3\_VID = 0) | D[7:0] | \/ (m\/) | D[7:0] | \/ (m\/) | D[7:0] | \/ (m\/) | |----------|-----------------------|----------|-----------------------|----------|-----------------------| | | V <sub>REF</sub> (mV) | | V <sub>REF</sub> (mV) | | V <sub>REF</sub> (mV) | | 00000000 | 400 | 01010110 | 1475 | 10101100 | 2550 | | 0000001 | 412.5 | 01010111 | 1487.5 | 10101101 | 2562.5 | | 00000010 | 425 | 01011000 | 1500 | 10101110 | 2575 | | 00000011 | 437.5 | 01011001 | 1512.5 | 10101111 | 2587.5 | | 00000100 | 450 | 01011010 | 1525 | 10110000 | 2600 | | 00000101 | 462.5 | 01011011 | 1537.5 | 10110001 | 2612.5 | | 00000110 | 475 | 01011100 | 1550 | 10110010 | 2625 | | 00000111 | 487.5 | 01011101 | 1562.5 | 10110011 | 2637.5 | | 00001000 | 500 | 01011110 | 1575 | 10110100 | 2650 | | 00001001 | 512.5 | 01011111 | 1587.5 | 10110101 | 2662.5 | | 00001010 | 525 | 01100000 | 1600 | 10110110 | 2675 | | 00001011 | 537.5 | 01100001 | 1612.5 | 10110111 | 2687.5 | | 00001100 | 550 | 01100010 | 1625 | 10111000 | 2700 | | 00001101 | 562.5 | 01100011 | 1637.5 | 10111001 | 2712.5 | | 00001110 | 575 | 01100100 | 1650 | 10111010 | 2725 | | 00001111 | 587.5 | 01100101 | 1662.5 | 10111011 | 2737.5 | | 00010000 | 600 | 01100110 | 1675 | 10111100 | 2750 | | 00010001 | 612.5 | 01100111 | 1687.5 | 10111101 | 2762.5 | | 00010010 | 625 | 01101000 | 1700 | 10111110 | 2775 | | 00010011 | 637.5 | 01101001 | 1712.5 | 10111111 | 2787.5 | | 00010100 | 650 | 01101010 | 1725 | 11000000 | 2800 | | 00010101 | 662.5 | 01101011 | 1737.5 | 11000001 | 2812.5 | | 00010110 | 675 | 01101100 | 1750 | 11000010 | 2825 | | 00010111 | 687.5 | 01101101 | 1762.5 | 11000011 | 2837.5 | | D[7:0] | V <sub>REF</sub> (mV) | D[7:0] | V <sub>REF</sub> (mV) | D[7:0] | V <sub>REF</sub> (mV) | |----------|-----------------------|----------|-----------------------|----------|-----------------------| | 00011000 | 700 | 01101110 | 1775 | 11000100 | 2850 | | 00011001 | 712.5 | 01101111 | 1787.5 | 11000101 | 2862.5 | | 00011010 | 725 | 01110000 | 1800 | 11000110 | 2875 | | 00011011 | 737.5 | 01110001 | 1812.5 | 11000111 | 2887.5 | | 00011100 | 750 | 01110010 | 1825 | 11001000 | 2900 | | 00011101 | 762.5 | 01110011 | 1837.5 | 11001001 | 2912.5 | | 00011110 | 775 | 01110100 | 1850 | 11001010 | 2925 | | 00011111 | 787.5 | 01110101 | 1862.5 | 11001011 | 2937.5 | | 00100000 | 800 | 01110110 | 1875 | 11001100 | 2950 | | 00100001 | 812.5 | 01110111 | 1887.5 | 11001101 | 2962.5 | | 00100010 | 825 | 01111000 | 1900 | 11001110 | 2975 | | 00100011 | 837.5 | 01111001 | 1912.5 | 11001111 | 2987.5 | | 00100100 | 850 | 01111010 | 1925 | 11010000 | 3000 | | 00100101 | 862.5 | 01111011 | 1937.5 | 11010001 | 3012.5 | | 00100110 | 875 | 01111100 | 1950 | 11010010 | 3025 | | 00100111 | 887.5 | 01111101 | 1962.5 | 11010011 | 3037.5 | | 00101000 | 900 | 01111110 | 1975 | 11010100 | 3050 | | 00101001 | 912.5 | 01111111 | 1987.5 | 11010101 | 3062.5 | | 00101010 | 925 | 10000000 | 2000 | 11010110 | 3075 | | 00101011 | 937.5 | 10000001 | 2012.5 | 11010111 | 3087.5 | | 00101100 | 950 | 10000010 | 2025 | 11011000 | 3100 | | 00101101 | 962.5 | 10000011 | 2037.5 | 11011001 | 3112.5 | | 00101110 | 975 | 10000100 | 2050 | 11011010 | 3125 | | 00101111 | 987.5 | 10000101 | 2062.5 | 11011011 | 3137.5 | | 00110000 | 1000 | 10000110 | 2075 | 11011100 | 3150 | | 00110001 | 1012.5 | 10000111 | 2087.5 | 11011101 | 3162.5 | | 00110010 | 1025 | 10001000 | 2100 | 11011110 | 3175 | | 00110011 | 1037.5 | 10001001 | 2112.5 | 11011111 | 3187.5 | | 00110100 | 1050 | 10001010 | 2125 | 11100000 | 3200 | | 00110101 | 1062.5 | 10001011 | 2137.5 | 11100001 | 3212.5 | | 00110110 | 1075 | 10001100 | 2150 | 11100010 | 3225 | | 00110111 | 1087.5 | 10001101 | 2162.5 | 11100011 | 3237.5 | | 00111000 | 1100 | 10001110 | 2175 | 11100100 | 3250 | | 00111001 | 1112.5 | 10001111 | 2187.5 | 11100101 | 3262.5 | | 00111010 | 1125 | 10010000 | 2200 | 11100110 | 3275 | | 00111011 | 1137.5 | 10010001 | 2212.5 | 11100111 | 3287.5 | | 00111100 | 1150 | 10010010 | 2225 | 11101000 | 3300 | | 00111101 | 1162.5 | 10010011 | 2237.5 | 11101001 | 3312.5 | | 00111110 | 1175 | 10010100 | 2250 | 11101010 | 3325 | | D[7:0] | V <sub>REF</sub> (mV) | D[7:0] | V <sub>REF</sub> (mV) | D[7:0] | V <sub>REF</sub> (mV) | |----------|-----------------------|----------|-----------------------|----------|-----------------------| | 00111111 | 1187.5 | 10010101 | 2262.5 | 11101011 | 3337.5 | | 01000000 | 1200 | 10010110 | 2275 | 11101100 | 3350 | | 01000001 | 1212.5 | 10010111 | 2287.5 | 11101101 | 3362.5 | | 01000010 | 1225 | 10011000 | 2300 | 11101110 | 3375 | | 01000011 | 1237.5 | 10011001 | 2312.5 | 11101111 | 3387.5 | | 01000100 | 1250 | 10011010 | 2325 | 11110000 | 3400 | | 01000101 | 1262.5 | 10011011 | 2337.5 | 11110001 | 3412.5 | | 01000110 | 1275 | 10011100 | 2350 | 11110010 | 3425 | | 01000111 | 1287.5 | 10011101 | 2362.5 | 11110011 | 3437.5 | | 01001000 | 1300 | 10011110 | 2375 | 11110100 | 3450 | | 01001001 | 1312.5 | 10011111 | 2387.5 | 11110101 | 3462.5 | | 01001010 | 1325 | 10100000 | 2400 | 11110110 | 3475 | | 01001011 | 1337.5 | 10100001 | 2412.5 | 11110111 | 3487.5 | | 01001100 | 1350 | 10100010 | 2425 | 11111000 | 3500 | | 01001101 | 1362.5 | 10100011 | 2437.5 | 11111001 | 3512.5 | | 01001110 | 1375 | 10100100 | 2450 | 11111010 | 3525 | | 01001111 | 1387.5 | 10100101 | 2462.5 | 11111011 | 3537.5 | | 01010000 | 1400 | 10100110 | 2475 | 11111100 | 3550 | | 01010001 | 1412.5 | 10100111 | 2487.5 | 11111101 | 3562.5 | | 01010010 | 1425 | 10101000 | 2500 | 11111110 | 3575 | | 01010011 | 1437.5 | 10101001 | 2512.5 | 11111111 | 3587.5 | | 01010100 | 1450 | 10101010 | 2525 | | | | 01010101 | 1462.5 | 10101011 | 2537.5 | | | ## I<sup>2</sup>C Bus Slave Address The slave address is a 7-bit address followed by an 8th read or write (R/W) data direction bit. The A5, A4, A3, A2, and A1 bits can be configured via the MTP e-fuse. | | A7 | A6 | A5 | A4 | А3 | A2 | <b>A</b> 1 | |---------------|----|----|--------|--------------------------|--------|--------|------------| | Setting Value | 1 | 1 | 0 (15) | <b>1</b> <sup>(15)</sup> | 0 (15) | 0 (15) | 1 (15) | #### Notes: - 15) This bit is configurable via the MTP e-fuse. - 16) The slave address is 0x69 (A[7:1] = 1101 001) by default. # I<sup>2</sup>C REGISTER MAP | Add<br>(hex) | NAME | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |--------------|-----------------------------------------|------------|--------------------|---------------------------------|---------------------|-----------------------|------------------------------|---------------------|-------------------------------|--------------------------------|--| | 00 | CTL0 | R/W | DVS SLE | W RATE | FREQ | JENCY | | | DEBOUNCE_<br>MER | Reserved | | | 01 | CTL1 | R/W | RSTO_ | _MODE | RSTO_ | DELAY | RSTO_PFI_THLD | | Reserved | | | | 02 | CTL2 | R/W | Rese | erved | Rese | erved | TIME_ | SLOT | PWR_ON_<br>TIME_SLOT<br>_MODE | PWR_OFF_<br>TIME_SLOT<br>_MODE | | | 03 | | R/W | | | REF: 0.4V to 3. | | 1 | 2.2V/7.4mV | step | | | | 04 | Buck 1 | R/W | Reserved | OVPEN1 | | MODEBUCK1 | | | served | | | | 05 | DUCK I | R/W | ILI | M1 | PHASE_ | DELAY1 | SOFTS | TART1 | Rese | erved | | | 06 | | R/W | | POWER_OFF_S | | | | _ | N_SLOT_NO_E | 31 | | | 07 | | R/W | | | /REF: 0.4V to 3.5 | | tep or 0.4V to | | | | | | 08 | Buck 2 | R/W | Reserved | OVPEN2 | | MODEBUCK2 | | | SERVED | | | | 09 | DUCK 2 | R/W | ILI | M2 | PHASE_ | DELAY2 | SOFTS | TART2 | Rese | erved | | | 0A | | R/W | | POWER_OFF_S | | | | _ | N_SLOT_NO_E | 32 | | | 0B | | R/W | | | /REF: 0.4V to 3. | | tep or 0.4V to | | | | | | 0C | Buck 3 | R/W | Reserved | OVPEN3 | | MODEBUCK3 | | | served | | | | 0D | Duck 3 | R/W | ILI | M3 | | DELAY3 | SOFTS | | l . | erved | | | 0E | | R/W | | POWER_OFF_S | | | | | N_SLOT_NO_E | 33 | | | 0F | | R/W | | | | EF: 0.4V to 3.58 | 75V/12.5mV s | step | | | | | 10 | Duals 4 | R/W | RESERVED | OVPEN4 | DISCHGEN4 | MODEBUCK4 | | Re | served | | | | 11 | Buck 4 | R/W | ILI | M4 | PHASE_ | DELAY4 | SOFTSTART4 | | RESE | RESERVED | | | 12 | | R/W | | POWER_OFF_S | SLOT_NO_B4 | | | POWER_ON | N_SLOT_NO_E | 34 | | | 13 | CTL3 | R/W | RESE | RVED | EN1_SELECT | EN_OFF_<br>DELAY | EN_OFF_ BUCK3_ BUCK2_ BUCK1_ | | | BUCK1_VID | | | 14 | | R/W | | | | F: 0.65V to 3.58 | 75V/12.5mV s | tep | | | | | 15 | LDO 2 | R/W | Reserved | Reserved | DISCHGEN_<br>LDO2 | | | SLAVE_ADD | | | | | 16 | | R/W | | POWER_OFF_SI | LOT_NO_LDO2 | December | P | OWER_ON_ | _SLOT_NO_LD | 002 | | | 17<br>18 | LOAD_<br>SW | R/W<br>R/W | Reserved | Reserved | DISCHGEN_<br>LDSW | Reserved<br>Reserved | | Re | served | | | | 19 | • • • • • • • • • • • • • • • • • • • • | R/W | | POWER_OFF_SL | | | P | OWER_ON_ | SLOT_NO_LD | SW | | | 1A | | R/W | | | | F: 0.65V to 3.58 | 75V/12.5mV s | tep | | | | | 1B | LDO 4 | R/W | Reserved | ILIM_LDO4 | DISCHGEN_<br>LDO4 | Reserved | | | served | | | | 1C<br>1D | | R/W<br>R/W | | POWER_OFF_SI | | F: 0.65V to 3.58 | | | _SLOT_NO_LE | 004 | | | 1E | LDO 5 | R/W | Reserved | ILIM_LDO5 | DISCHGEN_<br>LDO5 | Reserved | 750/12.51110 8 | • | SERVED | | | | 1F | | R/W | | POWER_OFF_SI | | | Р | OWER_ON_ | SLOT_NO_LD | O5 | | | 20 | Parallel<br>Mode | R/W | PARALLEL_1 | PARALLEL_2 | PWRON_<br>MODE (17) | EN_EN1_<br>PIN (17) | | | SERVED | | | | 21 | Standby 1 | R/W | EN1_INV (17) | | | EN1_POWER_ | RAILS_CONT | ROL <sup>(17)</sup> | | | | | 22 | EN | R/W | EN_BUCK1 | EN_BUCK2 | EN_BUCK3 | EN_BUCK4 | EN_LDO2 | EN_<br>LDSW | EN_LDO4 | EN_LDO5 | | | 23 | | R/W | | MTP configure of | | | | | | | | | 24 | | R/W | MTP rev | vision number (M | TP revision nu | mber is stored h | nere, in case | the user mu | ust update the | MTP) | | | 25 | MTP_CTL | R/W | ENTER_MTP_<br>MODE | PROGRAM_<br>MTP <sup>(18)</sup> | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | | | 26 | | W | | | M | TP Program Pas | | DC. | | I | | | 27 | Status 1 | R | PGLDO4 | Reserved "1" | PGLDO2 | Reserved "1" CHECKSUM | PGBUCK4 | PG<br>BUCK3 | PGBUCK2 | PGBUCK1 | | | 28 | Status 2 | R | OTWARNING | OTEMPP | Reserved | FLAG | Reserved | Reserved | Reserved | Reserved<br>MTP PAGE | | | 29 | ID2 | R | | VENDO | OR ID | | Reserved | PGLDO5 | | DEX | | #### Notes ## **Register Description** <sup>17)</sup> The I<sup>2</sup>C bits do not control the real circuitry. Only the MTP bits control those functions. The MTP value only reloads the circuitry when the PWRON pin turns off, the MTP is configured, or AVIN > UVLO threshold. <sup>18)</sup> Reserved bits must be written to 0. # PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE Most of the register bits share the same description as the MTP e-fuse configuration table on page 26. Table 2 shows the descriptions of the I<sup>2</sup>C register bits that are different from the MTP register bits. The I<sup>2</sup>C register's default values are determined by the MTP table. The I<sup>2</sup>C register can be reset to the hard-coded default values under two conditions: - 1. There is a CRC error while loading the MTP. - 2. The MTP page is set to 0. Thermal shutdown does not reset the I<sup>2</sup>C register. Table 2: I<sup>2</sup>C Register Descriptions | Name | Bits | Default | Description | |--------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ENTER_MTP_<br>MODE | D[7] | 0 | Set ENTER_MTP_MODE to 1 to enter pre-MTP configure mode. After MTP configuration is complete, ENTER_MTP_MODE resets automatically to 0. | | PROGRAM_<br>MTP | D[6] | 0 | If PROGRAM_MTP is set 1, then the PMIC executes an MTP configure action . After MTP configuration is complete, PROGRAM_MTP resets automatically to 0. | | | | | PG indicator for the buck converters and LDOs. If $V_{OUT}$ exceeds 90% of the $V_{REF}$ , then PGx = 1. If $V_{OUT}$ drops below 80% of $V_{REF}$ , then PGx = 0. | | PGx | D[X] 0 | During I <sup>2</sup> C-controlled dynamic voltage scaling, the PG deglitch timer blanks the possible PG glitch. These PG bits change dynamically to indicate the power good of each buck's and each LDO's status. | | | OTWARNING | D[7] | 0 | Die temperature early warning bit. If OTWARNING is high, this indicates that the die temperature has exceeded 120°C. OTWARNING latches once it is triggered. Write 1 to OTWARNING to clear it. | | ОТЕМРР | D[6] | 0 | Over-temperature (OT) indicator. If OTEMPP is high, this indicates that thermal shutdown has been triggered. OTEMPP latches once it is triggered. Write 1 to OTEMPP to clear it. | | VENDOR ID | D[7:4] | 1000 | Vendor identification. | | CHECKSUM<br>FLAG | D[4] | 0 | The current MTP page has a CRC or checksum error The current MTP data passes the CRC test | | CURRENT | CURRENT | | CURRENT MTP PAGE INDEX stores the current MTP page index information. The IC cannot access the MTP while D[1:0] = 10b. The MP5424 MTP can only be configured two times. | | MTP PAGE D[1:0] | | 00 | 00: Default page; two other pages can be used 01: First page 10: Second page 11: Reserved | ## APPLICATION INFORMATION #### Selecting the Inductor ---- MPL Optimized Performance with MPS Inductor MPL-AL6050 Series For most applications, use a $0.47\mu H$ to $2.2\mu H$ inductor with a DC current rating at least 25% greater than the maximum load current ( $I_{LOAD\_MAX}$ ). For improved efficiency, use an inductor with a DC resistance below $15m\Omega$ . For most designs, the inductance ( $L_1$ ) can be calculated with Equation (1): $$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{1} \times f_{OSC}}$$ (1) Where $\Delta I_L$ is the inductor ripple current. Choose the inductor ripple current to be approximately 30% of $I_{LOAD\_MAX}$ . The maximum inductor peak current ( $I_{L(MAX)}$ ) can be estimated with Equation (2): $$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$ (2) Choose an inductor with a higher inductance to improve efficiency under light-load conditions (<100mA). MPS inductors are optimized and tested for use with our complete line of integrated circuits. Table 3 lists MPS's power inductor recommendations for use with the MP5424. Select a part number based on your design requirements. **Table 3: Power Inductor Selection** | Part Number | Inductance | Manufacturer | |-------------------------------|--------------|--------------| | Select family series (MPL-AL) | 1μH to 1.5μH | MPS | | MPL-AL6050-1R0 | 1µH | MPS | | MPL-AL6050-1R5 | 1.5µH | MPS | Visit MonolithicPower.com under Products > Inductors for more information. # Selecting the Step-Down Converter Input Capacitor (C1) The step-down converter has a discontinuous input current ( $I_{\rm IN}$ ), and requires a capacitor to supply the AC current to the converter while maintaining the DC $V_{\rm IN}$ . Use low-ESR capacitors for the best performance. Ceramic capacitors with X5R or X7R dielectrics are recommended due to their low ESR and small temperature coefficients. For most applications, a $22\mu F$ capacitor is sufficient. Since the input capacitor (C1) absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in C1 (I<sub>C1</sub>) can be estimated with Equation (3): $$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ (3) The worst-case condition occurs at $V_{IN} = 2 \times V_{OUT}$ , which can be estimated with Equation (4): $$I_{C1} = \frac{I_{LOAD}}{2} \tag{4}$$ For simplification, choose C1 to have an RMS current rating greater than half of I<sub>LOAD MAX</sub>. C1 can be electrolytic, tantalum, or ceramic. If using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (0.1 $\mu$ F) placed as close to the IC as possible. If using ceramic capacitors, ensure that they have enough capacitance to provide sufficient charge to prevent excessive voltage ripple at the input. The input voltage ripple ( $\Delta V_{IN}$ ) caused by the capacitance can be calculated with Equation (5): $$\Delta V_{IN} = \frac{I_{LOAD}}{f_{SW} \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ (5) # Selecting the Step-Down Converter Output Capacitor (C2) The output capacitor (C2) for the step-down converter maintains the DC $V_{\text{OUT}}$ . C2 can be ceramic, tantalum, or electrolytic. For the best results, use low-ESR capacitors to keep the output voltage ripple ( $\Delta V_{\text{OUT}}$ ) low. For most applications, two 22 $\mu$ F ceramic capacitors are sufficient . $\Delta V_{OUT}$ can be estimated with Equation (6): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L_{\text{1}}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C2}\right) \text{ (6)}$$ Where $R_{\text{ESR}}$ is the equivalent series resistance (ESR) value of C2. For ceramic capacitors, the capacitance dominates the impedance at $f_{SW}$ , and causes the majority of $\Delta V_{OUT}$ . For simplification, $\Delta V_{OUT}$ can be calculated with Equation (7): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L_1 \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$ (7) For tantalum or electrolytic capacitors, the ESR dominates the impedance at $f_{\text{SW}}$ . For simplification, $\Delta V_{\text{OUT}}$ be estimated with Equation (8): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$ (8) The characteristics of C2 also affect the system stability. Table 4 lists the recommended components for MP5424. Table 4: Recommended External Components for DC/DC Converters and LDOs | Component | Value | Notes | |-----------------------------------------------------------|----------|----------------------------------| | VIN1 input capacitor (C <sub>IN</sub> ) | 22µF | 0805 size/10V ceramic capacitor | | VIN2 C <sub>IN</sub> | 22µF | 0805 size/10V ceramic capacitor | | VIN3 C <sub>IN</sub> | 22µF | 0805 size/10V ceramic capacitor | | VIN4 C <sub>IN</sub> | 22µF | 0805 size/10V ceramic capacitor | | VIN5 C <sub>IN</sub> | 10μF | 0805 size/10V ceramic capacitor | | AVIN C <sub>IN</sub> | 0.1µF | 0603 size/10V ceramic capacitor | | Buck 1 output capacitor (C <sub>OUT</sub> ) | 22µF x 2 | 0805 size/10V ceramic capacitor | | Buck 1 inductor | 1µH | I <sub>SAT</sub> > current limit | | Buck 2 Cout | 22µF x 2 | 0805 size/10V ceramic capacitor | | Buck 2 inductor | 1.5µH | I <sub>SAT</sub> > current limit | | Buck 3 Cout | 22µF x 2 | 0805 size/10V ceramic capacitor | | Buck 3 inductor | 1µH | I <sub>SAT</sub> > current limit | | Buck 4 Cout | 22µF x 2 | 0805 size/10V ceramic capacitor | | Buck 4 inductor | 1.5µH | I <sub>SAT</sub> > current limit | | LSWI C <sub>IN</sub> | 10μF | 0603 size/6.3V ceramic capacitor | | LDO 2 Cout | 2.2µF | 0603 size/6.3V ceramic capacitor | | LSWO C <sub>OUT</sub> | 10μF | 0603 size/6.3V ceramic capacitor | | LDO 4 Cout | 2.2µF | 0603 size/6.3V ceramic capacitor | | LDO 5 Cout | 2.2µF | 0603 size/6.3V ceramic capacitor | | RSTO pull-up resistor | 100kΩ | 0603 or 0402 size film resistor | | AVIN series resistor<br>to VIN1 RSTO pull-<br>up resistor | 4.7Ω | 0603 or 0402 size film resistor | ## PCB Layout Guidelines (19) Efficient PCB layout is critical for stable operation. It is recommended to use a 4-layer board for improved performance. For the best results, refer to Figure 17 and follow the guidelines below: - 1. Connect the input ground to the GNDx pin using short and wide traces. - 2. Connect the input capacitor to the VINx pin using short and wide traces. - 3. Ensure FB1, FB2, FB3, and FB4 are Kelvinconnected to the buck 1, buck 2, buck 3, and buck 4 output capacitors. Do not connect FB directly to the inductor's output node. - 4. Route SW away from sensitive analog areas, such as FB1, FB2, FB3, and FB4. Figure 17: Recommended PCB Layout (20) #### Notes: 19) The recommended PCB layout is based on Figure 18 on page 40. 20) It is recommended to separate buck 1's PGND and buck 3's PGND from buck 2's PGND and buck 4's PGND on the top layer. # TYPICAL APPLICATION CIRCUITS Figure 18: Typical Application Circuit (21) (22) # **TYPICAL APPLICATION CIRCUITS (continued)** Figure 19: Typical Application Circuit (with Buck 1 and Buck 3 in Parallel) (21) (22) #### Notes: - 21) VIN5's minimum V<sub>IN</sub> is equal to the maximum nominal V<sub>OUT</sub> of LDO 4 and LDO 5. Connect the VIN5 and VIN1 pins if LDO 4 and LDO 5 are not used. - 22) If operating at a 2.2MHz f<sub>SW</sub> and with a small duty cycle, ensure that the buck's on time is >100ns for increased system stability. # **PACKAGE INFORMATION** # QFN-26 (3.5mmx4.5mm) #### **TOP VIEW** 0.20 REF 1 0.80 1.00 1.00 0.05 # SIDE VIEW # RECOMMENDED LAND PATTERN # **BOTTOM VIEW** ## **NOTE:** - 1) LAND PATTERNS OF PIN1,9,14,22 HAVE THE SAME LENGTH AND WIDTH. - 2) ALL DIMENSIONS ARE IN MILLIMETERS. - 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 4) JEDEC REFERENCE IS MO-220. - 5) DRAWING IS NOT TO SCALE. # **CARRIER INFORMATION** | Part Number | Package | Quantity/ | Quantity/ | Quantity/ | Reel | Carrier | Carrier | |----------------------|-------------------------|-----------|-----------|-----------|----------|------------|------------| | | Description | Reel | Tube | Tray | Diameter | Tape Width | Tape Pitch | | MP5424GRM-<br>0000-Z | QFN-26<br>(3.5mmx4.5mm) | 5000 | N/A | N/A | 13in | 12mm | 8mm | # **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 12/06/2021 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications. 12/6/2021