### **FEATURES** - Complete 12-Bit A/D Converter with Reference Clock and Three-State Outputs - Digital Error Correction - Full 8, 12 or 16-Bit Microprocessor Bus Interface - 100 ns Bus Access Time - No Missing Codes over Temperature - Minimal Setup Time for Control Signals - 12μs typ. Conversion Time over Temperature - Precision Reference for Long Term Stability and Low Gain Tempco - Monolithic BiCMOS Construction - Byte Enable/Short Cycle (A0 Input) - ESD Protection: 1500 V Minimum - Faster Version of the MP574A - Low Power: 240 mW tvp. - Same Pin Out as MP574A - Guaranteed Performance at +12 V and +15 V - PDIP, SOIC & PLCC Packages Available ### **APPLICATIONS** - Industrial Data Acquisition Systems - High-Speed Electronics Test and Scientific Instrumentation - Process Control Systems - Digital Signal Processing ### GENERAL DESCRIPTION The MP674 is a complete 12-bit Successive Approximation Analog-to-Digital Converter with 3-state output buffers for direct interfacing to 8- and 16-bit microprocessor busses. The MP674 is implemented in advanced BiCMOS, the converter includes a digital error correction circuit. Micro Power Systems utilizes a proprietary decoding technique to improve drift performance and to guarantee no missing codes for all grades. Also, precision low temperature coefficient resistors are used to set critical performance parameters. Designed for full scale range of $\pm 20$ V, $\pm 5$ V, +10 V, or +20 V, the MP674 will operate with any supply voltage between ±12 V and ±15 V without special selection. Offset, linearity, and full-scale errors are minimized by laser trimming. To improve digital noise immunity and ease the digital interface, all digital inputs and outputs have been designed for true TTL compatibility. Specified for operation over the commercial (0 to +70°C) temperature range, the MP674 is available in Plastic dual-inline (PDIP), Surface Mount (SOIC) and Plastic Leaded Chip Carrier (PLCC) packages. ### SIMPLIFIED BLOCK DIAGRAM ### **ORDERING INFORMATION** | Package<br>Type | Temperature<br>Range | Part No. | INL<br>(LSB) | DNL<br>(LSB) | Gain Error<br>(% FSR) | |-----------------|----------------------|----------|--------------|--------------|-----------------------| | Plastic Dip | 0 to 70°C | MP674JN | ±1 | ±1 | 0.3 | | Plastic Dip | 0 to 70°C | MP674KN | ±1/2 | +1 | 0.3 | | SOIC | 0 to 70°C | MP674JS | ±1 | ±1 | 0.3 | | SOIC | 0 to 70°C | MP674KS | ±1/2 | ±1 | 0.3 | | PLCC | 0 to 70°C | MP674JP | ±1 | ±1 | 0.3 | | PLCC | 0 to 70°C | MP674KP | ±1/2 | ±1 | 0.3 | ### **PIN CONFIGURATIONS** 28 Pin PDIP, (0.600") N28 28 Pin SOIC, (Jedec, 0.300") **S28** ### PIN OUT DEFINITIONS | PIN NO. | NAME | DESCRIPTION | |---------|--------------------|---------------------------------------------------------------| | 1 | V <sub>LOGIC</sub> | +5 V Logic Supply | | 2 | 12/8 | Select Format of Output Bits (8 or 12) (TTL Compatible) | | 3 | टड | Chip Select. Enables Conversions on Falling Clock Edge | | 4 | A0 | Access High 8 Bits or Low 4 Bits Plus<br>4 Zeroes (Read Mode) | | 5 | R/C | Read/Convert: Main Control for<br>Stand-Alone Operation | | 6 | CE | Chip Enable. Enables Conversion on<br>Rising Clock Edge | | 7 | Vcc | +12 V to +15 V | | 8 | REF OUT | Output from Internal +10 V Reference | | PIN NO. | NAME | DESCRIPTION | |-----------|---------------------|------------------------------------------------------| | 9 | AGND | Analog Ground | | 10 | REF IN | Input for Voltage Reference | | 11 | VEE | –12 V to –15 V | | 12 | OFFSET | Voltage Input for Bipolar Operations, or Zero Adjust | | 13* | 10 V <sub>IN</sub> | Input for 0 to +10 V or -5 V to +5 V<br>Operation | | 14 | 20 V <sub>IN</sub> | Input for 0 to +20 V or -10 V to +10 V | | 15 | DGND | Digital Ground | | 16-<br>27 | Output<br>Data Bits | DB0 (LSB) to DB11 (MSB) | | 28 | STS | Status Flag | <sup>\*</sup> When not in use, NC to avoid noise pick-up. # **DEFINING THE CONTROL FUNCTIONS** | FUNCTION | DEFINITION | FUNCTION | |----------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CE | Chip Enable | <ol> <li>Typically used as clock<br/>synchronization with µp.</li> <li>Must be high (1) for a conversion to<br/>start.</li> <li>Must be high (1) to read data on<br/>the output.</li> <li>Transition may be used to initiate<br/>conversion.</li> </ol> | | cs | Chip Select | <ol> <li>Typically the address pin when used with a microprocessor.</li> <li>Must be low (0) for a conversion to start.</li> <li>Transition may be used to initiate conversion.</li> </ol> | | R/C | Read/Convert | Initiate conversion. Initiate read. | | A0 | Address | Selects conversion mode 12 Bits if low (0) 8 Bits if high (1). In read mode A0 selects the output format. If low (0) then 8 MSB's (high and middle byte) are enabled. If high (1) then the 4 LSB's are enabled. | | 12/8 | Output Format | Usually hard-wired. Normal 12-Bit format if high (1). B-Bit format as set by A0 if low (0). | <sup>\*</sup> When not in use, NC to avoid noise pick-up. # **ELECTRICAL CHARACTERISTICS TABLE** Unless Otherwise Specified: $V_{CC}$ = +15 V, $V_{LOGIC}$ = +5 V, $V_{EE}$ = -15 V, $T_A$ = 25°C | Parameter | Sumb al | | 25°C | | | to Tmax | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------|------------------|--------------------------------|---------------------|----------------------------------|-----------------------------------|----------------------------------------------------------------| | KEY FEATURES | Symbol | Min | Тур | Max | Min | Max | Units | Test Conditions/Comments | | | | | | | | | | FSR = Full Scale Range | | Resolution | | 12 | | | 12 | 2 | Bits | | | ACCURACY (K Grade) | 1 | | | | | | | | | Differential Non-Linearity Integral Non-Linearity Unipolar Offset Bipolar Offset <sup>1</sup> Full Scale Calibration Error (with fixed 50Ω resistor from REF OUT to REF IN) Tempco <sup>2</sup> | DNL<br>INL<br>Vozt<br>Bozt<br>FSE | | | ±1<br>±1/2<br>±2<br>±4<br>±0.3 | | ±1/2<br>±1/2<br>±2<br>±4<br>±0.3 | LSB<br>LSB<br>LSB | Adjustable to Zero<br>Adjustable to Zero<br>Adjustable to Zero | | Unipolar Offset<br>Bipolar Offset | TCUOZT | | | | | ±1 (5) | 1 | (ppm/°C) | | Full Scale Calibration | TC <sub>BOZT</sub><br>TC <sub>FSE</sub> | | | | | ±1 (5)<br>±5 (27) | LSB | (ppm/°C)<br>(ppm/°C) | | ACCURACY (J Grade) | 1.52 | | | | | 10 (27) | | (рриг О) | | Differential Non-Linearity Integral Non-Linearity Unipolar Offset Bipolar Offset Full Scale Calibration Error (with fixed 50Ω resistor from REF OUT to REF IN) Tempco² | DNL<br>INL<br>Vozt<br>Bozt<br>FSE | | | ±1<br>±1<br>±2<br>±4<br>±0.3 | | ±1<br>±1<br>±2<br>±4<br>±0.3 | LSB<br>LSB<br>LSB<br>LSB<br>% FSR | Adjustable to Zero<br>Adjustable to Zero<br>Adjustable to Zero | | Unipolar Offset<br>Bipolar Offset<br>Full Scale Calibration | TC <sub>UOZT</sub><br>TC <sub>BOZT</sub><br>TC <sub>FSE</sub> | | | · | | ±2 (10)<br>±1 (10)<br>±5 (50) | LSB<br>LSB<br>LSB | (ppm/°C)<br>(ppm/°C)<br>(ppm/°C) | | POWER SUPPLY REJECTION | | | | | | | | (PP 0) | | Max Change in FS Calibration V <sub>CC</sub> = 15V ±1.5V or 12V ±0.6 V J Grade K Grade V <sub>LOGIC</sub> = 5V ±0.5V | | | ±2<br>±1<br>±1/2 | | | ±2<br>±1<br>±1/2 | LSB<br>LSB<br>LSB | | | ANALOG INPUT | | | - | | | | | | | Input Ranges<br>Bipolar 10 V <sub>IN</sub><br>20 V <sub>IN</sub><br>Unipolar 10 V <sub>IN</sub><br>20 V <sub>IN</sub> | Ain | -5<br>-10<br>0<br>0 | | 5<br>10<br>10<br>20 | -5<br>-10<br>0<br>0 | 5<br>10<br>10<br>20 | v<br>v<br>v | | | Input Impedance<br>10 V <sub>IN</sub> | R <sub>IN</sub> | 3 | 5 | 7 | , | 7 | , I | | | 20 V <sub>IN</sub> | | 6 | 10 | 14 | 3<br>6 | 14 | kΩ<br>kΩ | | | DIGITAL INPUTS <sup>3</sup> | | | | | | | | Inputs CE, CS, R/C, A0, 12/8 | | Logical "1" Voltage<br>Logical "0" Voltage<br>Current<br>Capacitance <sup>4</sup> | V <sub>IH</sub><br>V <sub>IL</sub><br>I <sub>IN</sub><br>C <sub>IN</sub> | 2.0<br>-5 | 0.1<br>5 | 0.8<br>5 | 2.0<br>-5 | 0.8<br>5 | V<br>V<br>μA<br>pF | | Micro Power Systems # **MP674** # **ELECTRICAL CHARACTERISTICS TABLE (CONT'D)** | : | | | 25°C | | Tmin to | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------|-------------|---------------------------------|----------------------|---------------------------------|--------------------|--------------------------------------------------------------------------------------| | Description | Symbol | Min | Тур | Max | Min | Max | Units | Conditions | | DIGITAL OUTPUTS | | | | | | | | DB11-DB0, STS | | Logical "1" Voltage<br>Logical "0" Voltage<br>Output Leakage<br>Capacitance <sup>4</sup> | V <sub>OH</sub><br>V <sub>OH</sub> | 2.4<br>-5 | 5 | 0.4<br>5 | 2.4<br>-5 | 0.4<br>5 | V<br>V<br>μA<br>pF | l <sub>SOURCE</sub> = ≤ 500μA<br>l <sub>SINK</sub> = ≤ 1.6mA<br>DB11-DB0, Hi-Z State | | POWER SUPPLIES<br>(Tmin to Tmax) | - | | | | | | | | | Operating Range VLOGIC VCC VEE Operating Current ILOGIC ICC IEE | V <sub>LL</sub><br>Vcc<br>V <sub>EE</sub> | 4.5<br>11.4<br>–11.4 | 3<br>7<br>8 | 5.5<br>16.5<br>–16.5<br>6<br>10 | 4.5<br>11.4<br>–11.4 | 5.5<br>16.5<br>-16.5<br>8<br>12 | V<br>V<br>mA<br>mA | | | POWER DISSIPATION VLOGIC = +5 V, V <sub>CC</sub> = +15 V, V <sub>EE</sub> = -15 V V <sub>LOGIC</sub> = +5 V, V <sub>CC</sub> = +12 V, V <sub>EE</sub> = -12 V | P <sub>D</sub> | | 240<br>200 | 360<br>300 | | 430<br>360 | mW<br>mW | | | INTERNAL REFERENCE Reference Voltage Output Current (External Load ) | V <sub>REF</sub><br>I <sub>REF</sub> | 9.95<br>1.5 | 10.00<br>5 | 10.05 | 9.95<br>1.5 | 10.05 | mA | External load should not change during conversion | ### NOTES Bipolar offset zero transition. (1) ppm/°C information for reference only. (2) Detailed timing specifications appear in the timing section. (3) Guaranteed, but not production tested. Specifications are subject to change without notice # ABSOLUTE MAXIMUM RATINGS (1, 2) (TA = +25°C unless otherwise noted) | V <sub>CC</sub> to DGND 0 to +16.5 V | 20 V <sub>IN</sub> to AGND | |-----------------------------------------------------|-----------------------------------------------------------------------| | V <sub>EE</sub> to DGND 0 to –16.5 V | REF OUT Indefinite short to DGND, Momentary short to V <sub>CC</sub> | | V <sub>LOGIC</sub> to DGND 0 to +7 V | Package Power Dissipation Rating to 75°C | | AGND to DGND | PDIP, SOIC, PLCC | | Control Inputs (CE, CS, A0, 12/8, R/C)<br>to DGND | Derates above 75°C | | Analog Inputs (REF IN, OFFSET, 10 V <sub>IN</sub> ) | Lead Temperature, Soldering+300°C, 10 Sec | | to AGND | Storage Temperature65°C to +150°C | Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation at or above this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Any input pin which can see a value outside the absolute maximum ratings should be protected by Schottky diode clamps (HP5082-2835) from input pin to the supplies. ### APPLICATION DATA The MP674 is a complete A/D converter system, with its own built-in reference and clock. It may be used by itself ("standalone" operation), or it may be interfaced with a microprocessor which can control both conversion and formatting of output. Successful application of the MP674 requires careful attention to four main areas: - 1) Physical layout. - 2) Connection/Trimming according to mode of operation. - 3) Conditioning of input signals. - 4) Controlling and timing considerations. ### **Physical Layout** The 12-bit accuracy of the MP674 represents a dynamic range of 72dB. In order that this be preserved, thorough precautions must be taken to avoid any interfering signals, whether conducted or radiated. It is therefore recommended that one: - Avoid placing the device and its analog signals near logic traces. In general, using a double sided printed circuit card with a good ground plane on the component side is recommended. Routing analog signals between ground traces will help isolate digital control logic. If these lines cross, do so at right angles. - Power supplies should be quiet and well regulated. Grounds should be tied together at the package and back to the system ground with a single path. Bypass the supplies at the device with a 0.01 to 0.1µF ceramic cap and a 10-47 µF tantalum type, in parallel. - Use well-regulated and filtered power supplies. ### Connection/Trimming There are two modes of operation, each with two submodes, Unipolar, 0 to + 10 V or 0 to + 20 V; and Bipolar, -5 V to +5 V or -10 V REE OUT V to +10 V. If the accuracy of the MP674 as supplied is sufficient for the application, connect the device as shown in *Figures 1 & 2*. If greater accuracy is required, the part may be trimmed. The procedure is as follows: Unipolar Mode: Connect MP674 as shown in *Figure 3*. R1 is used to adjust the converter offset so that an input voltage equivalent to 1/2 LSB will produce the first change in the output codes (0000 0000 0000 to 0000 0000 0001). This input is 1.22 mV for the 10 V scale (pin 13) or 2.44 mV for the 20 V scale (pin 14). Using one of these inputs, R1 should be adjusted until the output flickers between the above code values. Having trimmed zero scale (adjusted the offset), the all –"1"s level can be set using R2 (gain adjust). Apply an input of 9.9963V to pin 13 (or 19.9927V to pin 14). This is 1.5 or 1 1/2 LSB less than 10 V (20 V). Adjust R2 until the output flickers between codes 1111 1111 1110 and 1111 1111 1111 Bipolar Mode: In the bipolar mode the user can either adjust the $\pm$ Fullscale limits, or adjust the zero transition and gain (+ Fullscale), as is best suited to the end application. - To set ± Fullscale: Connect MP674 as shown in Figure 4. Apply -4.9988 V to pin 13 (or -9.9976 V to pin 14) and adjust R1 for flicker between output codes 0000 0000 0000 and 0000 0000 0001. Then apply +4.9963 V to pin 13 (or +9.9927 V to pin 14) and adjust R2 for flicker between output codes 1111 1111 1110 and 1111 1111 1111. - To set Zero Transition and Gain: Connect MP674 as shown in Figure 4. Apply 0.0000V to pin 13 (for +5 V fullscale applications) or pin 14 (for +10 V fullscale systems) and adjust R1 until the output code flickers between 0111 1111 1111 and 1000 0000 0000. Then apply +4.9963 V to pin 13 (or +9.9927 V to pin 14) and adjust R2 for flicker between output codes 1111 1111 1111 and 1111 1111 1110. **Trim Adjustments** with Trim Adjustments ### Micro Power Systems ### **Control and Timing Considerations** The MP674 can be operated in the stand-alone mode, with one line for control and everything else hard-wired; or under microprocessor control, where changes can be made dynamically. There are 5 control lines: CE, CS, R/C, A0 and 12/8 with their functions described in the box "Defining the Control Functions". The role each line plays in control is shown in the MP674 Truth Table. ### TRUTH TABLE | Control Inputs | | | | | MP674 Operation | |----------------|----|-----|------|----|-------------------------------------| | CE | cs | R/C | 12/8 | A0 | | | 0 | х | х | х | Х | No Operation | | х | 1 | Х | x | Х | No Operation | | 1 | 0 | l ↓ | х | 0 | Initiates 12-Bit Conversion | | 1 | 0 | ↓ | x | 1 | Initiates 8-Bit Conversion | | 1 | 0 | 0 | х | 0 | Initiates 12-Bit Conversion | | 1 | 0 | 0 | х | 1 | Initiates 8-Bit Conversion | | 1 | ↓ | 0 | X | 0 | Initiates 12-Bit Conversion | | 1 | ↓ | 0 | × | 1 | Initiates 8-Bit Conversion | | 1 | 0 | 1 | 1 | × | Enables 12-Bit Parallel Output | | 1 | 0 | 1 | 0 | 0 | Enables 8 MSBs | | 1 | 0 | 1 | 0 | 1 | Enables 4 LSBs and 4 Trailing Zeros | ### TIMING The MP674 is easily interfaced to a wide variety of microprocessors and other digital systems. Discussion of the timing requirements of the MP674 control signals will provide the system designer with useful insight into the operation of the device. Figure 5. shows a complete timing diagram for the MP674 convert start operation. R/C should be low before both CE and CS are asserted; If R/C is high, a read operation will momentarily occur, possibly resulting in system bus contention. Either CE or CS may be used to initiate a conversion. We recommend using CE, however, as it includes one less propagation delay than CS. As shown in Figure 5., CE is used. If CS is used to trigger the conversion the specified set-up times will be longer. Once a conversion is started and the STS line goes high, convert start commands will be ignored until the conversion cycle is completed. The output data buffers cannot be enabled during conversion. However, all inputs and outputs which change during conversion can introduce noise. ### **CONVERT START TIMING - FULL CONTROL** MODE | Symbol | Parameter | Min | Тур | Max | Units | |--------|------------------------------------------------|--------|---------|----------|----------| | tosc | STS Delay from CE | _ | 80 | 200 | ns | | tHEC | CE Pulse Width | 50 | 40 | - | ns | | tssc | CS to CE Setup | 50 | 20 | - | ns | | tHSC | CS Low During CE High | 50 | 25 | _ | ns | | tSRC | R/Ĉ to CE Setup | 50 | 0 | - | ns | | tHRC | R/C Low During CE<br>High | 50 | 25 | - | ns | | tsac | Ao CE Setup | 0 | 0 | - | ns | | tHAC | Ao Valid During CE<br>High | 50 | 30 | - | ns | | tc | Conversion Time<br>8-Bit Cycle<br>12-Bit Cycle | 3<br>6 | 5<br>12 | 10<br>15 | μs<br>μs | Figure 6. shows the timing for data read operations. The MP674 features fast access times and short data latency times. This simplifies the interface to faster microprocessors. During data read operations, access time is measured from the point where CE and R/C both are high (assuming CS is already low). Figure 5. Convert Start Timing Figure 6. Read Cycle Timing ## **READ TIMING - FULL CONTROL MODE** | Symbol | Parameter | Min | Тур | Max | Units | |-------------------|-------------------------|-----|-----|-----|-------| | t <sub>DD</sub> 1 | Access Time (from CE) | - | 80 | 150 | ns | | t <sub>HD</sub> | Data Valid after CE Low | 25 | 35 | - | ns | | t <sub>HL</sub> 2 | Output Float Delay | _ | 60 | 150 | ns | | tssa | CS to CE Setup | 50 | 0 | _ | ns | | t <sub>SRR</sub> | R/C to CE Setup | 0 | 0 | _ | ns | | tsar | A0 to CE Setup | 50 | 25 | _ | пѕ | | t <sub>HSR</sub> | CS Valid After CE Low | 0 | 0 | - | ns | | tHRR | R/C High After CE Low | 0 | 0 | - | ns | | t <sub>HAR</sub> | A0 Valid After CE Low | 50 | 25 | - | ns | - $t_{\text{DD}}$ is measured with the load circuit of Figure 7. and defined as the time required for an output to cross 0.4 V or 2.4 V. - t<sub>HL</sub> is defined as the time required for the data lines to change 0.5 V when loaded with the circuit of Figure 8. Figure 7. Load Circuit for Access Time Test Figure 8. Load Circuit for Output Float Delay Test ## IBM PC - MP674 INTERFACE Micro Power Systems ## "STAND-ALONE" OPERATION The MP674 can be used in a "stand-alone" mode, which is useful in systems not requiring full computer bus interface capability. In this mode, CE and 12/8 are wired high, CS and A0 are wired low, and conversion is controlled by R/C. The three-state buffers are enabled when R/C is high and a conversion starts when R/C goes low. This gives rise to two possible control signals - a high pulse or a low pulse. Operation with a low pulse is shown in Figure 9. In this case, the outputs are forced into the high impedance state in response to the falling edge of R/C and return to valid logic levels after the conversion cycle is completed. The STS line goes high 50 ns after R/C goes low and returns low 100 ns after data is valid. **MP674** If conversion is initiated by a high pulse as shown in Figure 10., the data lines are enabled during the time when R/C is high. The falling edge of R/C starts the next conversion and the data lines return to three-state (and remain three-state) until the next high pulse of R/C. ### **CONDITIONING OF INPUT SIGNALS** It is important that the signal being applied to the MP674 input not change during a conversion cycle (it should be stable to within 1/2 LSB). Since that input is being subjected to the DAC test signals (12 comparisons in 12µs = 1 MHz), the driving buffer should have a low impedance at 1 MHz. ### STAND-ALONE MODE TIMING | Symbol | Parameter | Min | Тур | Max | Units | |------------------|-------------------------------------------|---------|----------|----------|----------| | t <sub>HRL</sub> | Low R/C Pulse Width<br>STS Delay from R/C | 50<br>- | 30<br>60 | -<br>200 | ns<br>ns | | t <sub>HDR</sub> | Data Valid After R/C<br>Low | 20 | 25 | - | ns | | tHL | Output Float Delay | - | 100 | 150 | ns | | t <sub>HS</sub> | STS Delay After Data<br>Valid | 25 | - | 850 | ns | | t <sub>HRH</sub> | High R/C Pulse Width | 150 | 50 | - | ns | | t <sub>DDR</sub> | Data Access Time | - | 90 | 150 | ns | Figure 9. Low Pulse for R/C. **Outputs Enabled After Conversion** Figure 10. High Pulse for R/C. Outputs Enabled While R/C High, Otherwise High-Z