## Advance Information

# Low Voltage 1:12 Clock Distribution Chip

The MPC948L is a 1:12 low voltage clock distribution chip. The device is pin and function compatible with the MPC948 with the added feature of 2.5V output capabilities. The device features the capability to select either a differential LVPECL or a LVTTL compatible input. The 12 outputs are 2.5V LVCMOS or LVTTL compatible and feature the drive strength to drive 50 $\Omega$  series terminated transmission lines. With output-to-output skews of 350ps, the MPC948L is ideal as a clock distribution chip for the most demanding of synchronous systems.

- Clock Distribution for Intel Microprocessors
- LVPECL or LVCMOS/LVTTL Clock Input
- 350ps Maximum Output-to-Output Skew
- Drives Up to 24 Independent Clock Lines
- Maximum Output Frequency of 150MHz
- Synchronous Output Enable
- Tristatable Outputs
- 32-Lead TQFP Packaging
- 2.5V Output Capability

With an output impedance of approximately  $7\Omega$ , in both the HIGH and LOW logic states, the output buffers of the MPC948L are ideal for driving series terminated transmission lines. More specifically, each of the 12 MPC948L outputs can drive two series terminated  $50\Omega$  transmission lines. With this capability, the MPC948L has an effective fanout of 1:24 in applications where each line drives a single load.

The differential LVPECL inputs of the MPC948L allow the device to interface directly with a LVPECL fanout buffer like the MC100LVE111 to build very wide clock fanout trees or to couple to a high frequency clock source. The LVCMOS/LVTTL input provides a more standard interface for applications requiring only a single clock distribution chip at relatively low frequencies. In addition, the two clock sources can be used to provide for a test clock interface as well as the primary system clock. A logic HIGH on the TTL\_CLK\_Sel pin will select the TTL level clock input.

All of the control inputs are LVCMOS/LVTTL compatible. The MPC948L provides a synchronous output enable control to allow for starting and stopping of the output clocks. A logic high on the Sync\_OE pin will enable all of the outputs. Because this control is synchronized to the input clock, potential output glitching or runt pulse generation is eliminated. In addition, for board level test, the outputs can be tristated via the tristate control pin. A logic LOW applied to the Tristate input will force all of the outputs into high impedance. Note that all of the MPC948L inputs have internal pullup resistors.

The 32-lead TQFP package was chosen to optimize performance, board space and cost of the device. The 32-lead TQFP has a 7x7mm body size with a conservative 0.8mm pin spacing.

The MPC948L features two independent power supplies; VCCI and VCCO. The VCCI pin powers the internal core logic and must be tied to 3.3V. The VCCO pin powers the output buffer and can be tied to either 2.5V or 3.3V.

| This document contains information on a new product. Specifications and information herein are subject to |
|-----------------------------------------------------------------------------------------------------------|
| change without notice.                                                                                    |



REV 0

## MPC948L



Figure 1. Logic Diagram

www.DataSheet4U.com



**FUNCTION TABLES** 

| TTL_CLK_Sel | Input    |
|-------------|----------|
| 0           | PECL_CLK |
| 1           | TTL_CLK  |
| Sync_OE     | Outputs  |
| 0           | Disabled |
| 1           | Enabled  |
| Tristate    | Outputs  |
| 0           | Tristate |
| 1           | Enabled  |

Figure 2. 32-Lead Pinout (Top View)





#### **ABSOLUTE MAXIMUM RATINGS\***

| Symbol            | Parameter                 | Min  | Max                   | Unit |
|-------------------|---------------------------|------|-----------------------|------|
| VCC               | Supply Voltage            | -0.3 | 4.6                   | V    |
| VI                | Input Voltage             | -0.3 | V <sub>DD</sub> + 0.3 | V    |
| IIN               | Input Current             |      | ±20                   | mA   |
| T <sub>Stor</sub> | Storage Temperature Range | -40  | 125                   | °C   |

Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute-maximum-rated conditions is not implied.

#### **DC CHARACTERISTICS** (T<sub>A</sub> = 0° to 70°C, $V_{CCI}$ = 3.3V ±5%; $V_{CCO}$ = 2.5V ±5% or 3.3V ±5%)

| Symbol              | Characteristic                |                            | Min                   | Тур | Max                   | Unit | Condition                         |
|---------------------|-------------------------------|----------------------------|-----------------------|-----|-----------------------|------|-----------------------------------|
| eet <b>ViiH</b> com | Input HIGH Voltage            | PECL_CLK<br>Other          | 2.135<br>2.0          |     | 2.42<br>3.60          | V    | Single Ended Spec                 |
| VIL                 | Input LOW Voltage             | PECL_CLK<br>Other          | 1.49                  |     | 1.825<br>0.8          | V    | Single Ended Spec                 |
| VPP                 | Peak-to-Peak Input Voltage    | PECL_CLK                   | 300                   |     | 1000                  | mV   |                                   |
| VCMR                | Common Mode Range             | PECL_CLK                   | V <sub>CC</sub> – 2.0 |     | V <sub>CC</sub> – 0.6 | V    | Note 1.                           |
| V <sub>OH</sub>     | Output HIGH Voltage           | VCCO = 3.3V<br>VCCO = 2.5V | 2.5<br>2.0            |     |                       | V    | I <sub>OH</sub> = -20mA (Note 2.) |
| VOL                 | Output LOW Voltage            |                            |                       |     | 0.4                   | V    | I <sub>OL</sub> = 20mA (Note 2.)  |
| IIN                 | Input Current                 |                            |                       |     | ±100                  | μA   | Note 3.                           |
| C <sub>IN</sub>     | Input Capacitance             |                            |                       |     | 4                     | pF   |                                   |
| C <sub>pd</sub>     | Power Dissipation Capacitance |                            |                       | 25  |                       | pF   | Per Output                        |
| ICC                 | Maximum Quiescent Supply C    | Current                    |                       | 22  | 30                    | mA   |                                   |

1. V<sub>CMR</sub> is the difference from the most positive side of the differential input signal. Normal operation is obtained when the "HIGH" input is within the V<sub>CMR</sub> range and the input swing lies within the V<sub>PP</sub> specification. The MPC948L outputs can drive series or parallel terminated  $50\Omega$  (or  $50\Omega$  to V<sub>CC</sub>/2) transmission lines on the incident edge (see Applications

2. Info section).

Inputs have pull-up resistors which affect input current, PECL\_CLK has a pull-down resistor.

#### **AC CHARACTERISTICS** (T<sub>A</sub> = 0° to 70°C, $V_{CCI}$ = 3.3V ±5%; $V_{CCO}$ = 2.5V ±5% or 3.3V ±5%)

| Symbol                             | Characteristic                                    | Min              | Тур        | Max                          | Unit | Condition                                      |
|------------------------------------|---------------------------------------------------|------------------|------------|------------------------------|------|------------------------------------------------|
| F <sub>max</sub>                   | Maximum Input Frequency                           | 150              |            |                              | MHz  | Note 4.                                        |
| <sup>t</sup> pd                    | Propagation Delay PECL_CLK to<br>TTL_CLK to       |                  | 7.0<br>7.9 |                              | ns   | Note 4.                                        |
| <sup>t</sup> sk(o)                 | Output-to-Output Skew                             |                  |            | 350                          | ps   | Note 4.                                        |
| <sup>t</sup> sk(pr)                | Part-to-Part Skew PECL_CLK to<br>TTL_CLK to       |                  | 1.5<br>2.0 |                              | ns   | Notes 4., 5.                                   |
| <sup>t</sup> pwo                   | Output Pulse Width                                | tCYCLE/2-<br>800 |            | <sup>t</sup> CYCLE/2+<br>800 | ps   | Notes 4., 6.<br>Measured at V <sub>CC</sub> /2 |
| t <sub>s</sub>                     | Setup Time Sync_OE to PECL_C<br>Sync_OE to TTL_C  |                  |            |                              | ns   | Notes 4., 7.                                   |
| t <sub>h</sub>                     | Hold Time PECL_CLK to Sync_(<br>TTL_CLK to Sync_( |                  |            |                              | ns   | Notes 4., 7.                                   |
| <sup>t</sup> PZL, <sup>t</sup> PZH | Output Enable Time                                | 3                |            | 11                           | ns   |                                                |
| tplz,tpHZ                          | Output Disable Time                               | 3                |            | 11                           | ns   |                                                |
| t <sub>r</sub> , t <sub>f</sub>    | Output Rise/Fall Time                             | 0.20             |            | 1.0                          | ns   | 0.8V to 2.0V                                   |

4. Driving  $50\Omega$  transmission lines

5. Part-to-part skew at a given temperature and voltage

6. Assumes 50% input duty cycle.

7. Setup and Hold times are relative to the falling edge of the input clock

#### **APPLICATIONS INFORMATION**

#### **Driving Transmission Lines**

The MPC948L clock driver was designed to drive high speed signals in a terminated transmission line environment. To provide the optimum flexibility to the user the output drivers were designed to exhibit the lowest impedance possible. With an output impedance of less than  $10\Omega$  the drivers can drive either parallel or series terminated transmission lines. For more information on transmission lines the reader is referred to application note AN1091 in the Timing Solutions brochure (BR1333/D).

In most high performance clock networks point-to-point distribution of signals is the method of choice. In a point-to-point scheme either series terminated or parallel terminated transmission lines can be used. The parallel technique terminates the signal at the end of the line with a  $50\Omega$  resistance to VCC/2. This technique draws a fairly high level of DC current and thus only a single terminated line can be driven by each output of the MPC948L clock driver. For the series terminated case however there is no DC current draw, thus the outputs can drive multiple series terminated lines. Figure 4 illustrates an output driving a single series terminated line vs two series terminated lines in parallel. When taken to its extreme the fanout of the MPC948L clock driver multiple lines.



Figure 4. Single versus Dual Transmission Lines

The waveform plots of Figure 5 show the simulation results of an output driving a single line vs two lines. In both cases the drive capability of the MPC948L output buffers is more than sufficient to drive  $50\Omega$  transmission lines on the incident edge. Note from the delay measurements in the simulations a delta of only 43ps exists between the two differently loaded outputs. This suggests that the dual line driving need not be used exclusively to maintain the tight output-to-output skew of the MPC948L. The output waveform in Figure 5 shows a step in the waveform, this step is caused by the impedance mismatch seen looking into the driver. The parallel combination of the  $43\Omega$  series resistor plus the output impedance does not match the parallel

combination of the line impedances. The voltage wave launched down the two lines will equal:

At the load end the voltage will double, due to the near unity reflection coefficient, to 2.8V. It will then increment towards the quiescent 3.0V in steps separated by one round trip delay (in this case 4.0ns).



Figure 5. Single versus Dual Waveforms

Since this step is well above the threshold region it will not cause any false clock triggering, however designers may be uncomfortable with unwanted reflections on the line. To better match the impedances when driving multiple lines the situation in Figure 6 should be used. In this case the series terminating resistors are reduced such that when the parallel combination is added to the output buffer impedance the line impedance is perfectly matched.



#### Figure 6. Optimized Dual Line Termination

SPICE level output buffer models are available for engineers who want to simulate their specific interconnect schemes. In addition IV characteristics are in the process of being generated to support the other board level simulators in general use.

### MPC948L



MPC948L

www.DataSheet4U.com

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and with a registered trademarks of Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

Mfax is a trademark of Motorola, Inc.

How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 303–675–2140 or 1–800–441–2447 JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 81–3–3521–8315

Mfax™: RMFAX0@email.sps.mot.com – TOUCHTONE 602–244–6609 – US & Canada ONLY 1–800–774–1848

INTERNET: http://www.mot.com/SPS/



 - TOUCHTONE 602-244-6609
 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park,

 - US & Canada ONLY 1-800-774-1848
 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298