MPS 6500/1 ONE-CHIP MICROCOMPUTER

# 6500/1 ONE-CHIP MICROCOMPUTER

#### INTRODUCTION

The MOS Technology 6500/1 is a complete, high-performance 8-bit NMOS microcomputer on a single chip, and is totally upward/downward software compatible with all members of the 6500 family.

The 6500/1 consists of a 6502 CPU, an internal clock oscillator, 2048 bytes of Read Only Memory (ROM), 64 bytes of Random Access Memory (RAM) and flexible interface circuitry. The interface circuitry includes a 16-bit programmable counter/latch with four operating modes, 32 bidirectional input/output lines (including two edge-sensitive lines), five interrupts and a counter I/O line.

#### PRODUCT SUPPORT

To allow prototype circuit development, Mos Technology offers a PROM compatible 64-pin Emulator device. This device provides all 6500/1 interface lines plus routing the address bus, data bus, and associated control lines off the chip to be connected to external memory.

**ORDERING INFORMATION** Order Package Frequency Temperature Option Number Type Range MPS6500/1 1 MHz 0°C to 70°C **Plastic** 0°C to 70°C MCS6500/1 1 MHz Ceramic 0°C to 70°C MPS6500/1A Plastic 2 MHz MCS6500/1A 0°C to 70°C Ceramic 2 MHz MCS6500/1E Emulator Device 1MHz

Note: The RC frequency option is available only in the 1 MHz 6500/1.

MCS6500/1EA Emulator Device 2MHz



Interface Diagram

# FEATURES

- -Software upward/downward compatibility
  - -Decimal or binary arithmetic modes
  - —13 addressing modes
  - -True direct and indirect indexing
  - -Memory addressable I/O
- 2048 x 8 mask programmable ROM
- 64 x 8 static RAM
- 32 bi-directional TTL compatible I/O lines (4 ports)
- 1 bi-directional TTL compatible counter I/O line
- 16-bit programmable counter/latch with four
  - modes Event Counter Event Counter
  - -Pulse Generator -Pulse Width Measurement
  - ---
- Five Interrupts

  —Reset —Two external edge sensitive
  - Reset
     Non-maskable
     Counter
- 1 of 3 frequency references
- —Crystal —Clock —RC (resistor only)
- 4 MHz max crystal or clock external frequency
- 2 MHz or 1 MHz internal clock
- 1 µs minimum instruction execution
- N-channel, silicon gate, depletion load technology
- Single +5V power supply
- 500 mW operating power
- Separate power pin for RAM
- 40 pin DIP
- 64 pin PROM compatible Emulator device



#### **FUNCTIONAL DESCRIPTION**

#### **CENTRAL PROCESSING UNIT (CPU)**

#### **Clock Oscillator**

The Clock Oscillator provides the basic timing signals used by the 6500/1 CPU. The reference frequency is provided by an external source, and can be from a crystal, clock or RC network input. The RC network mode is a mask option. The external frequency can vary from 200 kHz to 4 MHz. The internal Phase 2 (Ø2) frequency is one-half the external reference frequency. A 4.7K ohm resistor will provide nominal 2 MHz oscillation and 1 MHz internal operation in the RC mask option (± 35%).

#### **Timing Control**

The Timing Control Logic keeps track of the specific instruction cycle being executed. Each data transfer which takes place between the registers is caused by decoding the contents of both the instruction Register and Timing Control Logic.

#### **Program Counter**

The 16-bit Program Counter provides the addresses which step the CPU through sequential instructions in a program. The Program Counter is incremented each time an instruction or data is fetched from memory.

#### Instruction Register and Decode

Instructions fetched from memory are gated onto the Internal Data Bus. These instructions are latched into the Instruction Register then decoded, along with timing and interrupt signals, to generate control signals for the various registers.

#### Arithmetic and Logic Unit (ALU)

All arithmetic and logic operations take place in the ALU, including incrementing and decrementing internal registers (except the Program Counter).

#### Accumulator

The accumulator is a general purpose 8-bit register that stores the results of most arithmetic and logic operations. In addition, the accumulator usually contains one of the two data words used in these operations.

#### Index Registers

There are two 8-bit index registers, X and Y. These registers can be used for general purpose storage, or as a displacement to modify the base address and thus obtain a new effective address. Pre- or post-indexing of indirect addresses is possible.

#### Stack Pointer

The Stack Pointer is an 8-bit register. It is automatically incremented and decremented under control of the CPU to perform stack manipulation under direction of either the program or interrupts NMI and IRQ. The stack allows simple implementation of nested subroutines and multiple level interrupts.



#### **Processor Status Register**

#### **Processor Status Register**

The 8-bit Processor Status Register contains seven status flags. Some of the flags are controlled by the program, others may be controlled both by the program and the CPU. The 6500 instruction set contains a number of conditional branch instructions which are designed to allow testing of these flags.

## Interrupt Logic

Interrupt logic controls the sequencing of three interrupts; RES, NMI and IRQ. IRQ is generated by any one of three conditions: Counter Overflow, PAO Positive Edge Detected, and PA1 Negative Edge Detected.

#### MEMORY

#### 2048 x 8 ROM

The 2048 byte Read-Only Memory (ROM) contains the program instructions and other fixed constants. These program instructions and constants are mask programmed into the ROM during fabrication of the 6500/1 device. The 6500/1 ROM is memory mapped from 800 to FFF.

#### 64 x 8 RAM

The 64 byte Random Access Memory (RAM) is used for read/write memory during system operation, and contains the stack. This RAM is completely static in operation and requires no clock or dynamic refresh. A standby power pin, VRR, allows RAM memory to be maintained on 10% of the operating power in the event that VCC power is lost.

In order to take advantage of efficient zero page addressing capabilities, the RAM is assigned memory addresses 0 to 03F.



#### INPUT/OUTPUT

#### Bidirectional I/O Ports

The 6500/1 provides four 8-bit input/output ports (PA, PB, PC, and PD). Associated with the I/O ports are four 8-bit registers located on page zero. See the system memory map for specific addresses. Each I/O line is individually selectable as an input or an output without line grouping or port association restrictions.

An internal active transistor drives each I/O line to the low state. An internal passive resistance pulls the I/O lines to the high state, eliminating the need for external pull-up resistors.

An option is available to delete the internal pull-up resistance on 8-bit port groups or on the CNTR line at mask time. This option is employed to permanently assign an 8-bit port group to input functions, to interface with CMOS drivers, or to interface with external pull-up devices.

#### Inputs

Inputs are enabled by setting the appropriate bit of the I/O port to the high state (Logic 1). A low input signal causes a logic 0 to be read. A high input signal causes a logic 1 to be read. RES loads Logic 1 into the I/O ports, thereby initializing all I/O lines as inputs.

#### Outputs

Outputs are set by loading the desired bit pattern into the corresponding I/O ports. A Logic 1 selects a high output; a Logic 0 selects a low output.

#### **CONTROL REGISTER**

The Control Register (CR) controls four Counter operating modes and three maskable interrupts. It also reports the status of three interrupt conditions. There are five control bits and three status bits. The control bits are set to Logic 1 or cleared to Logic 0 by writing the desired state into the respective bit positions. The Control Register is cleared to Logic 0 by the occurrence of RES.



# Control Register

#### **EDGE DETECT CAPABILITY**

There is an asynchronous edge detect capability on two of the Port A I/O lines. This capability exists in addition to and independently from the normal Port A I/O functions. The maximum rate at which an edge can be detected is one-half the Ø2 clock rate. The edge detect logic is continuously active. Each edge detect signal is associated with a maskable interrupt.

# **PA0 Positive Edge Detection**

A positive (rising) edge is detectable on PA0. When this edge is detected, the PA0 Positive Edge Detected bit—Bit 6 in the Control Register—is set to Logic 1. When both this bit and the PA0 Interrupt Enable Bit—Bit 3 of the Control Register—are set to Logic 1, an IRQ interrupt request is generated. The PA0 Positive Edge Detected bit is cleared by writing to address 089.

#### **PA1 Negative Edge Detection**

A negative (failing) edge is detectable on PA1. When this edge is detected, the PA1 Negative Edge Detected bit—Bit 5 of the Control Register—is set to Logic 1. When both this bit and the PA1 Interrupt Enable bit—Bit 2 of the Control Register—are set to Logic 1, an IRQ interrupt request is generated. The PA1 Negative Edge Detected bit is cleared by writing to address 08A

#### COUNTER/LATCH

The Counter/Latch consists of a 16-bit decrementing Counter and a 16-bit Latch. The Counter is comprised of two 8-bit registers. Address 086 contains the Upper Count (UC) and address 087 contains the Lower Count (LC). The Counter counts either Ø2 clock periods or occurrences of an external event, depending on the selected counter mode. The UC and LC can be read at any time without affecting counter operation.

The Latch contains the Counter preset value. The Latch consists of two 8-bit registers. Address 084 contains the Upper Latch (UL) and address 085 contains the lower latch (LL). The 1-bit Latch can hold a count from 0 to 65,535. The Latch can be accessed as two write-only memory locations.

The Latch registers can be loaded at any time by storing into UL and LL. The UL can also be loaded by writing into address 088.

The Counter can be preset at any time by writing to address 088. Presetting the Counter in this manner causes the contents of the accumulator to be stored into the UL before the 16-bit value in the Latch (UL and LL) is transferred in the Counter (UC and LC).

The Counter is preset to the Latch value when the Counter overflows. When the counter decrements from 0000, Counter overflow occurs causing the next counter value to be the Latch value, not FFFF.

When the Counter overflows, Counter Overflow bit—Bit 7 of the Control Register—is set to Logic 1. When both this bit and the Counter Interrupt Enable bit—Bit 4 of the Control Register—are set, an IRQ interrupt request is generated. The Counter Overflow bit in the Control Register can be examined in an IRQ interrupt service routine to determine that the IRQ was generated by Counter overflow.



The Counter Overflow bit is cleared when the LC is read or Counter preset is performed by writing into address 088.

#### **COUNTER MODES**

The Counter operates in any of four modes. These modes are selected by the Counter Mode Control bits in the Control Register.

| Mode                    | CMC 1 | CMC 0 |
|-------------------------|-------|-------|
| Interval Timer          | 0     | 0     |
| Pulse Generator         | 0     | 1     |
| Event Counter           | 1     | 0     |
| Pulse Width Measurement | 1     | 1     |

The Interval Timer, Pulse Generator, and Pulse Width Measurement Modes are Ø2 clock counter modes. The Event Counter Mode counts the occurrences of an external event on the CNTR line.

#### Interval Timer (Mode 0)

In this mode the Counter is free running and decrements at the  $\varnothing$ 2 clock rate. Counter overflow sets the Control Register status bit and causes the Counter to be preset to the Latch value.

The CNTR line is held in the high state.

#### Pulse Generator (Mode 1)

In this mode the Counter is free running and decrements at the  $\varnothing$ 2 clock rate. Counter overflow sets the Control Register status bit and causes the Counter to be preset to the Latch value.

The CNTR line toggles from one state to the other when Counter overflow occurs. Writing to address 088 will also toggle the CNTR line.

A symmetric or asymmetric output waveform can be generated on the CNTR line in this mode. A oneshot waveform can easily be generated by changing from Mode 1 to Mode 0 after only one occurrence of the output toggle condition.

#### **Event Counter (Mode 2)**

In this mode the CNTR line is used as an event input line. The Counter decrements each time a rising edge is detected on CNTR. The maximum rate at which this edge can be detected is one-half the  $\oslash 2$  clock rate. Counter overflow sets the Control Register status bit and causes the Counter to be preset to the Latch value.

## Pulse Width Measurement (Mode 3)

This mode allows the accurate measurement of the duration of a low state on the CNTR line. The Counter decrements at the Ø2 clock rate as long as the CNTR line is held in the low state. The Counter is stopped when CNTR is in the high state. If the CNTR pin is left disconnected, this mode may be selected to stop the Counter since the internal pull-up device will cause the CNTR input to be in the high state.

#### **RESET CONSIDERATIONS**

The occurrence of RES going from low to high causes initialization of various conditions in the 6500/1. All of the I/O ports (PA, PB, PC, and PD) and

CNTR are forced to the high (Logic 1) state. All bits of the Control Register are reset to Logic 0, causing the Interval Timer Mode (Mode 0) to be selected and all interrupt enabled bits to be cleared. Neither the Latch nor the Counter registers are initialized by RES. The Interrupt Disable bit in the CPU Processor Status Register is set and the program starts execution at the address contained in the Reset Vector location.

#### **TEST LOGIC**

Special test logic provides a method for thoroughly testing the 6500/1. Applying a + 10V signal to the RES line places the 6500/1 in the test mode. While in this mode, all memory fetches are made from Port PC. External test equipment can use this feature to test internal CPU logic and I/O. A program can be loaded into RAM allowing the contents of the instruction ROM to be dumped to any port for external verification.

All 6500/1 microcomputers are tested by MOS Technology using this feature.

#### MEMORY ADDRESSABLE I/O

The I/O ports, registers, and commands are treated as memory and are assigned specific addresses. See the system memory map for the addresses. This I/O technique allows the full set of CPU instructions to be used in the generation and sampling of I/O commands and data. When an instruction is executed with an I/O address and appropriate R/W state, the corresponding I/O function is performed.

#### SYSTEM MEMORY MAP



#### Notes:

- (1) I/O command only; i.e., no stored data.
- (2) Clears Counter Overflow-Bit 7 in Control Register.



#### INSTRUCTION SET-ALPHABETIC SEQUENCE Add Memory to Accumulator with Carry LDA Load Accumulator with Memory ADC: "AND" Memory with Accumulator LDX Load Index X with Memory AND Load Index Y with Memory ASL Shift Left One Bit (Memory or Accumulator) LDY Shift One Bit Right (Memory or Accumulator) LSR BCC Branch on Carry Clear NOP No operation **BCS** Branch on Carry Set BEO Branch on Result Zero ORA "OR" Memory with Accumulator Test Bits in Memory with Accumulator RIT Push Accumulator on Stack PHA BMI Branch on Result Minus PHP Push Processor Status on Stack Branch on Result not Zero BNE Pull Accumulator from Stack PLA BPL Branch on Result Plus Pull Processor Status from Stack PLP BRK Force Break Branch on Overflow Clear Rotate One Bit Left (Memory or Accumulator) **BVC** ROL Branch on Overflow Set Rotate One Bit Right (Memory or **BVS** ROR Accumulator) CLC Clear Carry Flag RTI Return from Interrupt CLD Clear Decimal Mode Return from Subroutine RTS Clear Interrupt Disable Bit CLI CLV Clear Overflow Flag SBC Subtract Memory from Accumulator with CMP Compare Memory and Accumulator Borrow Compare Memory and Index X SEC CPX Set Carry Flag CPY Compare Memory and Index Y SED Set Decimal Mode Set Interrupt Disable Status Decrement Memory by One SEI DEC Store Accumulator in Memory STA DEX Decrement Index X by One STX Store Index X in Memory DEY Decrement Index Y by One STY Store Index Y in Memory **EOR** "Exclusive-or" Memory with Accumulator Transfer Accumulator to Index X TAX INC Increment Memory by One Transfer Accumulator to Index Y TAY INX Increment Index X by One Transfer Stack Pointer to Index X TSX INY Increment Index Y by One Transfer Index X to Accumulator TXA **TXS** Transfer Index X to Stack Register Jump to New Location **JMP** TYA Transfer Index Y to Accumulator Jump to New Location Saving Return Address **JSR**

# 6500/1 Block Diagram





# SIGNAL DESCRIPTIONS

| SIGNAL<br>NAME | PIN<br>NO. | DESCRIPTION                                                                                                                                                          | SIGNAL<br>NAME | PIN<br>NO. | DESCRIPTION                                                                                                                                                                                                    |
|----------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC            | 30         | Main power supply +5V                                                                                                                                                | NMI            | 40         | A negative going edge on the Non-                                                                                                                                                                              |
| VRR            | 1          | Separate power pin for RAM. In the event that VCC power is lost, this power retains RAM data.                                                                        |                |            | Maskable interrupt signal requests that a non-maskable interrupt be generated within the CPU.                                                                                                                  |
| VSS            | 12         | Signal ground                                                                                                                                                        |                |            | Four 8 bit ports used for either                                                                                                                                                                               |
| XTLI           | 10         | Crystal, clock or RC network input                                                                                                                                   | PB0-PB7        | 29-22      | input/output. Each line consists of an active transistor to VSS and                                                                                                                                            |
|                |            | for internal clock oscillator.                                                                                                                                       | PC0-PC7        | 20-13      | a passive pull-up to +5V. The two                                                                                                                                                                              |
| XTLO           | 11         | Crystal or RC network output from internal clock oscillator.                                                                                                         | PD0-PD7        | 9-2        | lower bits of the PA port (PA0 and PA1) also serve as edge detect in-                                                                                                                                          |
| RES            | 39         | The Reset input is used to initialize                                                                                                                                |                | ٠.         | puts with maskable interrupts.                                                                                                                                                                                 |
|                |            | the 5500/1. This signal must not transition from low to high for at least eight cycles after VCC reaches operating range and the internal oscillator has stabilized. | CNTR           | 21         | This line is used as a Counter in-<br>put/output line. CNTR is an input in<br>the Event Counter and Pulse Width<br>Measurement modes and is an out-<br>put in the Interval Timer and Pulse<br>Generator modes. |
|                |            | + 10V input enables the test mode.                                                                                                                                   |                |            |                                                                                                                                                                                                                |



**Pin Configuration** 



#### **ADDRESSING MODES**

ACCUMULATOR ADDRESSING—This form of addressing is represented with a one byte instruction, implying an operation on the accumulator.

**IMMEDIATE ADDRESSING**—In immediate addressing, the operand is contained in the second byte of the instruction, with no further memory addressing required.

ABSOLUTE ADDRESSING—In absolute addressing, the second byte of the instruction specifies the eight low order bits of the effective address while the third byte specifies the eight high order bits.

ZERO PAGE ADDRESSING—The zero page instructions allow for shorter code and execution times by only fetching the second byte of the instruction and assuming a zero high address byte. Careful use of the zero page can result in significant increase in code efficiency.

INDEXED ZERO PAGE ADDRESSING—(X, Y indexing)—This form of addressing is used in conjunction with the index register and is referred to as "Zero Page, X" or "Zero Page, Y." The effective address is calculated by adding the second byte to the contents of the index register. Since this is a form of "Zero Page" addressing, the content of the second byte references a location in page zero. Additionally due to the "Zero Page" addressing nature of this mode, no carry is added to the high order 8 bits of memory and crossing of page boundaries does not occur.

INDEXED ABSOLUTE ADDRESSING—(X, Y indexing)—This form of addressing is used in conjunction with X and Y index register and is referred to as "Absolute, X", and "Absolute, Y." The effective address is formed by adding the contents of X or Y to the address contained in the second and third bytes of the instruction. This mode allows the index register to contain the index or count value and the instruction to contain the base address. This type of indexing allows any location referencing and the index to modify multiple fields resulting in reduced coding and execution time.

**IMPLIED ADDRESSING**—In the implied addressing mode, the address containing the operand is implicitly stated in the operation code of the instruction.

**RELATIVE ADDRESSING**—Relative addressing is used only with branch instructions and establishes a destination for the conditional branch.

The second byte of the instruction becomes the operand which is an "Offset" added to the contents of the lower eight bits of the program counter when the counter is set at the next instruction. The range of the offset is -128 to +127 bytes from the next instruction.

INDEXED INDIRECT ADDRESSING—In Indexed indirect addressing (referred to as [Indirect, X]), the second byte of the Instruction is added to the contents of the X index register, discarding the carry. The result of this addition points to a memory location on page zero whose contents is the low order eight bits of the effective address. The next memory location in page zero contains the high order eight bits of the effective address. Both memory locations specifying the high and low order bytes of the effective address must be in page zero.

INDIRECT INDEXED ADDRESSING—In indirect indexed addressing (referred to as [Indirect, Y]), the second byte of the instruction points to a memory location in page zero. The contents of this memory location are added to the contents of the Y index register, the result being the low order eight bits of the effective address. The carry from this addition is added to the contents of the next page zero memory location, the result being the high order eight bits of the effective address.

ABSOLUTE INDIRECT—The second byte of the instruction contains the low order eight bits of a memory location. The high order eight bits of that memory location are contained in the third byte of the instruction. The contents of the fully specified memory location are the low order byte of the effective address. The next memory location contains the high order byte of the effective address which is loaded into the sixteen bits of the program counter.



# INSTRUCTION SET INSTRUCTION SET - OP CODES, Execution Time, Memory Requirements

|     | 106134611046          | F  | -   | 416 | 1  | <b>300</b> 4 | ٠,, | Τ, | 100     | PAGI | Г  | 466 | -  | 1  |    | 10  |    | H41 8 | 1, | Г  | *** | ٠, | 7  | ** |    | 1   | 100 | -   | Γ  | 446 | ,  | -  | ı àr | wı | -  | 940 | 161 | 11 | 1 PAG   |    | ה  | •        |     | 11.04 |   | ers. |     |
|-----|-----------------------|----|-----|-----|----|--------------|-----|----|---------|------|----|-----|----|----|----|-----|----|-------|----|----|-----|----|----|----|----|-----|-----|-----|----|-----|----|----|------|----|----|-----|-----|----|---------|----|----|----------|-----|-------|---|------|-----|
| -   | <b>CPLRATION</b>      | 01 | PN  | 1   | 0  | P            | Ī   | •  | N       | 1.   | or | N   | 1. | or | N  | ٦.  | or | N     | -  | 0  | N   | T- | 0, | N  | T  | 0   | N   |     | 0  | N   |    | o  | N    |    | OF | N   | T   | 10 | PN      | T  | 1  |          |     | c -   | ī | D \  | ٦   |
| ADC | A+M+C-A (4)(1)        | 69 | 2   | 12  | 61 | 4            | 1   | 69 | 3       | 2    | T  | T   | T  | Г  | 1  | П   | 61 | 6     | 2  | 71 | 5   | 2  | 75 | 4  | 12 | 70  | 4   |     |    |     |    |    | 1-   | П  | T  | t   | t   | Ħ  | +       | +  | +- |          | ~~~ | ,     | _ | - 4  | 1   |
| AND | A A M → A (1)         | 29 | 1 2 | 12  | 2  | sla          | 13  | 29 | 3 3     | 12   | 1  |     | 1  | ı  |    | П   | 21 | 6     | 2  | 31 | 5   | 12 | 35 | 4  | 12 | 30  | 4   | lзi | 39 | 4   | 13 | ı  | ı    |    | l  | l   | 1   | ı  | ı       |    | L  | , ,      | ,   | _     | _ |      | 1   |
| ASL | C ◀ 7 0 ◀ ●           | 1  | 1   | ı   |    | E   6        | 13  |    | 5 5     | 2    |    | 2   | h  | ı  | 1  | П   |    |       | l  | L  | 1   | ١. | 16 | 6  | 2  | 18  | 7   | 3   | ı  | l   | ı  |    | 1    | H  | ı  | ı   | ١   | ı  | ı       |    | 1, | , ,      | ,   | ,     | - |      | . } |
| BCC | BRANCH ON C-6 121     | ı  | 1   | Н   |    | 1            | ı   | 1  | 1       | ı    | i  | 1   | 1  | ı  | 1  | U   | l  | 1     | l  | 1  |     | ı  | 1  |    | ı  |     | ı   | П   | ı  | 1   | ŀ  | 90 | 2    | 2  | ı  | l   | 1   | ı  | 1       |    | 1- |          | -   | _     | _ |      |     |
| BCS | BRANCH ON C=1 (2)     | ı  | 1   | ı   | 1  | 1            | ı   | 1  | 1       |      | 1  |     |    | ı  |    |     |    | 1     | l  | 1  |     | ı  |    |    | l  |     | i   | ١,  | ı  | 1   |    | 86 | 2    | 2  |    | ļ   | ı   | ı  |         |    | ١. |          | _   | _     | _ |      | ١   |
| BEQ | BRANCH ON Z+1 (2)     | Т  | Т   | Т   | Τ  | T            | Т   | Т  | T       | Т    | Г  | T   | T  |    | Т  | П   |    | Г     | Γ  | Г  | 1   | Г  | _  | T  | T  | T   | Τ   |     |    | Г   | Г  | FØ | 2    | 2  |    | T   | T   | T  | T       | 1  | 1. |          | -   |       | - |      | 1   |
| BIT | AAM                   | Ł  | 1   |     | 2  | 6 4          | 13  | 24 | 1 3     | 2    | 1  |     |    | ı  |    |     |    |       | l  | ı  | 1   | ı  | ı  | ı  | 1  | 1   |     |     |    |     |    |    | 1    |    | ı  | 1   | П   | 1  |         |    | N  | ١, .     | ,   | _     |   | - W  |     |
| BMI | BRANCH ON N=1 (2)     |    |     | İ   | L  |              | 1   | 1  |         | 1    | ı  |     |    | l  | Ĺ  |     |    |       |    | ı  | 1   | ı  | 1  | l  | ł  | l   | 1   |     |    | -   | 1  | 30 | 2    | 2  | ı  | ŀ   | П   | 1  |         |    | 1. |          | -   | -     | - |      |     |
| BNE | BRANCH ON Z.0 (2)     | 1  | 1   |     | L  |              | L   | 1  |         | 1    |    | 1   | ı  | ı  |    |     |    |       | İ  | ı  | 1   | 1  | ı  | ı  | 1  | 1   | ı   | 1   |    |     |    | De | 2    | 2  | ı  | l   | l   | 1  | 1       |    | 1- |          |     | _     | _ |      |     |
| BPL | BRANCH ON N-8 (2)     | 1  |     |     | l  | 1            | ı   | 1  | 1       | 1    | l  |     | l  | l  | 1  |     |    |       |    | ı  | 1   | 1  | 1  |    |    | ı   | ı   |     |    | ĺ   |    | 10 | 2    | 2  | ı  |     |     | 1  |         |    | 1. |          | _   | _     | - |      | ١   |
| BRK | (See Fig. 1)          | Г  | Т   | Τ   | Г  | Т            | Τ   | Г  | Т       | Г    | Г  | T   | Τ  | 90 | 7  | ١   |    |       | Γ  | Г  | Т   | Г  |    | T  | Т  | Г   | Т   | П   | Г  | Ī   | Г  | Г  | Г    |    | Г  | T   | Τ   | Т  | T       | T  | 1  |          | -   |       | _ |      | 1   |
| BVC | BRANCH ON V-9 (2)     | 1  | 1   |     | ı  | 1            | 1   | L  | 1       | 1    | ı  |     |    | ı  |    |     |    |       |    | ı  |     |    |    |    | 1  | ı   | 1   | 1   | l  |     |    | 50 | 2    | 2  | ı  | ı   | 1   | 1  | 1       | 1  | 1- |          | -   | _     | _ |      | ł   |
| BVS | BRANCH ON V=1 (2)     | 1  | 1   |     | 1  |              | ı   | ı  | i.      | 1    | ŀ  | 1   |    |    | 1  | ١.  |    | 1     | l  |    | 1   |    |    |    | 1  | ı   | 1   | l   |    |     |    | 76 | 2    | 2  | l  |     |     |    | 1       | ı  | 1- |          | -   | _     | _ |      |     |
| Crc | ● - C                 | 1  | 1   |     | l  | 1            | ı   | ı  | 1       | ŀ    | l  | 1   |    | 18 | 2  | 1   |    |       |    | •  |     | ļ  |    | ı  | 1  | Į   | 1   | П   |    |     |    |    | 1    | Н  |    |     | 1   | 1  |         |    | 1. |          | -   |       | _ |      |     |
| CLD | ● • D                 |    | L   |     | L  | 1            | L   |    | $\perp$ | L    | L  | L   | l  |    | 2  |     |    |       |    | L  | Ŀ   |    |    | L  |    | L   | L.  |     |    |     |    |    | l    | Ш  |    |     |     |    |         | .1 | 1- |          | -   |       | - | • -  | I   |
| CLI | → 1                   |    | I   | Τ   | Г  | T            | Τ   | Г  | Т       | Г    | Г  | Τ   | Τ  | 58 | 2  | ١   |    | ľ     |    | Г  | Т   |    |    | Π  | Т  | Г   | Г   |     |    | Γ   | Г  | Γ  | I    |    |    | Г   | Τ   | Т  | T       | T  | 1- | -        | -   | - 1   | • |      | 1   |
| CLA | • - v                 |    | 1   | 1   | 1  | 1            | ı   | 1  |         | 1    |    | ı   | ı  | 88 | 2  | 1   |    |       |    | ı  | 1   |    |    | l  |    |     | 1   |     |    |     | ı  |    | 1    | П  |    | 1   | 1   | 1  | 1       | ı  | 1. |          | -   | -     | - | - (  |     |
| CMP | A-M (1)               | C  | 9 2 | 2   | c  | 0 4          | 13  | C  | 5 3     | 2    | Į  | ı   |    |    | 1  | П   | C1 | 6     | 2  | Þ١ | 5   | 2  | 05 | 4  | 2  | DC. | 4   | 3   | D9 | 4   | 3  |    | ł    | П  | ı  | ŀ   |     | 1  | 1       |    | 1. | , ,      | ,   | ,     | - |      |     |
| CPX |                       |    |     |     |    |              |     | E  |         |      |    |     | 1  |    | ı  | П   |    |       |    | ı  | 1   |    |    |    | 1  | ı   | ١.  |     |    |     | ı  | 1  |      | П  | ı  | 1   | ı   | 1  | 1       | 1  | 1  |          | ,   | , .   | - |      | 1   |
| CPY | Y-M                   | C  | 2   | 2   |    |              |     | C  |         |      |    | L   | L  | L  | L  | Ц   | L  | L     | L  | L  | L   |    |    | L  | L  | L   | L.  |     |    | L   | L  | L  | L    |    | Ш  | L   | L   | L. | $\perp$ | L  | 1  | , ,      | _   |       | - |      |     |
| DEC | M-1 M                 | Į. | 1   | L   | c  | E   6        | 3   | C  | 5   5   | 2    | I  | 1   |    | Γ  | 1  |     |    | 1     |    | ı  |     | Ī  | D6 | 6  | 2  | DE  | 7   | 3   |    | I   | I  | ľ  | Π    |    |    | I   | Г   | T  | Т       | 1  | 1  | ΄,       | , ¨ |       | - |      | 1   |
| DEX | X-1 - X               | 1  | 1   | 1   | ı  | 1            | Ĺ   | 1  | 1       | Ì    | 1  | 1   |    | CA |    |     |    | l     |    | ı  | 1   |    | Ė  |    | ı  | ŀ   | П   | П   |    |     | 1  | 1  |      |    | 1  | l   | 1   | İ  | ı       | 1  | 1. | ٠.       |     |       | - |      | ı   |
| DEY | Y-1 - Y               | 1  | 1   | İ   | ı  | 1            | ı   | 1  | 1       | ŀ    | ı  | 1   | 1  | 88 | 2  | ١   |    | 1     | ı  |    | 1   | ļ  | ŀ  | ı  | i  | ı   | П   | П   |    |     |    | l  |      |    |    |     | 1   | 1  | 1       | 1  | 1  | , ,      | ,   |       | - |      | ı   |
| EOR | A y M - A (1)         | 49 | 12  | 2   |    | - 1          |     | 4! |         | 1 -  |    |     | ı  | l  | ı  | ł   | 41 | 6     | 2  | 51 | 5   | 2  | 55 |    |    |     |     |     | 59 | 4   | 3  | l  |      | ı  |    | ļ   | 1   | ı  |         | 1  | 1  | ٠,       | ,   |       | - |      | ı   |
| INC | M+1-M                 | L  | 1   | ↓   | E  | 6            | 13  | E  | 5   5   | 2    | L. | 1   | L  | L. | 1_ | Ц   | L  | L     | L. | L  | 1   | L  | FB | 6  | 2  | FE  | 17  | 3   | _  | L   | L  | L  | Ľ    | Ц  | L  | L   | L   | L  | $\perp$ | ┸  | 1  | <u>.</u> | _   |       |   |      | 1   |
| INX | X+1-X                 |    | 1   | 1   | ı  |              | ı   | 1  | 1       | ĺ    | ı  | 1   |    |    | 2  |     | l  | l     |    |    | 1   |    | l  | 1  |    | i   |     | П   |    |     | ı  | ı  | 1    | l  | l  | ı   | ı   | 1  |         | 1  | 1  | ٠.       | /   |       | - |      | I   |
| INY | Y + 1 → Y             | 1  | İ   | 1   | 1  | 1            |     | ı  | 1       | 1    | ı  | İ   | 1  | CB | 2  | וין | ı  |       | 1  |    | 1   |    | ı  | 1  |    | •   |     | П   |    | 1   | 1  | 1  | 1    | l  | 1  | 1   | ı   | 1  |         | 1  | 14 | ٠.       | ,   |       | - |      | 1   |
| JMP | JUMP TO NEW LOC       | ı  | 1   | 1   |    | C   3        | 3   | 4  | 1       | 1    | Ĭ  | ı   | 1  |    | 1  | П   | l  |       |    | ı  | 1   |    | 1  | 1  |    | ı   | 1   | П   |    | ı   | ı  | 1  | Į    | H  | 6C | 5   | 3   | 1  | 1       | 1  | 1- |          | -   |       | - |      | l   |
| JSR | (See Fig. 2) JUMP SUB | 1  | 1   | 1   | 24 | - 1          | 1   | 1  | 1       |      | 1  | 1   | 1  | 1  | 1  | П   | ŀ  |       |    | ŀ  | 1   |    |    | 1  |    | ı   | 1   |     |    | 1   | ı  | ı  |      | I  | l  | 1   | 1   | 1  |         | 1  | 1- |          | -   |       | - |      | Į   |
| LDA | M → A (1)             | 45 | 2   | ]2  | ١^ | 9            | ] 3 | 1  | 3 3     | 2    |    | L   | 1  | 1  | L  | L   | Αì | 6     | 2  | 81 | 5   | 2  | 85 | 4  | 2  | ВС  | 4   | 3   | 89 | 4   | 3  | l  |      |    |    | L   | 1   | 1  |         | L  | 1  |          | , . |       | - |      | ı   |

|     |                        | -  | 4 944 | 74 | 444 | ••• | "      | 214 | 0 PA     | ••  | M   | C print | ·T   |     | ***  | T   | -   | ), XI | Т   | -     | . * | 2.  | PAGE | न   | 44       |   | ┑        | -  | -   | 1   | ~  | LATT | *1 |   | -   | .,  | 1   | PA4 | 1. Y | 1   | te  | -   | 1107 |     | 961 | ı  |
|-----|------------------------|----|-------|----|-----|-----|--------|-----|----------|-----|-----|---------|------|-----|------|-----|-----|-------|-----|-------|-----|-----|------|-----|----------|---|----------|----|-----|-----|----|------|----|---|-----|-----|-----|-----|------|-----|-----|-----|------|-----|-----|----|
| -   | <b>SPERATION</b>       | OP | Z     | 9  | ٥P  | N   |        | OP  | N        | •   | oe  | N       | -    | OP. | N    | -0  | PN  | 4     | 0   | N     |     | OP. | N    |     | 00       | N |          | 00 | N   |     | 00 | N    |    | ð | N   |     | o   | IN  | T    | N   |     | -   | =    | 1   | D   | 1  |
| LDX | M → X (1)              | A2 | 2     | 2  | ΑE  | 4   | 3      | A6  | 3        | 2   | ╗   | ┑       | 1    | T   | 1    | T   | T   | Τ     | Т   | T     | Г   |     |      |     |          |   | $\sqcap$ | BE | 4   | 3   |    | П    | П  |   | П   | П   | 80  | 14  | 12   | 17  | ٠,  | ,   | _    | _   | -   | ٦, |
| LDY | M → Y (1)              | AB | 2     | 2  | AC  | 4   | 3      | A4  | 3        | 2   | ŀ   | - 1     | - 1  | - 1 | - 1  | ı   | 1   | 1     | 1   | 1     | 1   | 94  | 4    | 2   | ec       | 4 | 3        |    | 1   | ı   |    | H    |    |   | 1   | l l | ı   | 1   | ı    | l,  |     | , . | _    | _   | _   |    |
| LSA | <b>♦→</b> 7 0 → C      | l  | ]     |    | 4E  | 6   | 3      | 46  | 5        | 2 / | 14  | 2       | 1    | 1   | - 1  | 1   |     | ł     | 1   | 1     |     | 56  | 6    | 2   | 5E       | 7 | 3        |    |     | -1  |    | ı    |    |   | 1   | П   | ļ   | 1   | L    | ı   | ٠,  | , , | ,    | _   | _   |    |
| NOP | NO OPERATION           | ı  | 1     |    | ŀ   |     |        |     | Н        | - 1 | I   |         | - le | EA  | 2    | ıl  | 1   | 1     | 1   | 1     |     |     |      | П   |          |   |          |    |     | - 1 |    | 1    |    |   | ı   | l I | 1   | ı   | ı    | _   |     |     | _    | _   | _   |    |
| ORA | AVM-A                  | 89 | 2     | 2  | eD. | 4   | 3      | 65  | 3        | 2   | -   | - 1     |      | 1   | - [  | ١.  | 1 6 | 2     | 111 | 1   5 | 2   | 15  | 4    | 2   | 10       | 4 | 3        | 19 | 4   | 3   |    |      |    |   | П   | i   |     | ı   | ı    | Į,  |     | , . | -    | _   | _   |    |
| PHA | A → Ms S-1 → S         | Г  | П     | П  | _   | Г   | П      |     | П        | +   | ┪   | 1       | ┪.   | 48  | 3    | 1   | +   | +     | t   | +     | H   | -   | Н    | -   | $\dashv$ | Н | _        |    | Н   | 7   |    | Н    | Н  | _ | Н   | М   | t   | +   | t    | t   | _   |     | _    | _   | _   | ۳. |
| PHP | P Ma S-1 S             |    | 1     |    |     | l   |        |     |          | -1  | - 1 | ļ       | П    | 86  | 3    | ıl  | П   | 1     |     |       | 1   |     |      | 1   | - 1      |   | ı        | į  |     | - 1 |    | ı    | П  |   | П   |     | l   | ı   | L    | I.  |     |     | _    | _   | _   |    |
| PLA | S+1-5 Ms-A             | ı  |       |    |     |     | Н      |     |          | 1   | - 1 | - 1     |      | - 1 | 4    | ,   | П   | 1     | 1   |       |     | 1   | 1    | 1   | - 1      |   | ı        |    |     | ١   |    | 1 1  |    | ļ |     |     | ı   | 1   | ı    | l,  |     | , . | _    | _   | _   |    |
| PLP | 5+1-6 Ms-P             | 1  |       | i  |     |     |        |     |          | 1   | Į   | -       | - 1  | 28  |      | ,   | 1   | 1     | 1   | 1     | 1   |     | 1 1  | - 1 | - 1      |   |          | -  |     | ١   |    | 1    |    |   |     |     | ı   | 1   | l    | ľ   | 10  | IES | TC   | )Rſ | £ρ  | ,  |
| ROL | -d7                    | l  | l l   |    | 2€  | 6   | 3      | 26  | 5        | 2   | 24  | 2       | ,    |     | - 1  | 1   | 1   | ı     | 1   |       |     | 36  | 6    | 2   | 3E       | , | 3        |    | 1   | -1  |    | 1    |    |   | ı   |     | l   | 1   |      | l,  |     | , , |      |     |     |    |
| ROR | -c-7 d-                | t  | Н     |    | 6E  |     |        |     |          |     |     |         |      | +   | +    | +-  | +   | †     | †   | +     | 1-  |     |      | 2   |          |   |          | _  | Н   | +   | _  | ┪    | -  | - | Н   | Н   | ┢   | ✝   | †    | 1   | -   | , - | _    |     | _   | Ξ. |
| RTI | (See Fig. 1) RTRN INT. | ĺ  | H     |    |     |     | H      |     |          | Ŧ   |     | 1       |      |     | 6    | ,   | П   | ı     | 1   | 1     |     |     |      |     |          |   | 1        |    | l   | ١   |    |      |    |   | П   |     | ١.  | 1   | 1    | ľ   |     | ES  | TO   | RE  | ED' | ,  |
| RTS | (See Fig. 2) RTRN SUB  | ı  | li    |    |     |     | 1      |     |          | Л   | - 1 | - 1     | ١,   | 50  | 6    | ı١  |     | 1     | 1   |       | 1   |     |      | 1   | - 1      | ı | - 1      |    |     | - 1 |    |      |    |   |     |     |     | 1   | 1    | ١.  |     |     | _ `  |     | _   |    |
| SBC | A-M-C → A (1)          | E9 | 2     | 2  | ED  | 4   | 3      | E5  | 3        | 2   | ١   | -1      | -    | -   | 1    | E   | 1 6 | 2     | F   | 1 5   | 2   | FS  | 4    | 2   | FD       | 4 | 3        | F9 | 4   | 3   |    | ]    |    | 1 |     | l   | l   | 1   | ŀ    | l,  |     | , ( | 3)   | _   | _   |    |
| SEC | 1 - C                  |    | l     |    |     |     |        |     |          | 1   | - 1 | ١,      | - 1  | 38  | 2    | ,l  | П   | 1     | t   | 1     |     | 1   | 1    | - 1 | - 1      |   | 1        |    | ı   | -1  |    | ll   |    | ı | 1   |     | l   |     | l    |     |     |     | ,    | _   | _   |    |
| SED | 1 - D                  | ı  |       |    |     |     | 1      |     |          | -   | - [ | - 1     |      | FB  |      | ,   | 1   | 1     | ı   | 1     |     |     | 1    | - 1 | ı        | ı | 1        |    |     | -1  |    |      |    |   |     |     | ļ   | 1   | 1    | ١.  |     |     | _    | _   | 1   |    |
| SEI | 1-1                    | Н  | H     |    | _   |     | H      |     | 1        | +   | -+  | 7       |      | 78  |      | ,†- | +   | +     | +   | +     |     | ┢   | Н    | -   | _        | + | -        | _  | Н   | +   |    | 1    | -  | - | +   | Н   | 1   | †-  | †:   | t-  |     |     | ~~   | ī   | -   |    |
| STA | A - M                  |    | ı     |    | 80  | 4   | эł     | 85  | 3        | 2   |     | - 1     | - [  |     | 1    | ı   | , 6 | 1 2   | ۱وا | 6     | 2   | 95  | 4    | 2   | 90       | 5 | 3        | 99 | 5   | 3   |    | 1    | 1  |   |     |     | ı   | 1   | Ł    | ١.  |     |     | _    | _   | _   |    |
| STX | X - M                  | l  | H     | ı  | 86  | 4   | 3      | 86  | 3        | 2   | - 1 | - 1     | - 1  | - 1 | -1   | Г   | 1   | 1     | I.  | 1     | 1   |     | il   |     | -        | 1 |          | -  | -   | T   |    |      |    | 1 |     |     | 96  | 4   | 12   | ۱.  |     | _   | _    | _   | _   |    |
| STY | Y → M                  | l  | Ιi    | 1  | 8C  | 4   | 3      | 84  | 3        | 2   | - 1 | ŀ       | -    |     | -    | 1   |     |       | ı   |       |     | 94  | 4    | 2   |          | 1 | - 1      |    | Į I | -1  |    |      |    | ı | H   | i   | 1   |     | 1    | ١.  |     |     | _    | _   | _   |    |
| TAX | A X                    |    |       |    |     |     |        | -   |          | 1   | - 1 | -       | 1    | w   | 2    | ٠l  |     | 1     | 1   |       |     |     | Ш    | -1  |          |   |          |    |     | -1  |    |      |    | ı |     | l   | ı   |     | 1    | ١,  | , , | , . | _    | _   | _   |    |
| TAY | A - Y                  |    | П     | _  | -   | П   | $\Box$ |     | $\vdash$ | +   | _   | +       |      | 48  |      | 1   | +   | 1     | 1   | +     |     |     | Ħ    | -   |          | 1 | 1        |    | 1   | -†  |    |      | Н  | - | † † | -   | † - | +   | +    | t   |     | , . | _    | _   | -   | _  |
| TSX | S → X                  | ı  | 1     | -  | Ì   |     |        |     |          | 1   | - 1 | - 1     | - 1  | BA  | - f  | ı,  | 1   | 1     | 1   |       | ١.  | l   | ΙI   | - 1 |          |   | ١        |    |     | -1  |    | l    |    |   | H   | ĺ   | 1   |     |      | ١,  |     |     | _    | _   | _   |    |
| TXA | X A                    |    | Ιl    |    |     |     |        |     |          | 1   | l   | - {     |      |     | 2    | ı   | 1   | 1     | 1   |       |     | ŀ   | H    | - 1 |          |   | - 1      |    |     | ١   |    |      |    |   |     |     | 1   | 1   | 1    | 1   |     | , . | _    | _   | _   |    |
| TXS | ×→s                    |    |       | Į  |     |     |        |     |          | 1   | -   | Ţ       | - 1  | A   | - 1  | d   | 1   |       | 1   | 1     |     |     |      | - [ |          |   | 1        | ı  |     | ı   |    |      |    |   |     |     | ı   | 1   | 1    | L   |     | _   | -    | _   | _   |    |
| TYA | V - A                  |    | ı     | -  |     |     |        |     |          | 1   | ļ   | - 1     | 1    | 98  | 2    | ı١  |     |       | 1   | 1     |     |     |      | - 1 | - 1      |   | - 1      |    | ll  | -   |    |      |    |   |     |     | ı   | 1   | Ĺ    | ١.  |     | ,   | _    | _   | _   |    |
|     |                        |    | _     |    |     | _   | _      |     |          | _   |     | _       |      |     |      |     |     | _     | _   | ٠.    |     | _   |      |     | 1        |   | _        | _  |     | _   | -  |      | _  |   |     | _   |     | -   | _    | •   | _   | _   | -    |     | _   | _  |
|     | DD 1 TO "N" IF PAGE BO |    |       |    |     | _   |        |     |          |     |     |         |      | ,   | ( 11 | NDE | ×   | ×     |     |       |     |     |      |     |          |   |          |    | ٠   | •   | D  | )    |    |   |     |     |     |     | N    | ÞΤ  | M   | OD: | F II | E D | 1   |    |
|     | DD 1 TO "N" IF BRANCH  |    |       |    |     |     |        |     |          |     |     |         |      | ٧   | ' 11 | NDE | ×   | ٧     |     |       |     |     |      |     |          |   |          |    |     | S   | UB | TR   | AC | T |     |     |     | M   | M    | E M | ЮF  | * * | 8:1  | 1 7 |     |    |
| ^   | DD 2 TO "N" IF BRANCH  | 00 | :cu   | ЯS | 10  | D   | FF     | EAE | NT       | PA  | ١GE |         |      |     |      | CC  | JMI | JLA   | ATO | A     |     |     |      |     |          |   |          |    | ,   |     | M  | ,    |    |   |     |     |     | M   | M    | EM  | ЮF  | 1   | 617  | r 6 |     |    |

(3) CARRY NOT - BELOW

(4) IF IN DECIMAL MODE 2 FLAG IS INVALID ACCUMULATOR MUST BE CHECKED FOR ZERO RESULT

A ACCUMULATOR M MEMORY PER EFFECTIVE ADDRESS

MI MEMORY PER STACK POINTER

V OR V EXCLUSIVE OR M MEMORY BIT 6 N NO CYCLES NO BYTES

Note: MOS Technology cannot assume liability for the use of undefined OP Codes



# **SPECIFICATIONS**

# **Maximum Ratings**

| Rating                      | Symbol           | Value         | Unit | · · · · · · · · · · · · · · · · · · · |
|-----------------------------|------------------|---------------|------|---------------------------------------|
| Supply Voltage              | V <sub>CC</sub>  | -0.3 to +7.0  | Vdc  |                                       |
| Input Voltage               | v <sub>in</sub>  | -0.3 to +7.0  | Vdc  |                                       |
| Operating Temperature Range | T <sub>A</sub>   | 0 to +70      | °C   |                                       |
| Storage Temperature Range   | T <sub>stg</sub> | - 55 to + 150 | °C   |                                       |

This device contains circuitry to protect the inputs against damage due to high static voltages, however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this circuit.

Static D.C. Characteristics ( $V_{CC} = 5V \pm 5\%$ ,  $T_A = 0^{\circ} - 70^{\circ}$  C)

| Characteristic                                                                    | Symbol            | Min                   | Тур          | Max             | Unit |
|-----------------------------------------------------------------------------------|-------------------|-----------------------|--------------|-----------------|------|
| Power Dissipation (Outputs High)                                                  | PD                | _                     | 500          | _               | mW   |
| RAM Standby Voltage (Retention Mode)                                              | V <sub>RR</sub>   | 3.5                   | _            | VCC             | Vdc  |
| RAM Standby Current (Retention Mode)                                              | IRR               | _                     | 10           | _               | mAdc |
| Input High Voltage (Normal Operating Levels)                                      | VIH               | + 2.0                 |              | v <sub>CC</sub> | Vdc  |
| Input Low Voltage (Normal Operating Levels)                                       | VIL               | - 0.3                 | _            | + 0.8           | Vdc  |
| Input Leakage Current                                                             |                   |                       |              |                 |      |
| V <sub>in</sub> = 0 to 5.0 Vdc                                                    | l <sub>I</sub> N  | _                     | ± 1.0        | ± 2.5           | μAdc |
| RES, NMI                                                                          |                   | _                     | ± 1.0        |                 | μAdc |
| Input High Voltage (XTLI)                                                         | VIHXT             | + 4.0                 | _            | VCC             | Vdc  |
| Input Low Voltage (XTLI)                                                          | VILXT             | - 0.3                 | _            | + 0.8           | Vdc  |
| Input Low Current                                                                 |                   |                       |              |                 |      |
| (V <sub>IL</sub> = 0.4 Vdc)                                                       | ΊL                | _                     | <b>–</b> 1.0 | - 1.6           | mAdc |
| Output High Voltage                                                               |                   |                       |              |                 |      |
| $(V_{CC} = min, I_{Load} = -100 \mu Adc)$                                         | Voн               | - 2.4                 | <u> </u>     | -               | Vdc  |
| Output High Voltage                                                               | V <sub>CMOS</sub> | V <sub>CC</sub> - 30% |              | _               | Vdc  |
| (V <sub>CC</sub> = min)<br>Output Low Voltage                                     | i                 |                       |              |                 |      |
| (V <sub>CC</sub> = min, I <sub>Load</sub> = 1.6 mAdc)                             | VOL               | _                     | <b>–</b>     | + 0.4           | Vdc  |
| Output High Current (Sourcing)                                                    |                   |                       |              |                 |      |
| (V <sub>OH</sub> = 2.4 Vdc)                                                       | ЮН                | - 100                 | _            | -               | μAdc |
| Output Low Current (Sinking)                                                      |                   |                       |              |                 |      |
| (V <sub>OL</sub> = 0.4 Vdc)                                                       | lOL               | 1.6                   | _            | -               | mAdc |
| Input Capacitance                                                                 |                   |                       |              | 1               | i i  |
| (V <sub>IN</sub> - 0, T <sub>A</sub> = 25°C, f = 1.0 MHz)<br>PA, PB, PC, PD, CNTR | C <sub>in</sub>   | _                     | _            | 10              | pF   |
| XTLI, XTLO                                                                        | į                 | _                     | _            | 50              | pF   |
| Output Capacitance                                                                |                   |                       |              |                 |      |
| $(V_{in}-0, T_A = 25^{\circ}C, f = 1.0 \text{ MHz})$                              | Cout              | _                     | _            | 10              | pF   |
| I/O Port Resistance                                                               | RL                | 3.0                   | 6.0          | 11.5            | ΚΩ   |
| PA0-PA7, PB0-PB7, PC0-PC7,<br>PD0-PD7, CNTR                                       |                   |                       | i            |                 |      |

NOTE: Negative sign indicates outward current flow, positive indicates inward flow.



# AC Characteristics ( $V_{CC} = 5V \pm 5\%$ , $T_A = 0^{\circ}$ to 70°C)

|                                                |                   | 1 MH  | lz  | 2 N   | Hz  |      |
|------------------------------------------------|-------------------|-------|-----|-------|-----|------|
| Parameter                                      | Symbol            | Min   | Max | Min   | Max | Unit |
| XTLI Input Clock Cycle Time                    | T <sub>cyc</sub>  | 0.500 | 5.0 | 0.250 | 5.0 | μsec |
| Internal Write to Peripheral Data Valid (TTL)  | T <sub>PDW</sub>  | 1.0   | -   | 0.5   | _   | μsec |
| Internal Write to Peripheral Data Valid (CMOS) | TCMOS             | 2.0   | -   | 1.0   | _   | μsec |
| Peripheral Data Setup Time                     | T <sub>PDSU</sub> | 400   | -   | 200   | _   | nsec |
| Count and Edge Detect Pulse Width              | T <sub>PW</sub>   | 1.0   | -   | 0.5   | _   | μsec |

# **TIMING CHARACTERISTICS**





#### PROGRAMMING INSTRUCTIONS FOR MOS TECHNOLOGY 6500/1

MOS Technology utilizes computer aided techniques to manufacture and test custom bit patterns. New custom bit data and address information is supplied on standard 80 column computer cards, 1 inch wide paper tape, or standard 1/4 inch wide audio tape cassette, or 2708/2716 EPROMS. ROM Data will also be accepted in other formats. Consult MOS Technology for details.

#### MOS TECHNOLOGY (6500) CARD FORMAT

All addresses and related bit patterns must be completely defined. Each deck of cards consists of: 1) Four Title Cards, 2) Address and Memory Data Records.

Positive logic is generally used on all input cards: A logic "1" is the most positive or high level (True), and logic "0" is the most negative or low level (False). This includes chip select specifications as well as bit patterns.

#### **TITLE CARDS**

|             | COLUMN | INFORMATION                                                |
|-------------|--------|------------------------------------------------------------|
| FIRST CARD  | 1-4    | MOS PART NUMBER (6500/1)                                   |
|             | 5-80   | BLANK (FOR MOS TECHNOLOGY USE)                             |
| SECOND CARD | 1-20   | CUSTOMER NAME                                              |
|             | 21-40  | CUSTOMER PART NUMBER                                       |
|             | 41-60  | CUSTOMER TECHNICAL CONTACT (PERSON)                        |
|             | 61-80  | CUSTOMER PHONE NUMBER                                      |
| THIRD CARD  | 1-20   | DATA FORMAT (PUNCH "MOS")                                  |
|             | 21-40  | LOGIC FORMAT (PUNCH "POSITIVE" OR "NEGATIVE)               |
|             | 41-60  | VERIFICATION CODE (PUNCH "HOLD" IF CUSTOMER APPROVAL REQ., |
|             |        | PUNCH "OKAY" IF FINAL APPROVAL NOT REQ.)                   |
|             | 61-80  | BLANK (FOR MOS TECHNOLOGY USE)                             |
| FOURTH CARD | 1-6    | PULLUP SELECT CARD (PUNCH "PULLUP")                        |
|             | 7      | PULLUP OPTION FOR I/O PORT A; 1 = PULLUP                   |
|             | 8      | PULLUP OPTION FOR I/O PORT B;1 = PULLUP                    |
|             | 9      | PULLUP OPTION FOR I/O PORT C;1 = PULLUP                    |
|             | 10     | PULLUP OPTION FOR I/O PORT D;1 = PULLUP                    |

A set of four (4) Title Cards should accompany each data deck. These cards provide our computer programs additional information necessary to accurately produce the ROM Data. These four Title Cards must contain the above information.

#### MOS CARD DECK FORMAT

Output data is punched on standard 80 column cards in ASCII Hollerith Code. Each byte of data to be stored is converted to two half bytes. The half bytes (whose possible values are 0 to F<sub>HEX</sub>) are translated into their ASCII equivalents and punched onto cards. Each record contains record length, memory address, and checksum information in addition to data. A column by column description of a data record follows.

| COLUMN ONE           | -Record Mark. Signals start of record. ASCII character ";" (HEX 3B)                                                                                                                                                                                                                       |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| COL. 2→3             | —Record Length. Two ASCII characters representing a HEX number in the range 0 to $18_{\mbox{HEX}}$ (0 to 24). This is the count of actual data bytes in the record. A record length of 0 indicates end of file.                                                                           |
| COL. 4→7             | — <b>Load Address.</b> Four ASCII characters. The starting address high and starting address low are the left and right bytes respectively. The first data byte is stored in the memory location pointed to by the load address, succeeding data bytes are loaded into ascending address. |
| COL. 8→n             | — Data. Each 8 bit memory word is represented by two ASCII characters (0 to 9, A to F) to represent a hexadecimal number (0 to 255). $ \left\{ n = 8 + 2^* \left( \frac{RECORD}{LENGTH} \right) - 1 \right\} $                                                                            |
| COL. n+1→n+5         | - Checksum. The sum of all 8 bit bytes in the record since the record mark ( ; ) in four ASCII characters (HEX).                                                                                                                                                                          |
| REMAINING<br>COLUMNS | —Not Used. Leave blank or use for comment or labels.                                                                                                                                                                                                                                      |
| SPECIAL LAST<br>CARD | —As mentioned above, a record length of zero ("0") indicates an end of file. Following the record length on this terminal record should be a four character ASCII (HEX) count of all data records in deck. Following this is the usual checksum for this record.                          |

See the example under heading "MOS PAPER TAPE FORMAT." A set of four title cards should accompany each data deck.

#### **MOS PAPER TAPE FORMAT**

The paper tape which should be used is 1" wide paper tape using 7 or 8 bit ASCII code. Each byte of data to be stored is converted to two half bytes. The half bytes (whose possible values are 0 to  $F_{HEX}$ ) are translated into their ASCII equivalents and written onto paper tape in this form.

Each record output begins with a semicolon (";") character (ASCII 3B) to mark the start of a valid record. The next byte transmitted (Range: 1 to 18<sub>HEX</sub>) is the number of data bytes contained in the record. The record's starting address high (1 byte, 2 characters), starting address low (1 byte, 2 characters), and data (usually 24 bytes, 48 characters) follow. Each record is terminated by the record's check-sum (2 bytes, 4 characters), a carriage return (ASCII 0D), Line Feed (ASCII 0A), and six "NULL" characters (ASCII 0). No other characters, such as rubouts, are allowed anywhere.

The last record transmitted has zero data bytes (indicated by ;00). The starting address field is replaced by a four digit HEX number representing the total number of data records contained in the transmission, followed by the records usual check-sum digits. An "XOFF" character ends the transmission.

#### **EXAMPLE:**

#### ;180000FFEEDDCCBBAA0099887766554433221122334455667788990AFC;0000010001

All records must be punched in consecutive order and the data at each address must be completely and explicitly defined. All invalid data will be ignored and zeros substituted. Additional information as described in section entitled "TITLE CARDS" should be provided at transmission.

Commodore Semiconductor Group reserves the right to make changes to any products herein to improve reliability, function or design. Commodore Semiconductor Group does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.



MPS
6500
MICROPROCESSORS

# 6500 MICROPROCESSORS

#### THE 6500 MICROPROCESSOR FAMILY CONCEPT ----

The 6500 Series Microprocessors represent the first totally software compatible microprocessor family. This family of products includes a range of software compatible microprocessors which provide a selection of addressable memory range, interrupt input options and on-chip clock oscillators and drivers. All of the microprocessors in the 6500 group are software compatible within the group and are bus compatible with the M6800 product offering.

The family includes six microprocessors with on-board clock oscillators and drivers and four microprocessors driven by external clocks. The on-chip clock versions are aimed at high performance, low cost applications where single phase inputs, crystal or RC inputs provide the time base. The external clock versions are geared for the multi processor system applications where maximum timing control is mandatory. All versions of the microprocessors are available in 1 MHz, 2 MHz ("A" suffix on product numbers), and 3 MHz ("B" suffix on product numbers) maximum operating frequencies.

#### **FEATURES OF THE 6500 FAMILY**

- Single +5 volt supply
- N channel, silicon gate, depletion load technology
- · Eight bit parallel processing
- 56 Instructions
- · Decimal and binary arithmetic
- · Thirteen addressing modes
- · True indexing capability
- Programmable stack pointer
- · Variable length stack
- Interrupt capability
- Non-maskable interrupt
- · Use with any type or speed memory

- 8 BIT Bi-directional Data Bus
- Addressable memory range of up to 65K bytes
- "Ready" input (for single cycle execution)
- · Direct memory access capability
- Bus compatible with M6800
- · Choice of external or on-board clocks
- 1 MHz, 2 MHz, and 3 MHz operation
- On-the-chip clock options
  - \* External single clock input
  - \* RC time base input
  - \* Crystal time base input
- Pipeline architecture

| MEMBERS OF THE 6500 MICROPROCESSOR (CPU) FAMILY                                                                                                                                                                                         | ORDER NUMBER: MXS 65XX                      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| Microprocessors with On-Chip Clock Oscillator                                                                                                                                                                                           |                                             |
| Model         Addressable Memory           R6502         65K Bytes           R6503         4K Bytes           R6504         8K Bytes           R6505         4K Bytes           R6506         4K Bytes           R6507         8K Bytes | FREQUENCY RANGE NO SUFFIX = 1 MHz A = 2 MHz |
| Microprocessors with External Two Phase<br>Clock Inputs                                                                                                                                                                                 | B = 3 MHz MODEL DESIGNATOR                  |
| Model Addressable Memory<br>R6512 65K Bytes                                                                                                                                                                                             | XX = 02, 03, 04, 15                         |
| R6513 4K Bytes<br>R6514 8K Bytes                                                                                                                                                                                                        | PACKAGE DESIGNATOR C = CERAMIC              |
| R6515 4K Bytes                                                                                                                                                                                                                          | P = PLASTIC                                 |



# **COMMENTS ON THE DATA SHEET**

The data sheet is constructed to review first the basic "Common Characteristics"—those features which are common to the general family of microprocessors. Subsequent to a review of the family characteristics will be sections devoted to each member of the group with specific features of each.

# **COMMON CHARACTERISTICS**



Note: 1. Clock Generator is not included on 6512,13,14,15

2. Addressing Capability and control options vary with each of the 6500 Products.

# 6500 Internal Architecture



# **MAXIMUM RATINGS**

| RATING                | SYMBOL | VALUE        | UNIT |
|-----------------------|--------|--------------|------|
| SUPPLY VOLTAGE        | Vcc    | -0.3 to +7.0 | Vdc  |
| INPUT VOLTAGE         | Vin    | -0.3 to +7.0 | Vdc  |
| OPERATING TEMPERATURE | TA     | 0 to +70     | •c   |
| STORAGE TEMPERATURE   | TSTG   | -55 to +150  | •c   |

This device contains input protection against damage due to high static voltages or electric fields; however, precautions should be taken to avoid application of voltages higher than the maximum rating.

ELECTRICAL CHARACTERISTICS (Vcc = 5.0V  $\pm$  5%, Vss = 0, T<sub>A</sub> = 0° to + 70°C)  $\varnothing$ ,  $\varnothing$ <sub>1</sub> (in) applies to 6512, 13, 14, 15;  $\varnothing$ <sub>2</sub> (in) applies to 6502, 03, 04, 05, 06 and 07

| CHARACTERISTIC                                                      | SYMBOL              | MIN.      | TYP.       | MAX.       | UNIT       |
|---------------------------------------------------------------------|---------------------|-----------|------------|------------|------------|
| Input High Voltage                                                  |                     |           |            |            |            |
| Logic,⊘ <sub>° (in)</sub>                                           |                     | Vss + 2.4 | _          | Vcc        | Vdc        |
| Ø, Ø <sub>(in)</sub>                                                | VIH                 | Vcc - 0.2 | <b> </b> - | Vcc + 1.0V | Vdc        |
| Input High Voltage                                                  |                     | }         | }          |            |            |
| RES, NMI, RDY, IRQ, Data, S.O.                                      |                     | Vss + 2.0 | -          | _          | Vdc        |
| Input Low Voltage                                                   |                     |           |            |            |            |
| Logic,⊘ <sub>° (in)</sub>                                           |                     | Vas - 0.3 | _          | Vss + 0.4  | Vdc        |
| Ø,Ø₃(in)                                                            | VIL                 | Vss - 0.3 | -          | Vss + 0.2  | Vdc        |
| RES, NMI, RDY, IRQ, Data, S.O.                                      |                     | _         | -          | Vss + 0.8  | Vdc        |
| Input Leakage Current                                               |                     |           |            |            |            |
| (V <sub>In</sub> = 0 to 5.25V, Vcc = 5.25V)                         |                     |           |            |            |            |
| Logic (Excl. RDY,S.O.)                                              | lin                 | -         | _          | 2.5        | μA         |
| $\varnothing_*, \varnothing_{*(in)}$                                |                     | _         | i -        | 100        | Au.        |
| Ø <sub>°(in)</sub>                                                  |                     | _         | _          | 10.0       | μ <b>Α</b> |
| Three State (Off State) Input Current                               |                     |           |            |            |            |
| $(V_{in} = 0.4 \text{ to } 2.4\text{V}, \text{Vcc} = 5.25\text{V})$ |                     |           |            | !          |            |
| Data Lines                                                          | ITSI                | _         | _          | 10         | Ащ         |
| Output High Voltage                                                 |                     |           |            |            |            |
| $(I_{OH} = -100 \mu Adc, Vcc = 4.75V)$                              |                     |           |            |            |            |
| SYNC, Data, AO-A15, RW                                              | <b>VOH</b>          | Vss + 2.4 | _          | _          | Vdc        |
| Out Low Voltage                                                     |                     |           |            |            |            |
| (I <sub>OL</sub> = 1.6mAdc, Vcc = 4.75V)                            |                     |           | }          |            |            |
| SYNC, Data, AO-A15, RW                                              | VOL                 | _         | _          | Vss + 0.4  | Vdc        |
| Power Supply Current                                                | 1cc                 | _         | 70         | 160        | mA         |
| Capacitance                                                         | С                   |           |            |            | pF         |
| (V <sub>In</sub> = O, T <sub>A</sub> = 25°C, f = 1MHz)              |                     |           |            |            |            |
| Logic                                                               | C <sub>in</sub>     | _         | -          | 10         |            |
| Data                                                                |                     |           | _          | 15         |            |
| AO-A15,RW, SYNC                                                     | Cout                | _         | -          | 12         |            |
| ⊘ <sub>°(in)</sub>                                                  | C⊘ <sub>°(in)</sub> | _         | -          | 15         |            |
| a, "                                                                | c <sub>Ø,</sub>     | _         | 30         | 50         |            |
| Ø,                                                                  | c <sub>Ø</sub>      | _         | 50         | 80         |            |

Note: IRQ and NMI require 3K pull-up resistors.





1 MH<sub>z</sub> TIMING

2 MH<sub>z</sub> TIMING

3 MH<sub>Z</sub> TIMING

Electrical Characteristics: (Vcc = 5V  $\pm$  5%, Vss = 0 V, T<sub>A</sub> = 0°-70°C) Minimum clock frequency = 50 KH<sub>Z</sub>

# CLOCK TIMING-8602, 03, 04, 05, 06, 07

| CHARACTERISTIC                                                                                             | SYMBOL                            | MIN.                   | TYP. | MAX.                    |
|------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------|------|-------------------------|
| Cycle Time                                                                                                 | TCYC                              | 1000                   | _    | _                       |
| Ø <sub>Q(IN)</sub> Pulse Width (messured at 1.5v)                                                          | PWHØ <sub>0</sub>                 | 460                    | -    | 520                     |
| ⊘ <sub>0 (IN)</sub> Rise, Fall Time                                                                        | TRØ <sub>0</sub> TFØ <sub>0</sub> | -                      | _    | 10                      |
| Delay Time between Clocks (measured at 1.5v)                                                               | TD                                | 5                      | _    | _                       |
| Ø <sub>1(OUT)</sub> Pulse Width (messured at 1.5v)                                                         | PWHØ <sub>1</sub>                 | PWHØ <sub>OL</sub> -20 | _    | PWHØ <sub>OL</sub>      |
| 2000 Pulse Width (messured at 1.5v)                                                                        | PWHØ2                             | PWHØ <sub>OH</sub> -40 | _    | PWHØ <sub>OH</sub> - 10 |
| <sup>Ø</sup> 1(OUT) <sup>Ø</sup> 2(OUT) Piles, Fall Time<br>(messured 3v to 2.0v)<br>(Load ½ 30pf ½ 1 TTL) | TR. TF                            | -                      | -    | 25                      |

| MIN.                    | TYP. | MAX.               |
|-------------------------|------|--------------------|
| 500                     | _    |                    |
| 240                     | _    | 260                |
| _                       |      | 10                 |
| 5                       | -    | _                  |
| PWHØ OL - 20            | _    | PWHØ <sub>OL</sub> |
| PWHØ <sub>OH</sub> - 40 | _    | PWHØ OH - 10       |
| -                       | -    | 25                 |
|                         |      | ]                  |

| MIN       | TYP. | MAX.               | UNITS |
|-----------|------|--------------------|-------|
| 333       | -    | -                  | 2     |
| 180       | _    | 170                | ne    |
| _         | -    | 10                 | ns    |
| 5         | -    | _                  | ne    |
| PWHØOL-20 | -    | PWHØ <sub>OL</sub> | ne    |
| PWHØOH-40 | -    | PWHØ OH - 10       | ns.   |
| _         | _    | 25                 | ne    |
|           |      |                    |       |

#### CLOCK TIMING-6512, 13, 14, 15

| CHARACTERISTIC                                 | SYMBOL                         | MIN. | TYP. | MAX. |
|------------------------------------------------|--------------------------------|------|------|------|
| Cycle Time                                     | TCYC                           | 1000 |      |      |
| Clock Pulse Width Ø1                           | PWH Ø1                         | 430  |      |      |
| (Messured at V <sub>CC</sub> - 0.2v) Ø2        | PWH Ø2                         | 470  | 1-1  | -    |
| Fall Time, Rise Time                           |                                |      |      |      |
| (Measured from 0.2v to V <sub>CC</sub> - 0.2v) | T <sub>F</sub> ,T <sub>R</sub> | -    |      | 25   |
| Delay Time between Clocks                      |                                |      | +    |      |
| (Measured at 0.2v)                             | T <sub>D</sub>                 | 0    | -    | _    |

| MIN.       | TYP. | MAX. |
|------------|------|------|
| 500        | _    | -    |
| 215<br>235 | _    | _    |
| _          | _    | 15   |
| 0          | _    | _    |

| MIN. | TYP. | MAX. | UNITS |
|------|------|------|-------|
| 333  |      |      | ne    |
| 150  |      |      | ns    |
| 160  | -    |      |       |
|      | -    | 15   | ms    |
| 0    | _    | _    | ns    |

# READWRITE TIMING (LOAD = ITTL)

| CHARACTERISTIC                  | SYMBOL | MIN. | TYP. | MAX. |
|---------------------------------|--------|------|------|------|
| Read/Write Setup Time from 6500 | TRWS   |      | 100  | 300  |
| Address Setup Time from 6500    | TADS   | _    | 100  | 300  |
| Memory Read Access Time         | TACC   |      | _    | 575  |
| Data Stability Time Period      | TDSU   | 100  |      | -    |
| Data Hold Time—Read             | THR    | 10   | -    | _    |
| Data Hold Time—Write            | THW    | 30   | 60   | _    |
| Data Setup Time from 6500       | TMDS   | -    | 150  | 200  |
| S.O. Setup Time                 | ™s.o.  | 100  |      | _    |
| SYNC Setup Time from 6500       | TSYNC  | -    |      | 360  |
| Address Hold Time               | THA    | 30   | 60   | _    |
| R/W Hold Time                   | THRW   | 30   | 60   | _    |
| RDY Setup Time                  | TRDY   | 100  |      | _    |

| MIN. | TYP. | MAX. |
|------|------|------|
| _    | 100  | 150  |
| _    | 100  | 150  |
| _    | -    | 300  |
| 50   | _    | _    |
| 10   | _    | -    |
| 30   | 80   | _    |
|      | 75   | 100  |
| 50   | _    | -    |
|      |      | 175  |
| 30   | 60   |      |
| 30   | 80   |      |
| 50   | _    | -    |

| TYP. | MAX.                             | UNITS                         |
|------|----------------------------------|-------------------------------|
| 80   | 110                              | ns                            |
| 80   | 125                              | ns                            |
| _    | 170                              | ne .                          |
| -    | _                                | ns.                           |
| _    | _                                | ns                            |
| _    | -                                | ns                            |
| 70   | 100                              | ne                            |
| _    | -                                | na                            |
| -    | 120                              | ns                            |
| 30   | _                                | ns                            |
| 30   | _                                | ns                            |
| _    | 15                               | na                            |
|      | 80<br>80<br><br><br>70<br><br>30 | 80 110<br>80 125<br>- 170<br> |

-- NEGATIVE

1 = NEG.





# INSTRUCTION SET - OP CODES, Execution Time, Memory Requirements



|                      |                                                                                                                                           |     | 1047       | न        | -        |          | 7   | M          | .,  | 441 | Г  | 40  | - | Т  | -          |       | 1                         | =              |     | Т     | -   |    | ·T   | .,  | 441 | • [ | 4   | , , | ٦   | -   |   | • | -         | 147     |     |    | -  | ** | 7  | -  | • | 7        |    | 4        | •                          | 14     | ,   | *   | n  |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|----------|----------|----------|-----|------------|-----|-----|----|-----|---|----|------------|-------|---------------------------|----------------|-----|-------|-----|----|------|-----|-----|-----|-----|-----|-----|-----|---|---|-----------|---------|-----|----|----|----|----|----|---|----------|----|----------|----------------------------|--------|-----|-----|----|
|                      | PRAIR                                                                                                                                     | 00  | N          | 4        | 9        | N        | -   | OP         | N   | •   | 6  | Ī   | T | d  | Se         | VI.   | 10                        | -              | ı,  | ·lo   | »I  | W  |      | 90  | N   |     | ×   | N   |     | OP. |   | • | 0         | N       |     | 00 | N  | ۲. | o, | I  | ī | 1        | N  | -        | Ξ.                         | č      | 7   | -   | 5  |
| LDX                  | M → X (1)                                                                                                                                 | A2  | 2          | 2        | NE.      | •        | 3   | AS         | 3   | 2   | Г  | ٢   | † | 1  | _          | 1     | 1                         | 1              | 1   | Ť     | ✝   | +  | 1    | 1   | 7   | 1   | 7   | 7   | П   | 86  | 4 | 3 |           | П       | П   |    | Г  | T  |    | T  | ī | 2        | 7  | 7        | ,-                         | -      | Ξ   | _   |    |
| LDY                  | M → Y (1                                                                                                                                  | AB  | 2          | 2        | AC.      | ۱        | 3   | A4         | 3   | 2   | l  | ı   | 1 | ı  | - 1        | -     | 1                         | 1              | ı   | П     | - 1 |    | - la | 84  | 4   | 20  | oc. | ۰   | 3   |     | Ш |   |           | Н       | Ц   |    |    | ı  |    | l  | ı | 1        | ,  |          | ,                          | -      | _   |     |    |
| LSR                  | <b>♦</b> ▶ 7 0 <b>&gt;</b> C                                                                                                              | 1 1 | H          | ١        | 4E       | 6        | 3   | 46         | 5   | 2   | 44 | 1/2 | 1 | ı١ | - 1        | 1     | 1                         | 1              | ì.  | 1     | -   | 1  | ŀ    | 56  | 6   | 2)  | SE  | ,   | 3   |     |   | H |           |         |     |    |    | 1  | ı  | ł  | 1 | 1        |    |          | ,                          | ,      | _   |     |    |
| NOP                  | NO OPERATION                                                                                                                              |     |            | 1        | - [      | - 1      | - 1 |            |     |     | l  | ı   | ı | ŀ  | A)         | 2 .   | ı                         | 1              | Н   | П     | - 1 | 1  | 1    |     |     | -1  | - 1 | П   |     |     |   | П |           |         | П   |    |    | ı  |    | ı  | 1 | 1        | -  |          |                            | _      | -   |     |    |
| ORA                  | AVM-A                                                                                                                                     | 99  | 2          | 2        | 10       | 4        | ᆲ   | <b>e</b> 5 | 3   | 2   |    |     | ı | ı  | -[         | -     |                           | ۰ [ و          | 1 2 | 2   1 | 1   | 5  | 2    | 15  | 4   | 2   | D   | ٠   | 3   | 19  | • | 3 |           |         |     |    |    | ١  |    | ı  | 1 | 1        |    |          | ,                          | -      |     | -   |    |
| PHA                  | A Me S-1 S                                                                                                                                |     | $\Box$     | 7        | 7        | 7        | ┪   |            | Г   | T   | t  | t   | 1 | 1  | 4          | 3     | 1                         | +              | t   | 1     | 7   | †  | 1    |     | 1   | 1   | 7   | ٦   | Т   |     | Н |   |           | 1       | Н   |    | Т  | 1  | 1  | 1  | 1 | 1        | -  | -        |                            | =      | -   | -   | -  |
| PHP                  | P Ma S-1 S                                                                                                                                |     |            | ł        | - 1      | -        | 1   |            |     |     | l  | ŀ   | 1 | ŀ  | H :        | 3     | 1                         | П              | 1   | ı     |     | Т  | 1    |     | ч   | 1   | - 1 | П   | ı   |     |   | Ш |           | Н       |     |    | ı  | ı  | ŀ  | ı  | 1 | 1        | -  |          | -                          | -      | -   |     |    |
| PLA                  | 5 + 1 - 5 Ma - A                                                                                                                          |     |            | 1        | - [      | - 1      | ١   |            | 1   | 1   |    | ı   | 1 | 1  | 58 d       | ٠.    | ıl.                       | 1              | 1   | 1     | -   |    | 1    | - 1 | - 1 | 1   | J   | П   | Н   |     |   | П |           | П       | П   |    | l  | ı  | l  | ı  | 1 | 1        |    |          | ,                          | _      | _   |     |    |
| PLP                  | 5 + 1 - 5 Mi - P                                                                                                                          | 1 ! | ı          | 1        | - 1      |          | ı   |            |     | 1   | ĺ  | ı   |   | 1: | 78         | ٠.    |                           | П              | ı   | 1     | - 1 | 1  | 1    |     |     | -   | - 1 | - ! | Н   |     | П |   |           | П       | П   |    |    |    | ı  | ı  | ١ | ı        |    | (F       | IE!                        | 5 T    | or  | 161 | D١ |
| ROL                  | <b>4</b> 0 <b>4</b> € ) <b>4</b>                                                                                                          | 1   | 1          | ١        | 26       | ۱.       | 3   | 26         | 5   | 2   | 24 | 1/2 | ŀ | ıŀ | 1          | 1     | 1                         | 1              | 1   | 1     | 1   | 1  | 1:   | 36  | 6   | 2): | 3E  | 7   | 3   |     | 1 | ı | 1         | 1       | 1   |    | Ì  | Ì  | ì  | 1  | 1 | ì        | ,  |          | ,                          | ,      | -   |     | -  |
| ROR                  | -C-2 d-                                                                                                                                   | П   |            | 1        | ₽€       | •        | 3   | 66         | 5   | 2   | 64 | 12  | 1 | 1  | 7          | 1     | 1                         | 1              | Ť   | Ť     | 7   | 1  | 7    | 76  | 6   | 2   | 7E  | 7   | 3   | _   |   | _ |           | 1       | П   |    | 1  | T  | 1  | Ť  | 1 | 1        | ,  | ٠.       | ,                          |        | _   | -   | -  |
| AT!                  | (See Fig. 1) RTRN INT                                                                                                                     | ı   |            | ١        |          | -        | ł   |            | 1   |     | ı  | ı   |   | k  |            | 6     | ų.                        |                | 1   | Т     | ı   | 1  | 1    | - 1 | -1  | - 1 | - 1 | -   |     |     |   |   | ı         | П       | Ш   |    | 1  |    | 1  | ı  | 1 | ١        |    |          | ES                         | T      | O#  | E   | ٦ı |
| RTS                  | (See Fig. 2) RTRN SUB                                                                                                                     | 1   | П          | 1        | - 1      | -1       | -1  |            |     | 1   | 1  | ŀ   | ı | 1  | 10 (       | 5   t | ıł.                       | Ţ              | 1   | ı     | ı   | ı  | ı    | Ц   | - 1 | Ţ   | - ( |     |     |     | U | П | l         | Į I     |     |    | 1  | 1  | 1  | 1  | 1 | Į        | ١- |          |                            | _      | -   |     | -  |
| sec                  | A-M-C A (1                                                                                                                                | E9  | 2          | 2        | G E      | ۰        | ᆲ   | E 5        | b   | 2   |    | 1   | ı | П  | - 1        | į     | E                         | 1 6            | 1 3 | 2   F | 1   | 5  | 2    | FS  | 4   | 2 1 | ъ   | ۱   | 3   | F9  | 4 | 3 | 1         | H       | ŀ,  |    |    | 1  | 1  | 1  | - | - 1      | ,  |          | , ,                        | 31     |     |     |    |
| SEC                  | 1 - C                                                                                                                                     | H   | 1          | 1        | -        | i        | -   |            |     |     | 1  | ļ   | 1 | 1: | 38 3       | 2     | ı                         | 1              |     | 1     | ļ   | П  | ١    | - 1 |     | - [ |     | ı   |     |     |   | П |           | Ш       | Ш   |    |    | Ł  | 1  | ı  | Į | ١        | ١. |          | -                          | ١      | -   |     | -  |
| SED                  | 1 - D                                                                                                                                     |     | П          | -[       |          | - 1      | ı   |            |     | 1   |    | 1   | 1 | 1  | 8 2        | 2 1   | ı                         | 1              | 1   | Ł     | - 1 | 1  | 1    | - 1 | - 1 | - 1 |     | - 1 | - 1 |     |   | Ш |           | l       | П   |    | ļ  |    | 1  | ı  | 1 | - 1      | -  |          |                            | -      | -   | . 1 | ١. |
| SEI                  | 1-1                                                                                                                                       |     | П          | 1        | _;       | 1        | 7   |            | Г   | Г   | 1  | Ť   | Ť | T  | 18         | 2     | 1                         | 1              | T   | T     | 1   | 1  | 1    |     | 7   | 1   | _1  | 1   |     |     |   |   |           | Т'      | Г   |    | †- | T  | 1  | 1  | 1 | 1        | -  | -        | -                          | -      | 1   |     | -  |
| STA                  | A - M                                                                                                                                     | Н   |            | ŀ        | 10       | 4        | 3   | 85         | 3   | 2   | l  | ı   | ı | ١  | - 1        |       |                           | ۰ 6            | ı : | 7 9   | n l | 6  | 2 1  | 95  | 4   | 2 5 | 90  | 5   | 3   | 99  | 5 | 3 |           | 1       | li  |    |    | l  | 1  | 1  | j | 1        | ١. |          | -                          | -      | -   |     | -  |
| STX                  | x -₩                                                                                                                                      | 1 1 |            | 1        | B€       | 4        | 3   | 86         | 3   | 2   |    | ı   | 1 | 1  | - 1        | -     | ı                         |                | ı   | 1     | - 1 | П  | 1    |     | - 1 | - 1 | - [ | - { | ١,  |     |   | Ш |           |         |     |    | i  | Į. | 94 | ١, | ۰ | 2        | -  |          | -                          | -      | -   |     | -  |
| STY                  | Y - M                                                                                                                                     | П   | 1          | ŀ        | IC       | ۱        | 3   | 84         | 9   | 3   | ſ  | 1   | 1 | 1  |            | i     | 1                         |                | П   | Ł     | 1   | 1  | 1    | 94  | 4   | 2   | - 1 | - 1 | - 1 |     | H | П |           | ١,      | Ш   | l  | Į  |    | l  | l  | ı | ı        | -  |          |                            | -      |     |     | -  |
| TAX                  | A - X                                                                                                                                     | Ш   |            | 1        | _ i      | _1       | 1   |            | Ì., | l.  | L. | 1.  | 1 | Ŀ  | <b>M</b> : |       | 1_                        | 1              | 1.  | 1.    | _1  | .1 | 1    | 1   | . 1 | 1   | _1  | Ш   | П   |     |   |   | Ĺ         | 1.      | L   | l  | l  | l  | I  | 1  | 1 | -        | ,  |          | ,                          | -      | _   |     | -  |
| TAY                  | A - Y                                                                                                                                     |     |            | 1        | I        | - 1      | -   |            | ľ   | 1   | ı  | Γ   | T | 1  | 18         | 2]    | Ŧ                         | 1              | T   | Т     | I   | Т  | I    |     | I   | I   | П   | J   | П   |     |   |   |           | П       |     | Γ. | Ι. | T  | T  | T  | Т |          | ,  |          | ,                          | -      |     | -   | -  |
| TSX                  | S - X                                                                                                                                     |     | 1          | Ţ        | - 1      | -        | -   |            |     | 1   |    | ı   |   | ŀ  | 1          | 2     | 4                         |                | 1   | 1     | 1   | 1  | 1    |     | - 1 | - 1 | -1  | -   | - 1 |     | Ш | H |           | П       |     |    |    | 1  | l  | 1  | - |          |    |          |                            | -      |     | -   | ~  |
| TXA                  | x A                                                                                                                                       | U   |            | 1        | - 1      | Ų        | Į   |            | l   | Ļ   |    | l   | Ţ | la | ıa :       | 2 j : | 4                         | Į.             | Ţ   | ı     | 1   | 1  | 1    | - 1 | - { | 1   | - 1 | ١,  |     |     | 1 | Н |           | 1       | Н   |    | 1  | 1  | 1  | 1  | 1 | 1        | 1  |          | ,                          | -      |     | -   | ~  |
| TXS                  | x · s                                                                                                                                     | П   | 1          | ı        | - 1      | -        | 1   |            | ı   |     | ı  | 1   | 1 | 9  | Α.         | 2   1 | 1                         | 1              | Т   | П     | - 1 | П  | 1    | - 1 | -   | -1  | ı   | 1   | - ( |     |   | Ш |           | 1       |     |    |    | 1  | ı  |    | - |          |    |          | -                          | -      |     |     | -  |
| TYA                  | Y + A                                                                                                                                     | Ш   |            | 1        |          |          | 1   |            |     | L   | l  | ļ   | ı | İ  | 8 2        | 7   1 | 4.                        | .1             | L   | I     | 1   | 1  | 1    | - 1 |     | - [ | - 1 | 1   |     |     |   |   | l         | ١.      |     |    |    | l  | l  | 1  | 1 |          | ١. |          | ,                          | -      |     | ٠.  | -  |
| (2) A<br>A<br>(3) C: | DD 1 TO "N" IF PAGE BO<br>DD 1 TO "N" IF BRANCH<br>DD 2 TO "N" IF BRANCH<br>ARRY NOT - BELOW<br>IN DECIMAL MODE 2 F<br>CCUMULATOR MUST BE | LAG | CUF<br>CUF | 45<br>45 | 10<br>10 | SA<br>D1 | FF  | E HI       | E N | •   |    |     |   |    | A<br>M     |       | IDE<br>IDE<br>CCL<br>IE M | X<br>JMI<br>OR | V 1 | • •   | ₹ 6 |    | -    |     |     |     |     | ESS |     |     | ( |   | ANI<br>DH | TA<br>C | rsı | v  | O# |    |    | M  |   | ME<br>ME | M  | OF<br>CY | 00<br>14<br>14<br>15<br>16 | 8<br>6 | 117 | ,   |    |

Note: MOS Technology cannot assume liability for the use of undefined OP Codes



#### 6500 SIGNAL DESCRIPTION

#### Clocks (Ø1, Ø2)

The 651X requires a two phase non-overlapping clock that runs at the Vcc voltage level.

The 650X clocks are supplied with an internal clock generator. The frequency of these clocks is externally controlled.

# Address Bus (A.-A..)

These outputs are TTL compatible, capable of driving one standard TTL load and 130 pf.

# Data Bus (D<sub>4</sub>-D<sub>7</sub>)

Eight pins are used for the data bus. This is a bi-directional bus, transferring data to and from the device and peripherals. The outputs are tri-state buffers capable of driving one standard TTL load and 130pf.

#### Data Bus Enable (DBE)

This TTL compatible input allows external control of the tri-state data output buffers and will enable the microprocessor bus driver when in the high state. In normal operation DBE would be driven by the phase two  $(\varnothing_2)$  clock, thus allowing data output from microprocessor only during  $\varnothing_2$ . During the read cycle, the data bus drivers are internally disabled, becoming essentially an open circuit. To disable data bus drivers externally, DBE should be held low.

#### Ready (RDY

This input signal allows the user to single cycle the microprocessor on all cycles except write cycles. A negative transition to the low state during or coincident with phase one  $(\mathcal{O}_1)$  and up to 100ns after phase two  $(\mathcal{O}_2)$  will halt the microprocessor with the output address lines reflecting the current address being fetched. This condition will remain through a subsequent phase two  $(\mathcal{O}_2)$  in which the Ready signal is low. This feature allows microprocessor interfacing with low speed PROMS as well as fast (max. 2 cycle) Direct Memory Access (DMA). If Ready is low during a write cycle, it is ignored until the following read operation.

#### Interrupt Request (IRQ)

This TTL level input requests that an interrupt sequence begin within the microprocessor. The microprocessor will complete the current instruction being executed before recognizing the request. At that time, the interrupt mask bit in the Status Code Register will be examined. If the interrupt mask flag is not set, the microprocessor will begin an interrupt sequence. The Program Counter and Processor Status Register are stored in the stack. The microprocessor will then set the interrupt mask flag high so that no further interrupts may occur. At the end of this cycle, the program counter low will be loaded from address FFFE, and program counter high from location FFFF, therefore transferring program control to the memory vector located at these addresses. The RDY signal must be in the high state for any interrupt to be recognized. A 3KΩ external resistor should be used for proper wire OR operation.

#### Non-Maskable Interrupt (NMI)

A negative going edge on this input requests that a non-maskable interrupt sequence be generated within the microprocessor. NMI is an unconditional interrupt. Following completion of the current instruction, the sequence of operations defined for IRQ will be performed, regardless of the interrupt mask flag status. The vector address loaded into the program counter, low and high, are locations FFFA and FFFB respectively, thereby transferring program control to the memory vector located at these addresses. The instructions loaded at these locations cause the microprocessor to branch to a non-maskable interrupt routine in memory.

NMI also requires an external 3KΩ resister to Vcc for proper wire-OR operations.

Inputs IRQ and NMI are hardware interrupt lines that are sampled during  $\emptyset_2$  (phase 2) and will begin the appropriate interrupt routine on the  $\emptyset_1$  (phase 1) following the completion of the current instruction.

#### Set Overflow Flag (S.O.)

A NEGATIVE going edge on this input sets the overflow bit in the Status Code Register. This signal is sampled on the trailing edge of  $\emptyset_1$ .

#### SYNC

This output line is provided to identify those cycles in which the microprocessor is doing an OP CODE fetch. The SYNC line goes high during  $\mathcal{O}_1$  of an OP CODE fetch and stays high for the remainder of that cycle. If the RDY line is pulled low during the  $\mathcal{O}_1$  clock pulse in which SYNC went high, the processor will stop in its current state and will remain in the state until the RDY line goes high. In this manner, the SYNC signal can be used to control RDY to cause single instruction execution.

#### Reset

This input is used to reset or start the microprocessor from a power down condition. During the time that this line is held low, writing to or from the microprocessor is inhibited. When a positive edge is detected on the input, the microprocessor will immediately begin the reset sequence.

After a system initialization time of six clock cycles, the mask interrupt flag will be set and the microprocessor will load the program counter from the memory vector locations FFFC and FFFD. This is the start location for program control.

After Vcc reaches 4.75 volts in a power up routine, reset must be held low for at least two clock cycles. At this time the RW and (SYNC) signal will become valid.

When the reset signal goes high following these two clock cycles, the microprocessor will proceed with the normal reset procedure detailed above.



#### ADDRESSING MODES

ACCUMULATOR ADDRESSING—This form of addressing is represented with a one byte instruction, implying an operation on the accumulator.

IMMEDIATE ADDRESSING—in immediate addressing, the operand is contained in the second byte of the instruction, with no further memory addressing required.

ABSOLUTE ADDRESSING—In absolute addressing, the second byte of the instruction specifies the eight low order bits of the effective address while the third byte specifies the eight high order bits. Thus, the absolute addressing mode allows access to the entire 65K bytes of addressable memory.

ZERO PAGE ADDRESSING—The zero page instructions allow for shorter code and execution times by only fetching the second byte of the instruction and assuming a zero high address byte. Careful use of the zero page can result in significant increase in code efficiency.

INDEXED ZERO PAGE ADDRESSING—(X, Y indexing)—This form of addressing is used in conjunction with the index register and is referred to as "Zero Page, X" or "Zero Page, Y." The effective address is calculated by adding the second byte to the contents of the index register. Since this is a form of "Zero Page" addressing, the content of the second byte references a location in page zero. Additionally, due to the "Zero Page" addressing nature of this mode, no carry is added to the high order 8 bits of memory and crossing of page boundaries does not occur.

INDEXED ABSOLUTE ADDRESSING—(X, Y indexing)—This form of addressing is used in conjunction with X and Y index register and is referred to as "Absolute, X," and "Absolute, Y." The effective address is formed by adding the contents of X and Y to the address contained in the second and third bytes of the instruction. This mode allows the index register to contain the index or count value and the instruction to contain the base address. This type of indexing allows any location referencing and the index to modify multiple fields resulting in reduced coding and execution time.

IMPLIED ADDRESSING—In the implied addressing mode, the address containing the operand is implicitly stated in the operation code of the instruction.

RELATIVE ADDRESSING—Relative addressing is used only with branch instructions and establishes a destination for the conditional branch.

The second byte of the instruction becomes the operand which is an "Offset" added to the contents of the lower eight bits of the program counter when the counter is set at the next instruction. The range of the offset is -128 to +127 bytes from the next instruction.

INDEXED INDIRECT ADDRESSING—In indexed indirect addressing (referred to as (Indirect, XI)), the second byte of the instruction is added to the contents of the X index register, discarding the carry. The result of this addition points to a memory location on page zero whose contents is the low order eight bits of the effective address. The next memory location in page zero contains the high order eight bits of the effective address. Both memory locations specifying the high and low order bytes of the effective address must be in page zero.

INDIRECT INDEXED ADDRESSING—In indirect indexed addressing (referred to as (Indirect), Y), the second byte of the instruction points to a memory location in page zero. The contents of this memory location is added to the contents of the Y index register, the result being the low order eight bits of the effective address. The carry from this addition is added to the contents of the next page zero memory location, the result being the high order eight bits of the effective address.

ABSOLUTE INDIRECT—The second byte of the instruction contains the low order eight bits of a memory location. The high order eight bits of a that memory location is contained in the third byte of the instruction. The contents of the fully specified memory location is the low order byte of the effective address. The next memory location contains the high order byte of the effective address which is loaded into the sixteen bits of the program counter.

# INSTRUCTION SET-ALPHABETIC SEQUENCE

| ADC<br>AND<br>ASL<br>BCC                      | Add Memory to Accumulator with Carry "AND" Memory with Accumulator Shift left One Bit (Memory or Accumulator) Branch on Carry Clear                                                | LDA Load Accumulator with Memory LDX Load Index X with Memory LDY Load Index Y with Memory LSR Shift One Bit Right (Memory or Accumulator)                                                                        |
|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BCS                                           | Branch on Carry Set                                                                                                                                                                | NOP No Operation                                                                                                                                                                                                  |
| BEQ<br>BIT                                    | Branch on Result Zero Test Bits in Memory with Accumulator                                                                                                                         | ORA "OR" Memory with Accumulator                                                                                                                                                                                  |
| BMI<br>BNE<br>BPL<br>BRK<br>BVC               | Branch on Result Minus Branch on Result not Zero Branch on Result Plus Force Break Branch on Overflow Clear                                                                        | PHA Push Accumulator on Stack PHP Push Processor Status on Stack PLA Pull Accumulator from Stack PLP Pull Processor Status from Stack                                                                             |
| BVS<br>CLC<br>CLD<br>CLI                      | Branch on Overflow Set Clear Carry Flag Clear Decimal Mode Clear Interrupt Disable Bit                                                                                             | ROL Rotate One Bit Left (Memory or Accumulator) ROTA Rotate One Bit Right (Memory or Accumulator) RTI Return from Interrupt RTS Return from Subroutine                                                            |
| CLV<br>CMP<br>CPX<br>CPY<br>DEC<br>DEX<br>DEY | Clear Overflow Flag Compare Memory and Accumulator Compare Memory and Index X Compare Memory and Index X Decrement Memory by One Decrement Index X by One Decrement Index X by One | SBC Subtract Memory from Accumulator with Borrow SEC Set Carry Flag SED Set Decimal Mode SEI Set Interrupt Disable Status STA Store Accumulator in Memory STX Store Index X in Memory STY Store Index Y in Memory |
| EOR<br>INC<br>INX<br>INY                      | "Exclusive-or" Memory with Accumulator<br>Increment Memory by One<br>Increment Index X by One<br>Increment Index Y by One                                                          | TAX Transfer Accumulator to Index X TAY Transfer Accumulator to Index Y TSX Transfer Stack Pointer to Index X TXA Transfer Index X to Accumulator TXS Transfer Index X to Stack Register                          |
| JMP<br>JSR                                    | Jump to New Location Jump to New Location Saving Return Address                                                                                                                    | TYA Transfer Index Y to Accumulator                                                                                                                                                                               |

A2 🗖 8

A3 🗖 9

A4 🗀 10

A6 🛏 12

A7 💳 13

A8 📥 14

A5 ⊏ 11 20 **b** D5

19 🔁 D6

**Ь** A10

18 **D**7 L A11

17

15



- 4K Addressable Bytes of Memory (A0-A11)
- · On-the-chip Clock
- IRQ Interrupt
- RDY Signal
- 8 Bit Bidirectional Data Bus





# 6506-28 Pin Package

#### Features of 6506

- 4K Addressable Bytes of Memory (A0-A11)
- · On-the-chip Clock
- IRQ Interrupt
- Two phase output clock for timing of support chips
- 8 Bit Bidirectional Data Bus

| RES = | 1  | 28 🗖 Ø2 (OUT              |
|-------|----|---------------------------|
| vss = | 2  | 27 🖨 Ø <sub>0 (</sub> IN) |
| RDY = | 3  | 27 <b>P</b> 90 (IN)       |
| vcc ⊏ | 4  | 25 🗀 D0                   |
| A0 ⊏  | 5  | 24 📛 D1                   |
| A1 ⊏  | 6  | 23 <b>二</b> D2            |
| A2 🖵  | 7  | 22 🗀 D3                   |
| A3 =  | 8  | 21 ⊐ D4                   |
| A4 ⊏  | 9  | 20 <b>Þ</b> D5            |
| A5 💳  | 10 | 19 <b>与</b> D6            |
| A6 =  | 11 | 18 Þ D7                   |
| A7 ⊏  | 12 | 17 Þ A12                  |
| A8 ⊏  | 13 | 16 📥 A11                  |
| A9 =  | 14 | 15 📛 A10                  |
|       |    |                           |

# 6507-28 Pin Package

#### Features of 6507

- 8K Addressable Bytes of Memory (A0-A12)
- On-the-chip Clock
- RDY Signal
- 8 Bit Bidirectional Data Bus



## 6512-40 Pin Package

# Features of 6512

- 65K Addressable Bytes of Memory (A0-A15)
- IRQ Interrupt
- NMI Interrupt
- RDY Signal
- 8 Bit Bidirectional Data Bus
- SYNC Signal
- · Two phase clock input
- Data Bus Enable





# 6513-28 Pin Package

#### Features of 6513

- 4K Addressable Bytes of Memory (A0-A11)
- Two phase clock input
- IRQ Interrupt
- NMI Interrupt
- 8 Bit Bidirectional Data Bus

| vss 🗖    | 1  | 28 🖚 RES        |  |
|----------|----|-----------------|--|
| Ø1(IN) = | 2  | 27 🗖 Ø2(IN)     |  |
| IRQ -    | 3  | 26 🖨 R/W        |  |
| vcc ⊏    | 4  | 25 🗀 DO         |  |
| A0 =     | 5  | 24 📛 D1         |  |
| A1 =     | 6  | 23 📥 D2         |  |
| A2 🗖     | 7  | 22 📛 D3         |  |
| A3 🗖     | 8  | 21 📥 D4         |  |
| A4 🗖     | 9  | 20 <b>b</b> D5  |  |
| A5 🗖     | 10 | 19 b D6         |  |
| A6 🗖     | 11 | 18 🖨 D7         |  |
| A7 🗖     | 12 | 17 🗀 A12        |  |
| A8 🗖     | 13 | 16 📥 A11        |  |
| A9 🗖     | 14 | 15 <b>🗀</b> A10 |  |
|          |    |                 |  |

# 6514-28 Pin Package

## Features of 6514

- 8K Addressable Bytes of Memory (A0-A12)
- · Two phase clock input
- IRQ Interrupt
- 8 Bit Bidirectional Data Bus



# 6515-28 Pin Package

## Features of 6515

- 4K Addressable Bytes of Memory (A0-A11)
- Two phase clock input
- IRQ Interrupt
- RDY Signal
- 8 Bit Bidirectional Data Bus

MOS TECHNOLOGY, INC. reserves the right to make changes to any products herein to improve reliability, function or design. MOS TECHNOLOGY, INC. does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.