SGLS109 - JANUARY 2000

- Gate Driver LSI for Active-Matrix LCD
- Liquid-Crystal Control Outputs: 200 (Switchable to 192 Outputs)
- Enables High-Voltage Operation: Liquid-Crystal Control Signal
  V<sub>L</sub> + 35 V (max)
- Liquid-Crystal Control Signal's Negative-Voltage Output is Enabled by a Level-Shift Circuit
- On-Chip Bidirectional Shift Registers
- TCP (Tape Carrier Package)
- CMOS-LSI Structure

#### description

The MPT57604 is a gate driver LSI that drives an active-matrix LCD panel and that implements a multi-pin configuration, low power consumption, and high voltage. Furthermore, the level-shift circuit enables positive and negative power supplies. Also, it has a liquid-crystal control output switching mode (192 outputs/200 outputs), so it is compatible with various SVGA/XGA panels.



NOTE A: This figure shows the copper foil side and does not describe the TAB outline or show the NC pins.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2000, Texas Instruments Incorporated On products compliant to MIL-PRF-38535, all parameters are tested unless otherwise noted. On all other products, production processing does not necessarily include testing of all parameters.

SGLS109 - JANUARY 2000

#### block diagram





SGLS109 - JANUARY 2000

### **Terminal Functions**

| TERMINAL          |     |     | DECODICTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|-------------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME              | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| CPV               |     | I   | Vertical shift clock input<br>The shift register's shift clock. Data are shifted in sync with the rising edge of this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| OE1<br>OE2<br>OE3 |     | Ι   | Output enable pins<br>The liquid-crystal control output is held low by setting pins OE1, 2, and 3 High. However, the shift<br>registers are not cleared. OE is async with CPV.<br>Enable control target pin:<br>200-output mode<br>OE1: OUT1, OUT4, OUT7OUT196, OUT199<br>OE2: OUT2, OUT5, OUT8OUT197, OUT200<br>OE3: OUT3, OUT6, OUT9OUT198<br>192-output mode<br>OE1: OUT1, OUT4, OUT7OUT190<br>OE2: OUT2, OUT5, OUT8OUT191<br>OE3: OUT3, OUT6, OUT9OUT191<br>OE3: OUT3, OUT6, OUT9OUT192<br>These combinations are generally as above, regardless of the L/R polarity.                       |  |  |  |
| L/R               |     | Ι   | Shift direction switching pin<br>This pin is used to switch the data's shift direction.<br>L/R = L:<br>Mode = V <sub>EE</sub><br>STV1 $\leftarrow$ OUT1 $\leftarrow$ OUT2OUT199 $\leftarrow$ OUT200 $\leftarrow$ STV2<br>Mode = V <sub>DL</sub><br>STV1 $\leftarrow$ OUT1 $\leftarrow$ OUT2OUT191 $\leftarrow$ OUT192 $\leftarrow$ STV2<br>L/R = H:<br>Mode = V <sub>EE</sub><br>STV1 $\rightarrow$ OUT1 $\rightarrow$ OUT2OUT199 $\rightarrow$ OUT200 $\rightarrow$ STV2<br>Mode = V <sub>DL</sub><br>STV1 $\rightarrow$ OUT1 $\rightarrow$ OUT2OUT191 $\rightarrow$ OUT202 $\rightarrow$ STV2 |  |  |  |
| Mode              |     | I   | Mode switching input pin<br>Sets either the 200-output mode or the 192-output mode.<br>Connects to $V_{EE}$ in the 200-output mode.<br>Connects to $V_{DL}$ in the 192-output mode.<br>For details regarding the output pins, refer to pins OUT1-OUT200.<br>Furthermore, the mode pin is connected on the TCP.                                                                                                                                                                                                                                                                                  |  |  |  |
| STV1<br>STV2      |     | I/O | Shift data I/O pins<br>These pins are used to input/output data to/from a shift register. During input, data are captured in sync<br>with the leading edge of CPV. During output, data are output in sync with its trailing edge.<br>$L/\overline{R} = L$ :<br>STV1 is the next-stage data output pin, and STV2 is the shift data input pin.<br>$L/\overline{R} = H$ :<br>STV1 is the shift data input pin, and STV2 is the next-stage data output pin.                                                                                                                                         |  |  |  |



SGLS109 - JANUARY 2000

## **Terminal Functions (continued)**

| TERMINAL               |     | I/O | DESCRIPTION                                                                                                                                                                                                                                                            |                   |          |       |  |  |
|------------------------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------|-------|--|--|
| NAME                   | NO. | 1/0 |                                                                                                                                                                                                                                                                        | DESCR             | IPTION   |       |  |  |
| OUT1<br>thru<br>OUT200 |     | 0   | Liquid-crystal control output pin<br>A shift register's data are output after level conversion.<br>The Mode pin is used to select 192 outputs or 200 outputs.<br>In the 192-channel mode, the shift registers operate, except for the data corresponding to OUT97-104. |                   |          |       |  |  |
|                        |     |     | 192-Ch                                                                                                                                                                                                                                                                 | Mode              | 200-Ch N | lode  |  |  |
|                        |     |     | MODE =                                                                                                                                                                                                                                                                 | "VDL"             | MODE = " | Vee"  |  |  |
|                        |     |     | OUT1                                                                                                                                                                                                                                                                   | (OE1)             | OUT1     | (OE1) |  |  |
|                        |     |     | OUT2                                                                                                                                                                                                                                                                   | (OE2)             | OUT2     | (OE2) |  |  |
|                        |     |     | OUT3                                                                                                                                                                                                                                                                   | (OE3)             | OUT3     | (OE3) |  |  |
|                        |     |     | :                                                                                                                                                                                                                                                                      | :                 | :        | :     |  |  |
|                        |     |     | OUT94                                                                                                                                                                                                                                                                  | (OE1)             | OUT94    | (OE1) |  |  |
|                        |     |     | OUT95                                                                                                                                                                                                                                                                  | (OE2)             | OUT95    | (OE2) |  |  |
|                        |     |     | OUT96                                                                                                                                                                                                                                                                  | (OE3)             | OUT96    | (OE3) |  |  |
|                        |     |     |                                                                                                                                                                                                                                                                        | N/A               | OUT97    | (OE1) |  |  |
|                        |     |     |                                                                                                                                                                                                                                                                        | N/A               | OUT98    | (OE2) |  |  |
|                        |     |     |                                                                                                                                                                                                                                                                        | N/A               | OUT99    | (OE3) |  |  |
|                        |     |     |                                                                                                                                                                                                                                                                        | N/A               | OUT100   | (OE1) |  |  |
|                        |     |     |                                                                                                                                                                                                                                                                        | N/A               | OUT101   | (OE2) |  |  |
|                        |     |     |                                                                                                                                                                                                                                                                        | N/A               | OUT102   | (OE3) |  |  |
|                        |     |     |                                                                                                                                                                                                                                                                        | N/A               | OUT103   | (OE1) |  |  |
|                        |     |     |                                                                                                                                                                                                                                                                        | N/A               | OUT104   | (OE2) |  |  |
|                        |     |     | OUT105                                                                                                                                                                                                                                                                 | (OE1)             | OUT105   | (OE3) |  |  |
|                        |     |     | OUT106                                                                                                                                                                                                                                                                 | (OE2)             | OUT106   | (OE1) |  |  |
|                        |     |     | OUT107                                                                                                                                                                                                                                                                 | (OE3)             | OUT107   | (OE2) |  |  |
|                        |     |     | :                                                                                                                                                                                                                                                                      | :                 | :        | :     |  |  |
|                        |     |     | OUT197                                                                                                                                                                                                                                                                 | (OE3)             | OUT197   | (OE2) |  |  |
|                        |     |     | OUT198                                                                                                                                                                                                                                                                 | (OE1)             | OUT198   | (OE3) |  |  |
|                        |     |     | OUT199                                                                                                                                                                                                                                                                 | (OE2)             | OUT199   | (OE1) |  |  |
|                        |     |     | OUT200                                                                                                                                                                                                                                                                 | (OE3)             | OUT200   | (OE2) |  |  |
|                        |     |     | N/A: Output pins do not<br>(OEn) indicates the relat                                                                                                                                                                                                                   |                   |          |       |  |  |
| √сом                   |     |     | Power supply for high-withstan                                                                                                                                                                                                                                         | d-voltage logic   |          |       |  |  |
| VDD                    |     |     | Power supply for logic input                                                                                                                                                                                                                                           |                   |          |       |  |  |
| VSS                    |     |     | GND for logic input                                                                                                                                                                                                                                                    |                   |          |       |  |  |
| <sup>/</sup> DL        |     |     | Power supply for internal logic                                                                                                                                                                                                                                        |                   |          |       |  |  |
| VEE                    |     |     | GND                                                                                                                                                                                                                                                                    |                   |          |       |  |  |
| VL                     |     |     | Negative power supply for liqui                                                                                                                                                                                                                                        | d-crystal control |          |       |  |  |



SGLS109 - JANUARY 2000

#### detailed description

#### Liquid-Crystal Control Output Voltage

The MPT57604 enables negative-voltage output for the liquid-crystal control output.

 $V_{COM} - V_{L} = 35 \text{ V} \max V_{L} - V_{EE} = 0.6 \text{ V}. V_{COM} - V_{SS} = 10.20 \text{ V}.$ 



#### Figure 1. Liquid-Crystal Control Output Voltage

For the input signals (CPV, OE1-3, L/R, STV1 and STV2), input the amplitude of V<sub>DD</sub> from V<sub>SS</sub>.

The next-stage data output pins (STV1, STV2) output the next level:

 $\begin{array}{l} \text{H level} = \text{V}_{\text{DD}} \\ \text{L level} = \text{V}_{\text{SS}} \end{array}$ 

#### **Details of Operation**

The liquid-crystal control outputs (OUT1-200) output either a selective signal (H) or a non-selective signal (L), depending on the input signals (STV1 and STV2, CPV, OE1, OE2, OE3).

A right data shift (OUT1  $\rightarrow$  OUT200) or a left data shift (OUT200  $\rightarrow$  OUT1) can be selected by means of the shift direction switching pin (L/ $\overline{R}$ ).

When the  $L/\overline{R}$  pin is H, the vertical shift data (STV1) are captured at the leading edge of the shift clock (CPV), after which they are output to the liquid-crystal control output OUT1. Furthermore, the OUT1 output data are shifted to OUT2 at the leading edge of the next CPV, and the data newly fetched from STV1 are output to OUT1. In this manner, they are shifted successively in sync with the leading edge of CPV, and the OUT200 data are output to STV2 in sync with the trailing edge of CPV.

When the  $L/\overline{R}$  pin is L, the vertical shift data (STV2) are captured at the leading edge of the shift clock (CPV), after which they are output to the liquid-crystal control output OUT200. Furthermore, the OUT200 output data are shifted to OUT199 at the leading edge of the next CPV, and the data newly fetched from STV2 are output to OUT200. In this manner, they are shifted successively in sync with the leading edge of CPV, and the OUT1 data are output to STV1 in sync with the trailing edge of CPV.

Also, while OE1, OE2, and OE3 are H, the corresponding liquid-crystal control outputs (OE1: OUT1, 4, 7,...; OE2: OUT2, 5, 8,...; OE3: OUT 3, 6, 9,...) all become non-selective signals (L). In order to hold the internal data, however, the previous state is restored by again setting to L.



SGLS109 - JANUARY 2000







SGLS109 - JANUARY 2000

### absolute maximum ratings (referenced to $V_{SS} = 0 V$ )<sup>†</sup>

| Supply voltage <sup><math>\pm</math></sup> , V <sub>DD</sub>   |
|----------------------------------------------------------------|
| V <sub>EE</sub>                                                |
| $V_{DL}$ $V_{EE}$ – 0.3 to $V_{EE}$ + 7 V                      |
| V <sub>L</sub>                                                 |
| V <sub>COM</sub> – V <sub>EE</sub> – 0.3 to 40 V               |
| V <sub>DL</sub> – V <sub>EE</sub>                              |
| Input voltage, V <sub>IN</sub> –0.3 to V <sub>DD</sub> + 0.3 V |
| Storage temperature, T <sub>STR</sub> –55°C to 125°C           |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>‡</sup> Unless otherwise indicated, all voltages are with reference to  $V_{SS}$ .

Power up in the following order:  $V_{DD} \rightarrow V_{EE} \rightarrow V_{DL} \rightarrow$  input signal  $\rightarrow V_{COM}$ . Power down by reversing the sequence.

### recommended operating conditions (referenced to $V_{SS} = 0 V$ )

|                                                    | MIN                   | TYP | MAX                   | UNIT |
|----------------------------------------------------|-----------------------|-----|-----------------------|------|
| Supply voltage, V <sub>DD</sub>                    | 3.0                   | 3.3 | 3.6                   | V    |
| Supply voltage, V <sub>COM</sub>                   | 10                    |     | 25                    | V    |
| Supply voltage, VEE                                | -15                   |     | -5                    | V    |
| Supply voltage, V <sub>DL</sub>                    | V <sub>EE</sub> + 4.5 |     | V <sub>EE</sub> + 5.5 | V    |
| Supply voltage, VL – VEE                           | 0                     |     | 6                     | V    |
| Supply voltage, V <sub>COM</sub> – V <sub>EE</sub> | 17                    |     | 35                    | V    |
| Low-level input voltage, VIL                       | VSS                   |     | $0.1 \times V_{DD}$   | V    |
| High-level input voltage, VIH                      | $0.9 \times V_{DD}$   |     | V <sub>DD</sub>       | V    |
| Clock frequency, fCPV                              |                       |     | 100                   | kHz  |
| Operating free-air temperature, T <sub>A</sub>     | -55                   |     | 125                   | °C   |

# electrical characteristics over full range of recommended operating conditions, $V_{SS} = 0 V$ (unless otherwise noted)

|                 | PARAMETER                                    | TEST CONDITIONS             | MIN                   | TYP MAX               | UNIT |
|-----------------|----------------------------------------------|-----------------------------|-----------------------|-----------------------|------|
| VOL             | Low-level output voltage (STV1, STV2)        | I <sub>OL</sub> = 40 μA     | V <sub>SS</sub>       | V <sub>SS</sub> + 0.4 | V    |
| VOH             | High-level output voltage (STV1, STV2)       | I <sub>OH</sub> = -40 μA    | V <sub>DD</sub> - 0.4 | V <sub>DD</sub>       | V    |
| ROL             | Low-level output resistance (OUT1 - OUT200)  | $V_{OUT} = V_L + 0.2 V$     |                       | 1000                  | Ω    |
| ROH             | High-level output resistance (OUT1 - OUT200) | $V_{OUT} = V_{COM} - 0.2 V$ |                       | 1000                  | Ω    |
| Ц               | Input current                                | All input terminals         | -5                    | 5                     | μΑ   |
| IDD             | Continuous current dissipation               |                             |                       | 500                   |      |
| I <sub>DL</sub> | Continuous current dissipation               | See Notes 1 and 2           |                       | 100                   | μA   |
| ICOM            | Continuous current dissipation               | ]                           |                       | 100                   |      |

NOTES: 1. Current consumption by a 1/600-duty liquid-crystal display.

2. Condition: The outputs are no load. The inputs are VIH = VDD, VIL = VSS, fCPV = 50 kHz, fSTV = 83.4 Hz, and OE1-3 = VIL.



SGLS109 - JANUARY 2000

# timing requirements over full range of recommended operating conditions, $V_{SS} = 0 V$ (unless otherwise noted)

| PARAMETER                                           |                       |     | MAX | UNIT |
|-----------------------------------------------------|-----------------------|-----|-----|------|
| fCP                                                 | Operating frequency   |     | 100 | KHz  |
| <sup>t</sup> CPVH <sup>,</sup><br><sup>t</sup> CPVL | CPV clock pulse width | 4   |     | μs   |
| tWCL                                                | Clear enable time     | 1   |     | μs   |
| t <sub>su</sub>                                     | Data setup time       | 700 |     | ns   |
| t <sub>h</sub>                                      | Data hold time        | 700 |     | ns   |

# switching characteristics over full range of recommended operating conditions, $V_{SS} = 0 V$ (unless otherwise noted)

|                  | PARAMETER                                         | TEST CONDITIONS         | MIN MAX | UNIT |
|------------------|---------------------------------------------------|-------------------------|---------|------|
| t <sub>pd1</sub> | Propagation delay time, CPV to outputs            | C <sub>L</sub> = 300 pF | 1000    | ns   |
| t <sub>pd2</sub> | Propagation delay time, CPV to STV2               | C <sub>L</sub> = 30 pF  | 800     | ns   |
| t <sub>pd3</sub> | Propagation delay time, output enables to outputs | C <sub>L</sub> = 300 pF | 1000    | ns   |

NOTE: The ac timing is 50% of the I/O amplitude, for each signal.



SGLS109 - JANUARY 2000



timing diagram of ac characteristics (when  $L/\overline{R} = H$ )

Figure 3. Timing Waveform



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated