

FEDR45V256A-02

Issue Date: Oct. 11, 2018

# **MR45V256A**

256k Bit(32,768-Word × 8-Bit) FeRAM (Ferroelectric Random Access Memory) SPI

#### **GENERAL DESCRIPTION**

The MR45V256A is a nonvolatile 32,768-word x 8-bit ferroelectric random access memory (FeRAM) developed in the ferroelectric process and silicon-gate CMOS technology. The MR45V256A is accessed using Serial Peripheral Interface. Unlike SRAMs, this device, whose cells are nonvolatile, eliminates battery backup required to hold data. This device has no mechanisms of erasing and programming memory cells and blocks, such as those used for various EEPROMs. Therefore, the write cycle time can be equal to the read cycle time and the power consumption during a write can be reduced significantly.

The MR45V256A can be used in various applications, because the device is guaranteed for the write/read tolerance of  $10^{13}$  cycles per bit and the rewrite count can be extended significantly.

#### **FEATURES**

• 32,768-word × 8-bit configuration (Serial Peripheral Interface : SPI)

• A single 3.3 V  $\pm$  0.3 V power supply

Operating frequency: 15MHz
 Read/write tolerance 10<sup>13</sup> cycles/bit
 Data retention 10 years

• Guaranteed operating temperature range —40 to 85°C (Extended temperature version)

• Package options:

8-pin plastic SOP (P-SOP8-200-1.27-T2K)

• RoHS (Restriction of hazardous substances) compliant



### PIN CONFIGURATION

8-pin plastic SOP



#### Note:

Signal names that end with # indicate that the signals are negative-true logic.

### PIN DESCRIPTIONS

| Pin Name                          | Description                                                                                                                                                                                                                                                             |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS#                               | Chip Select (input, negative logic)  Latches an address by low input, activates the FeRAM, and enables a read or write operation.                                                                                                                                       |
| WP#                               | Write Protect( input , negative logic ) Write Protect pin controls write-operation to the status-register(BP0,BP1). This pin should be fixed low or high in write-operations.                                                                                           |
| HOLD#                             | HOLD( input , negative logic ) Hold pin is used when the serial-communication suspended without disable the chip select. When HOLD# is low, the serial-output is in High-Z status and serial-input/serial-clock are "Don't Care" . CS# should be low in hold operation. |
| SCK                               | Serial Clock  Serial Clock is the clock input pin for setting for serial data timing. Inputs are latched on the rising edge and output occur on the falling edge.                                                                                                       |
| SI                                | Serial input SI pins are serial input pins for Operation-code, addresses, and data-inputs.                                                                                                                                                                              |
| SO                                | Serial output SO pins are serial output pins.                                                                                                                                                                                                                           |
| V <sub>CC</sub> , V <sub>SS</sub> | Power supply $ \text{Apply the specified voltage to $V_{\text{CC}}$. Connect $V_{\text{SS}}$ to ground. } $                                                                                                                                                             |

### **SPI Interface**

### SPI mode0 (CPOL=0, CPHA=0)



# SPI mode3 (CPOL=1, CPHA=1)



### **Status Register**



| Name    | Function                                                                                                                                                                 |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WIP     | Fixed to 0.                                                                                                                                                              |
| WEL     | WEL indicates internal Write Enable Latch status. The WEL is set after WREN command. After WRDI command, WRSR command, WRITE command, or Power on, the WEL can be reset. |
| BP0,BP1 | Block Protect :These bits can be changed protect area . This is the software protect.                                                                                    |
| SRWD    | Status Register Write Disable (SRWD): SRWD controls the effect of the hardware WP# pin. This device will be in hardware-protect by combination of SRWD and WP#.          |
| 0       | Fixed to 0.                                                                                                                                                              |

Status Register data are volatile.

Set Status Register data by WRSR(Write status register) command, after power on.

### **Operation-Code**

Operation codes are listed in the table below. If the device receives invalid operation code, the device will be diselected.

| Instruction | Description            | Instruction format |
|-------------|------------------------|--------------------|
| WREN        | Write Enable           | 0000 0110          |
| WRDI        | Write Disable          | 0000 0100          |
| RDSR        | Read Status Register   | 0000 0101          |
| WRSR        | Write Status Register  | 0000 0001          |
| READ        | Read from Memory Array | 0000 0011          |
| WRITE       | Write to Memory Array  | 0000 0010          |

### **Commands**

### WREN(Write Enable)

It is necessary to set Write Enable Latch (WEL) bit before write-operation (WRITE and WRSR).



### WRDI(Write Disable)

WRDI command resets WEL bit.



### RDSR(READ Status Register)

The RDSR command allows to read data of status register.



### **WRSR(WRITE Status Register)**

WRSR command allows to write data to status register(SRWD,BP0,BP1). It is necessary to set Write Enable Latch (WEL) bit by WREN command before executing WRSR.



Note:

WP#=Fix "H"

### **READ(Read from Memory Array)**

READ command can be valid when CS# goes "L", then the op-code and 16bit-adresses are inputted to serial input "SI". The inputted addresses are loaded to internal register, then the data from corresponded address is output at serial-output "SO". If CS# will keep "L", the internal address will be increased automatically after 8 clocks and will output the data from new-address. When it reaches the most significant address, the address counter rolls over to starting address, and reading cycle can be continued infinitely.



Note: WP# = fixed "H"

### **WRITE(Write to Memory Array)**

Write command can be valid when CS# goes "L", then the op-code and 16bit-adresses are inputted to serial input "SI". Writing is terminated when CS# goes high after data-input. If CS# will keep "L", the internal address will be increased automatically. When it reaches the most significant address, the address counter rolls over to starting address 0000h, and writing cycle (overwriting) can be continued infinitely.



### **Write Protection**

Writing protection block is shown as follows:

### Protect Block size

| Block Pr | Block Protect BIT |                 | Protected Address Area |  |
|----------|-------------------|-----------------|------------------------|--|
| BP1      | BP0               | Protected Block | Protected Address Area |  |
| 0        | 0                 | None            | None                   |  |
| 0        | 1                 | Upper 1/4 block | 6000h – 7FFFh          |  |
| 1        | 0                 | Upper 1/2 block | 4000h – 7FFFh          |  |
| 1        | 1                 | All             | 0000h – 7FFFh          |  |

### Writing Protect

|     |      |                                 | Muiting protection status                                    | Protection sta   | tus in memory      |  |
|-----|------|---------------------------------|--------------------------------------------------------------|------------------|--------------------|--|
| WP# | SRWD | mode                            | Writing protection status in status register                 | Protected blocks | Unprotected blocks |  |
| 1   | 0    | 0.6                             | Status register is                                           |                  |                    |  |
| 0   | 0    | Software protection (SPM)       | unprotected when WEL-bit is set by WREN command. BP0 and BP1 | Protected        | Unprotected        |  |
| 1   | 1    | (Gr III)                        | are unprotected.                                             |                  |                    |  |
| 0   | 1    | Hardware<br>protection<br>(HPM) | Status register is protected. BP0 and BP1 are protected.     | Protected        | Unprotected        |  |

### **HOLD**

Hold status is used for suspending serial communication without disable the chip. SO becomes "High-Z" and SI is "Don't care" during the hold status. It is necessary to keep CS#=L in hold status.



### **ELECTRICAL CHARACTERISTICS**

### **Absolute Maximum Ratings**

The application of stress (voltage, current, or temperature) that exceeds the absolute maximum rating may damage the device. Therefore, do not allow actual characteristics to exceed any one parameter ratings

### Pin voltages

| Danamatan                          | Cymbol                               | Ra   | Lloit                 |      |
|------------------------------------|--------------------------------------|------|-----------------------|------|
| Parameter                          | Symbol                               | Min. | Max.                  | Unit |
| Pin Voltage (Input Signal)         | V <sub>IN</sub>                      | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| Pin Voltage (Input/Output Voltage) | V <sub>INQ</sub> , V <sub>OUTQ</sub> | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| Power Supply Voltage               | V <sub>CC</sub>                      | -0.5 | 4.0                   | V    |

**Temperature Range** 

|                                                      | Octobra II | Rat         |      |      |
|------------------------------------------------------|------------|-------------|------|------|
| Parameter                                            | Symbol     | Min.        | Max. | Unit |
| Storage Temperature (Extended Temperature Version)   | Tstg       | <b>–</b> 55 | 125  | °C   |
| Operating Temperature (Extended Temperature Version) | Topr       | -40         | 85   | °C   |

#### **Others**

| Parameter                | Symbol           | Rating   | Note    |  |  |
|--------------------------|------------------|----------|---------|--|--|
| Power Dissipation        | P <sub>D</sub>   | 1,000mW  |         |  |  |
| Allowable Input Current  | I <sub>IN</sub>  | +/- 20mA | Ta=25°C |  |  |
| Allowable Output Current | I <sub>OUT</sub> | +/- 20mA |         |  |  |

### **Recommended Operating Conditions**

# **Power Supply Voltage**

[V]

| Parameter            | Symbol          | Min. | Тур. | Max. | Note |
|----------------------|-----------------|------|------|------|------|
| Power Supply Voltage | V <sub>CC</sub> | 3.0  | 3.3  | 3.6  |      |
| Ground Voltage       | V <sub>SS</sub> | 0    | 0    | 0    |      |

# DC Input Voltage

[V]

| Parameter          | Symbol          | Min.                  | Max.                  | Note |
|--------------------|-----------------|-----------------------|-----------------------|------|
| Input High Voltage | V <sub>IH</sub> | V <sub>CC</sub> x 0.8 | V <sub>CC</sub> +0.3  |      |
| Input Low Voltage  | $V_{IL}$        | -0.3                  | V <sub>CC</sub> x 0.2 |      |

### Overshoot/Undershoot tolerance

| Parameter Symbol |                            | Pulse Width | Peak                  |
|------------------|----------------------------|-------------|-----------------------|
| "H" input        | V <sub>IH OVERSHOOT</sub>  | ≤ 20ns      | V <sub>CC</sub> +1.0V |
| "L" input        | V <sub>IL UNDERSHOOT</sub> | ≤ 20ns      | – 1.0V                |

### **DC** Characteristics

**DC Input/Output Characteristics** 

| Parameter              | Symbol          | Condition            | Min.                   | Max.                   | Unit | Note |
|------------------------|-----------------|----------------------|------------------------|------------------------|------|------|
| Output High Voltage    | V <sub>OH</sub> | $I_{OH} = -2mA$      | V <sub>CC</sub> × 0.85 | _                      | V    |      |
| Output Low Voltage     | V <sub>OL</sub> | I <sub>OL</sub> =2mA | _                      | V <sub>CC</sub> × 0.15 | V    |      |
| Input Leakage Current  | I <sub>LI</sub> | _                    | -10                    | 10                     | μA   |      |
| Output Leakage Current | I <sub>LO</sub> | _                    | -10                    | 10                     | μA   |      |

# **Power Supply Current**

V<sub>CC</sub>=Max.to Min, Ta=Topr

| Parameter                        | Symbol           | Condition                                                                           | Max. | Unit | Note |
|----------------------------------|------------------|-------------------------------------------------------------------------------------|------|------|------|
| Power Supply Current (Standby)   | I <sub>ccs</sub> | V <sub>IN</sub> =0.2V or V <sub>CC</sub> -0.2V                                      | 400  | μΑ   |      |
| Power Supply Current (Operating) | I <sub>CCA</sub> | V <sub>IN</sub> =0.2V or V <sub>CC</sub> -0.2V,<br>SCK=15MHz, I <sub>OUT</sub> =0mA | 10   | mA   |      |

### **AC Characteristics**

V<sub>CC</sub>=Max. to Min., Ta=Topr.

|                                           |                   | MR45V256A |      |      |      |
|-------------------------------------------|-------------------|-----------|------|------|------|
| Parameter                                 | Symbol            | Min.      | Max. | Unit | Note |
| Clock frequency                           | f <sub>C</sub>    | D.C.      | 15   | MHz  |      |
| CS# Active setup time                     | t <sub>SLCH</sub> | 10        | _    | ns   |      |
| CS# In-active setup-time                  | t <sub>SHCH</sub> | 10        | _    | ns   |      |
| CS# De-select time                        | t <sub>SHSL</sub> | 10        | _    | ns   |      |
| CS# Active hold time                      | t <sub>CHSH</sub> | 10        | _    | ns   |      |
| CS# In-active hold-time                   | t <sub>CHSL</sub> | 10        | _    | ns   |      |
| SCK High time                             | t <sub>CH</sub>   | 30        | _    | ns   | 1    |
| SCK Low time                              | t <sub>CL</sub>   | 30        | _    | ns   | 1    |
| SCK Rise time                             | t <sub>CLCH</sub> | _         | 1    | ns   | 2    |
| SCK Fall time                             | t <sub>CHCL</sub> | _         | 1    | ns   | 2    |
| Data Setup time                           | t <sub>DVCH</sub> | 5         | _    | ns   |      |
| Data Hold time                            | t <sub>CHDX</sub> | 5         | _    | ns   |      |
| SCK Low Hold time after HOLD# inactive    | t <sub>HHCH</sub> | 10        | _    | ns   |      |
| SCK Low Hold time after HOLD# active      | t <sub>HLCH</sub> | 10        | _    | ns   |      |
| SCK High Setup time before HOLD# active   | t <sub>CHHL</sub> | 10        | _    | ns   |      |
| SCK High Setup time before HOLD# inactive | t <sub>CHHH</sub> | 10        | _    | ns   |      |
| Output disable time                       | t <sub>SHQZ</sub> | _         | 20   | ns   | 2    |
| SCK Low to Output Valid time              | t <sub>CLQV</sub> | _         | 35   | ns   |      |
| Output Hold time                          | t <sub>CLQX</sub> | 0         | _    | ns   |      |
| Output Rise time                          | t <sub>QLQH</sub> | _         | 50   | ns   | 2    |
| Output Fall time                          | t <sub>QHQL</sub> | _         | 50   | ns   | 2    |
| HOLD# High to Output Low impedance time   | t <sub>HHQX</sub> | _         | 20   | ns   | 2    |
| HOLD# High to Output High impedance time  | t <sub>HLQZ</sub> | _         | 20   | ns   | 2    |

Note:  $1. t_{CH} + t_{CL} \ge 1/f_C$ 

2. sample value

### **Timing Diagrams**

### **Serial Input Timing**



SO High Impedance

### **Hold Timing**





# **Output Timing**



#### •Power-On and Power-Off Characteristics

(Under recommended operating conditions)

| Parameter                    | Symbol            | Min. | Max. | Unit | Note |
|------------------------------|-------------------|------|------|------|------|
| Power-On CS# High Hold Time  | t <sub>VHEL</sub> | 50   | _    | μS   | 1, 2 |
| Power-Off CS# High Hold Time | t <sub>EHVL</sub> | 100  | _    | ns   | 1    |
| Power-On Interval Time       | t <sub>VLVH</sub> | 1    |      | μS   | 2    |

#### Notes:

- 1. To prevent an erroneous operation, be sure to maintain CS#="H", and set the FeRAM in an inactive state (standby mode) before and after power-on and power-off.
- 2. Powering on at the intermediate voltage level will cause an erroneous operation; thus, be sure to power up from 0 V.
- 3. Enter all signals at the same time as power-on or enter all signals after power-on.



### Read/Write Cycles and Data Retention

(Under recommended operating conditions)

| Parameter        | Min.             | Max. | Unit  | Note |
|------------------|------------------|------|-------|------|
| Read/Write Cycle | 10 <sup>13</sup> | _    | Cycle | 1    |
| Data Retention   | 10               | _    | Year  |      |

Note: 1. Total power on time  $\leq 10$  years

### Capacitance

| Signal                   | Symbol           | Min. | Max. | Unit | Note |
|--------------------------|------------------|------|------|------|------|
| Input Capacitance        | C <sub>IN</sub>  | _    | 10   | pF   | 1    |
| Input/Output Capacitance | C <sub>OUT</sub> | _    | 10   | pF   | 1    |

Note:

Sampling value. Measurement conditions are  $V_{\text{IN}} = V_{\text{OUT}} = GND, \, f = 1 \text{MHz}, \, \text{and} \, \, \text{Ta} = 25 ^{\circ}\text{C}$ 

### ORDERING INFORMATION

| Product No.       | Package Type<br>(Package Code)             | Packing       | Temp. Range |  |
|-------------------|--------------------------------------------|---------------|-------------|--|
| MR45V256AMAZAAT-L | 8-pin plastic SOP<br>(P-SOP8-200-1.27-T2K) | Tape and Reel | −40 to 85°C |  |

#### PACKAGE DIMENSIONS



#### **Notes for Mounting the Surface Mount Type Package**

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, a ROHM sales office for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

### **REVISION HISTORY**

|                |               | Page                                  |                                        |                                                                                                                                                                                                                                                      |  |
|----------------|---------------|---------------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Document No.   | Date          | Previous<br>Edition                   | Current<br>Edition                     | Description                                                                                                                                                                                                                                          |  |
| FEDR45V256A-01 | Nov. 12, 2013 | _                                     | _                                      | Final edition 1 from PEDR45V256A-05                                                                                                                                                                                                                  |  |
| FEDR45V256A-02 | Oct. 11, 2018 | 1<br>3<br>9<br>12<br>1, 17<br>–<br>21 | 1<br>3<br>-<br>11<br>1, 16<br>17<br>20 | Changed New company logo.  Added a reset condition of WEL.  Deleted Page break  Corrected writing error "Unit" → "Note"  Changed Read/write tolerance : 10 <sup>12</sup> cycles  →10 <sup>13</sup> cycles  Added ordering information  Changed Notes |  |

#### **Notes**

- 1) The information contained herein is subject to change without notice.
- 2) Although LAPIS Semiconductor is continuously working to improve product reliability and quality, semiconductors can break down and malfunction due to various factors. Therefore, in order to prevent personal injury or fire arising from failure, please take safety measures such as complying with the derating characteristics, implementing redundant and fire prevention designs, and utilizing backups and fail-safe procedures. LAPIS Semiconductor shall have no responsibility for any damages arising out of the use of our Products beyond the rating specified by LAPIS Semiconductor.
- 3) Examples of application circuits, circuit constants and any other information contained herein are provided only to illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.
- 4) The technical information specified herein is intended only to show the typical functions of the Products and examples of application circuits for the Products. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of LAPIS Semiconductor or any third party with respect to the information contained in this document; therefore LAPIS Semiconductor shall have no responsibility whatsoever for any dispute, concerning such rights owned by third parties, arising out of the use of such technical information.
- 5) The Products are intended for use in general electronic equipment (i.e. AV/OA devices, communication, consumer systems, gaming/entertainment sets) as well as the applications indicated in this document.
- 6) The Products specified in this document are not designed to be radiation tolerant.
- 7) For use of our Products in applications requiring a high degree of reliability (as exemplified below), please contact and consult with a LAPIS Semiconductor representative: transportation equipment (i.e. cars, ships, trains), primary communication equipment, traffic lights, fire/crime prevention, safety equipment, medical systems, servers, solar cells, and power transmission systems.
- 8) Do not use our Products in applications requiring extremely high reliability, such as aerospace equipment, nuclear power control systems, and submarine repeaters.
- 9) LAPIS Semiconductor shall have no responsibility for any damages or injury arising from non-compliance with the recommended usage conditions and specifications contained herein.
- 10) LAPIS Semiconductor has used reasonable care to ensure the accuracy of the information contained in this document. However, LAPIS Semiconductor does not warrant that such information is error-free and LAPIS Semiconductor shall have no responsibility for any damages arising from any inaccuracy or misprint of such information.
- 11) Please use the Products in accordance with any applicable environmental laws and regulations, such as the RoHS Directive. For more details, including RoHS compatibility, please contact a ROHM sales office. LAPIS Semiconductor shall have no responsibility for any damages or losses resulting non-compliance with any applicable laws or regulations.
- 12) When providing our Products and technologies contained in this document to other countries, you must abide by the procedures and provisions stipulated in all applicable export laws and regulations, including without limitation the US Export Administration Regulations and the Foreign Exchange and Foreign Trade Act
- 13) This document, in part or in whole, may not be reprinted or reproduced without prior consent of LAPIS Semiconductor.

Copyright 2013 – 2018 LAPIS Semiconductor Co., Ltd.

### LAPIS Semiconductor Co., Ltd.

2-4-8 Shinyokohama, Kouhoku-ku, Yokohama 222-8575, Japan http://www.lapis-semi.com/en/