

## MSP430G2230-EP

SLAS863-AUGUST 2012

www.ti.com

# MIXED SIGNAL MICROCONTROLLER

## **FEATURES**

- Low Supply Voltage Range: 1.8 V to 3.6 V
- Ultra-Low Power Consumption
  - Active Mode: 220 µA at 1 MHz, 2.2 V
  - Standby Mode: 0.5 μA
  - Off Mode (RAM Retention): 0.1 μA
- Five Power-Saving Modes
- Ultra-Fast Wake-Up From Standby Mode in Less Than 1 μs
- 16-Bit RISC Architecture, 62.5-ns Instruction Cycle Time
- Basic Clock Module Configurations:
  - Internal Frequencies up to 16 MHz With Four Calibrated Frequencies to ±1%
  - Internal Very-Low-Power Low-Frequency Oscillator
  - 32-kHz Crystal (1)
  - External Digital Clock Source
- 16-Bit Timer\_A With Two Capture/Compare Registers
- 10-Bit 200-ksps Analog-to-Digital (A/D) Converter With Internal Reference, Sampleand-Hold, and Autoscan
- Universal Serial Interface (USI) Supports SPI and I2C
- Brownout Detector
- (1) Crystal oscillator cannot be operated beyond 105°C

- Serial Onboard Programming, No External Programming Voltage Needed, Programmable Code Protection by Security Fuse
- On-Chip Emulation Logic With Spy-Bi-Wire Interface
- Family Members:
  - 2kB + 256B Flash Memory
  - 128B RAM
- Available in 8-Pin Plastic Packages (D)
- For Complete Module Descriptions, See the MSP430x2xx Family User's Guide (SLAU144)

### SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Available in Extended (-40°C/125°C) Temperature Range <sup>(2)</sup>
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability
- (2) Custom temperature ranges available

## DESCRIPTION

The MSP430G2230 is an ultra-low-power microcontroller. The architecture, combined with five low-power modes, is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 1 µs.

The MSP430G2230 is an ultra-low-power mixed signal microcontroller with a built-in 16-bit timer and four I/O pins. In addition, the MSP430G2230 has a built-in communication capability using synchronous protocols (SPI or I2C) and a 10-bit A/D converter.

### Table 1. Available Options<sup>(1)</sup>

| T <sub>A</sub> |                  | DEVICES <sup>(2)</sup><br>8-PIN (D) | TOPS-SIDE MARKING | VID NUMBER       |  |
|----------------|------------------|-------------------------------------|-------------------|------------------|--|
| 10%0 to 105%0  | MSP430G2230QDREP | Tape and reel, 2500                 | 000050            | V62/12620-01XE   |  |
| -40°C to 125°C | MSP430G2230QDEP  | Tube, 75                            | G230EP            | V62/12620-01XE-T |  |

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI
web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.

Texas INSTRUMENTS

SLAS863-AUGUST 2012

## **Device Pinout and Functional Block Diagram**

See Application Information for detailed I/O information.



Figure 2. Functional Block Diagram



www.ti.com



## MSP430G2230-EP

www.ti.com

#### Table 2. Terminal Functions<sup>(1)</sup>

| TER                                   | MINAL |     |                                                                                                                                                                               |  |  |  |  |
|---------------------------------------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME                                  | NO.   | 1/0 | DESCRIPTION                                                                                                                                                                   |  |  |  |  |
| NAME                                  | D     | 10  |                                                                                                                                                                               |  |  |  |  |
| P1.2/<br>TA0.1/<br>A2                 | 2     | I/O | General-purpose digital I/O pin<br>Timer_A, capture: CCI1A input, compare Out1 output<br>ADC10 analog input A2                                                                |  |  |  |  |
| P1.5/<br>TA0.0/<br>A5/<br>SCLK        | 3     | I/O | General-purpose digital I/O pin<br>Timer_A, compare Out0 output<br>ADC10 analog input A5<br>USI: clock input in I2C mode; clock input/output in SPI mode                      |  |  |  |  |
| P1.6/<br>TA0.1/<br>A6/<br>SDO/<br>SCL | 4     | I/O | General-purpose digital I/O pin<br>Timer_A, capture: CCI1B input, compare: Out1 output<br>ADC10 analog input A6<br>USI: Data output in SPI mode<br>USI: I2C clock in I2C mode |  |  |  |  |
| P1.7/<br>A7/<br>SDI/<br>SDA           | 5     | I/O | General-purpose digital I/O pin<br>ADC10 analog input A7<br>USI: Data input in SPI mode<br>USI: Data input in I2C mode                                                        |  |  |  |  |
| RST/<br>NMI/<br>SBWTDIO               | 6     | I   | Reset input<br>Nonmaskable interrupt input<br>Spy-Bi-Wire test data input/output during programming and test                                                                  |  |  |  |  |
| TEST/<br>SBWTCK                       | 7     | I   | Selects test mode for JTAG pins on Port 1. The device protection fuse is connected to TEST.<br>Spy-Bi-Wire test clock input during programming and test                       |  |  |  |  |
| DVCC                                  | 1     |     | Digital supply voltage                                                                                                                                                        |  |  |  |  |
| DVSS                                  | 8     |     | Digital ground reference                                                                                                                                                      |  |  |  |  |

The GPIOs P1.0, P1.1, P1.3, P1.4, P2.6, and P2.7 are implemented but not available on the device pinout. To avoid floating inputs, these digital I/Os should be properly configured. The pullup or pulldown resistors of the unbounded P1.x GPIOs should be enabled, and the VLO should be selected as the ACLK source (see the *MSP430x2xx Family User's Guide* (SLAU144)). (1)

SLAS863-AUGUST 2012

## SHORT-FORM DESCRIPTION

### CPU

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-toregister operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions.

### **Instruction Set**

The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 3 shows examples of the three types of instruction formats; Table 4 shows the address modes.

#### Stack Pointer SP/R1 SR/CG1/R2 Status Register Constant Generator CG2/R3 General-Purpose Register R4 General-Purpose Register R5 General-Purpose Register R6 General-Purpose Register R7 General-Purpose Register R8 R9 General-Purpose Register General-Purpose Register R10 General-Purpose Register R11 General-Purpose Register R12 General-Purpose Register R13 General-Purpose Register R14 General-Purpose Register R15

Program Counter

#### Table 3. Instruction Word Formats

| INSTRUCTION FORMAT                | EXAMPLE   | OPERATION             |
|-----------------------------------|-----------|-----------------------|
| Dual operands, source-destination | ADD R4,R5 | R4 + R5> R5           |
| Single operands, destination only | CALL R8   | PC>(TOS), R8> PC      |
| Relative jump, un/conditional     | JNE       | Jump-on-equal bit = 0 |

### Table 4. Address Mode Descriptions

| ADDRESS MODE           | S <sup>(1)</sup> | D <sup>(1)</sup> | SYNTAX          | EXAMPLE          | OPERATION                                                                        |
|------------------------|------------------|------------------|-----------------|------------------|----------------------------------------------------------------------------------|
| Register               | $\checkmark$     | ~                | MOV Rs,Rd       | MOV R10,R11      | $R10 \rightarrow R11$                                                            |
| Indexed                | $\checkmark$     | 1                | MOV X(Rn),Y(Rm) | MOV 2(R5),6(R6)  | $M(2+R5) \rightarrow M(6+R6)$                                                    |
| Symbolic (PC relative) | $\checkmark$     | 1                | MOV EDE,TONI    |                  | $M(EDE) \rightarrow M(TONI)$                                                     |
| Absolute               | $\checkmark$     | ~                | MOV &MEM,&TCDAT |                  | $M(MEM) \rightarrow M(TCDAT)$                                                    |
| Indirect               | $\checkmark$     |                  | MOV @Rn,Y(Rm)   | MOV @R10,Tab(R6) | $M(R10) \rightarrow M(Tab+R6)$                                                   |
| Indirect autoincrement | $\checkmark$     |                  | MOV @Rn+,Rm     | MOV @R10+,R11    | $\begin{array}{l} M(R10) \rightarrow R11 \\ R10 + 2 \rightarrow R10 \end{array}$ |
| Immediate              | $\checkmark$     |                  | MOV #X,TONI     | MOV #45,TONI     | #45 $\rightarrow$ M(TONI)                                                        |

(1) S = source, D = destination



PC/R0



### **Operating Modes**

The MSP430 has one active mode and five software-selectable low-power modes of operation. An interrupt event can wake the device from any of the five low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program.

The following six operating modes can be configured by software:

- Active mode (AM)
  - All clocks are active
- Low-power mode 0 (LPM0)
  - CPU is disabled
  - ACLK and SMCLK remain active
  - MCLK is disabled
- Low-power mode 1 (LPM1)
  - CPU is disabled
  - ACLK and SMCLK remain active. MCLK is disabled
  - DCO's dc-generator is disabled if DCO not used in active mode
- Low-power mode 2 (LPM2)
  - CPU is disabled
  - MCLK and SMCLK are disabled
  - DCO's dc-generator remains enabled
  - ACLK remains active
- Low-power mode 3 (LPM3)
  - CPU is disabled
  - MCLK and SMCLK are disabled
  - DCO's dc-generator is disabled
  - ACLK remains active
- Low-power mode 4 (LPM4)
  - CPU is disabled
  - ACLK is disabled
  - MCLK and SMCLK are disabled
  - DCO's dc-generator is disabled
  - Crystal oscillator is stopped



#### Interrupt Vector Addresses

The interrupt vectors and the power-up starting address are located in the address range of 0x0FFFF to 0x0FFC0. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence.

If the reset vector (located at address 0x0FFFE) contains 0x0FFFF (for example, flash is not programmed) the CPU goes into LPM4 immediately after power-up.

| INTERRUPT SOURCE                                                                                       | INTERRUPT FLAG                                              | SYSTEM<br>INTERRUPT                                  | WORD ADDRESS     | PRIORITY        |
|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------|------------------|-----------------|
| Power-up<br>External reset<br>Watchdog Timer+<br>Flash key violation<br>PC out-of-range <sup>(1)</sup> | PORIFG<br>RSTIFG<br>WDTIFG<br>KEYV <sup>(2)</sup>           | Reset                                                | 0xFFFE           | 31, highest     |
| NMI<br>Oscillator fault<br>Flash memory access violation                                               | NMIIFG<br>OFIFG<br>ACCVIFG <sup>(2)(3)</sup>                | (non)-maskable,<br>(non)-maskable,<br>(non)-maskable | 0xFFFC           | 30              |
|                                                                                                        |                                                             |                                                      | 0xFFFA           | 29              |
|                                                                                                        |                                                             |                                                      | 0xFFF8           | 28              |
| Watchdog Timer+                                                                                        | WDTIFG                                                      | maskable                                             | 0xFFF4           | 26              |
| Timer_A2                                                                                               | TACCR0 CCIFG <sup>(4)</sup>                                 | maskable                                             | 0xFFF2           | 25              |
| Timer_A2                                                                                               | TACCR1 CCIFG, TAIFG <sup>(2)(4)</sup>                       | maskable                                             | 0xFFF0           | 24              |
|                                                                                                        |                                                             |                                                      | 0xFFEE           | 23              |
|                                                                                                        |                                                             |                                                      | 0xFFEC           | 22              |
| ADC10 (MSP430G2230 Only)                                                                               | ADC10IFG <sup>(4)</sup>                                     | maskable                                             | 0xFFEA           | 21              |
| USI (MSP430G2230 Only)                                                                                 | USIIFG, USISTTIFG <sup>(2)(4)</sup>                         | maskable                                             | 0xFFE8           | 20              |
|                                                                                                        |                                                             |                                                      | 0xFFE6           | 19              |
| I/O Port P1(four flags)                                                                                | P1IFG.2, P1IFG.5, P1IFG.6, and P1IFG.7 <sup>(2)(4)(5)</sup> | maskable                                             | 0xFFE4           | 18              |
|                                                                                                        |                                                             |                                                      | 0xFFE2           | 17              |
|                                                                                                        |                                                             |                                                      | 0xFFE0           | 16              |
| See <sup>(6)</sup>                                                                                     |                                                             |                                                      | 0xFFDE to 0xFFC0 | 15 to 0, lowest |

#### **Table 5. Interrupt Sources**

(1) A reset is generated if the CPU tries to fetch instructions from within the module register memory address range (0h to 01FFh) or from within unused address ranges.

(2) Multiple source flags

(3) (non)-maskable: the individual interrupt-enable bit can disable an interrupt event, but the general interrupt enable cannot.

(4) Interrupt flags are located in the module.

(5) All eight interrupt flags P1IFG.0 to P1IFG.7 are implemented while four are connected to pins.

(6) The interrupt vectors at addresses 0xFFDE to 0xFFC0 are not used in this device and can be used for regular program code if necessary.



03h

#### **Special Function Registers**

Most interrupt and module enable bits are collected into the lowest address space. Special function register bits not allocated to a functional purpose are not physically present in the device. Simple software access is provided with this arrangement.

| Legend | rw:       | Bit can be read and written.                            |
|--------|-----------|---------------------------------------------------------|
|        | rw-0,1:   | Bit can be read and written. It is reset or set by PUC. |
|        | rw-(0,1): | Bit can be read and written. It is reset or set by POR. |
|        |           | SFR bit is not present in device.                       |

#### Table 6. Interrupt Enable Register 1 and 2

| Address | 7                                                                                                                                      | 6              | 5            | 4     | 3 | 2 | 1    | 0     |  |
|---------|----------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------|-------|---|---|------|-------|--|
| 00h     |                                                                                                                                        |                | ACCVIE       | NMIIE |   |   | OFIE | WDTIE |  |
|         |                                                                                                                                        |                | rw-0         | rw-0  |   |   | rw-0 | rw-0  |  |
| WDTIE   | Watchdog Timer interrupt enable. Inactive if watchdog mode is selected. Active if Watchdog Timer is configured in interval timer mode. |                |              |       |   |   |      |       |  |
| OFIE    | Oscillator fault i                                                                                                                     | nterrupt enabl | e. Set to 0. |       |   |   |      |       |  |
| NMIIE   | (Non)maskable                                                                                                                          | interrupt enab | ble          |       |   |   |      |       |  |
| ACCVIE  | Flash access violation interrupt enable                                                                                                |                |              |       |   |   |      |       |  |
| Address | 7                                                                                                                                      | 6              | 5            | 4     | 3 | 2 | 1    | 0     |  |

| Audress | / | 0 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---|---|---|---|---|---|---|---|
| 01h     |   |   |   |   |   |   |   |   |
|         |   |   |   |   |   |   |   |   |

#### Table 7. Interrupt Flag Register 1 and 2

| Address | 7                                                                                                                                                                                             | 6                  | 5                          | 4                 | 3                 | 2              | 1                         | 0      |  |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------|-------------------|-------------------|----------------|---------------------------|--------|--|
| 02h     |                                                                                                                                                                                               |                    |                            | NMIIFG            | RSTIFG            | PORIFG         | OFIFG                     | WDTIFG |  |
|         |                                                                                                                                                                                               |                    |                            | rw-0              | rw-(0)            | rw-(1)         | rw-1                      | rw-(0) |  |
| WDTIFG  | Set on watchdog timer overflow (in watchdog mode) or security key violation.<br>Reset on V <sub>CC</sub> power-on or a reset condition at the $\overline{\text{RST}}$ /NMI pin in reset mode. |                    |                            |                   |                   |                |                           |        |  |
| OFIFG   | Flag set on osc                                                                                                                                                                               | illator fault. The | XIN/XOUT pins              | s are not availab | le as device ter  | minals.        |                           |        |  |
| PORIFG  | Power-On Rese                                                                                                                                                                                 | et interrupt flag. | Set on V <sub>CC</sub> pov | ver-up.           |                   |                |                           |        |  |
| RSTIFG  | External reset in                                                                                                                                                                             | nterrupt flag. Se  | et on a reset cor          | ndition at RST/N  | MI pin in reset r | node. Reset on | V <sub>CC</sub> power-up. |        |  |
| NMIIFG  | Set by RST/NMI pin                                                                                                                                                                            |                    |                            |                   |                   |                |                           |        |  |
| Address | 7                                                                                                                                                                                             | 6                  | 5                          | 4                 | 3                 | 2              | 1                         | 0      |  |

#### SLAS863-AUGUST 2012

### **Memory Organization**

| , ,                                                   |                              |                                                       |  |  |  |
|-------------------------------------------------------|------------------------------|-------------------------------------------------------|--|--|--|
|                                                       |                              | MSP430G2230                                           |  |  |  |
| Memory<br>Main: interrupt vector<br>Main: code memory | Size<br>Flash<br>Flash       | 2KB Flash<br>0xFFFF-0xFFC0<br>0xFFFF-0xF800           |  |  |  |
| Information memory                                    | Size<br>Flash                | 256 Byte<br>0x10FF - 0x1000                           |  |  |  |
| RAM                                                   | Size                         | 128 Byte<br>0x027F - 0x0200                           |  |  |  |
| Peripherals                                           | 16-bit<br>8-bit<br>8-bit SFR | 0x01FF - 0x0100<br>0x00FF - 0x0010<br>0x000F - 0x0000 |  |  |  |

### Table 8. Memory Organization

### **Flash Memory**

The flash memory can be programmed by the Spy-Bi-Wire or JTAG port, or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and four segments of information memory (A to D) of 64 bytes each. Each segment in main memory is 512 bytes in size.
- Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments A to D can be erased individually, or as a group with segments 0 to n. Segments A to D are also called *information memory*.
- Segment A contains calibration data. After reset segment A is protected against programming and erasing. It can be unlocked but care should be taken not to erase this segment if the device-specific calibration data is required.



### Peripherals

Peripherals are connected to the CPU through data, address, and control buses and can be handled using all instructions. For complete module descriptions, see the *MSP430x2xx Family User's Guide* (SLAU144).

#### **Oscillator and System Clock**

The clock system is supported by the basic clock module that includes support for a 32768-Hz watch crystal oscillator, an internal very-low-power low-frequency oscillator and an internal digitally-controlled oscillator (DCO). The basic clock module is designed to meet the requirements of both low system cost and low power consumption. The internal DCO provides a fast turn-on clock source and stabilizes in less than 1 µs. The basic clock module provides the following clock signals:

- Auxiliary clock (ACLK), sourced either from a 32768-Hz watch crystal or the internal LF (VLOCLK) oscillator.
- Main clock (MCLK), the system clock used by the CPU.
- Sub-Main clock (SMCLK), the sub-system clock used by the peripheral modules.

#### NOTE

The LFXT1 oscillator is not available. LFXT1Sx bits of the BCSCTL3 register should be configured to use VLOCLK (see the *MSP430x2xx Family User's Guide* (SLAU144)).

|                  |                         |      | ,       |
|------------------|-------------------------|------|---------|
| DCO<br>FREQUENCY | CALIBRATION<br>REGISTER | SIZE | ADDRESS |
| 1 MHz            | CALBC1_1MHZ             | byte | 010FFh  |
|                  | CALDCO_1MHZ             | byte | 010FEh  |
|                  | CALBC1_8MHZ             | byte | 010FDh  |
| 8 MHz            | CALDCO_8MHZ             | byte | 010FCh  |
| 12 MHz           | CALBC1_12MHZ            | byte | 010FBh  |
|                  | CALDCO_12MHZ            | byte | 010FAh  |
| 16 MU7           | CALBC1_16MHZ            | byte | 010F9h  |
| 16 MHz           | CALDCO_16MHZ            | byte | 010F8h  |

#### Table 9. DCO Calibration Data (Provided From Factory in Flash Information Memory Segment A)

#### Brownout

The brownout circuit is implemented to provide the proper internal reset signal to the device during power on and power off.

### Digital I/O

There are four pins of one 8-bit I/O port implemented—port P1:

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt condition is possible.
- Edge-selectable interrupt input capability for all the four bits of port P1.
- Read/write access to port-control registers is supported by all instructions.
- Each I/O has an individually programmable pullup/pulldown resistor.

## Texas Instruments

## Watchdog Timer (WDT+)

The primary function of the watchdog timer (WDT+) module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be disabled or configured as an interval timer and can generate interrupts at selected time intervals.

### Timer\_A2

Timer\_A2 is a 16-bit timer/counter with two capture/compare registers. Timer\_A2 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_A2 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

| INPUT PIN<br>NUMBER | DEVICE INPUT<br>SIGNAL | MODULE          | MODULE<br>BLOCK | MODULE<br>OUTPUT | OUTPUT PIN<br>NUMBER |
|---------------------|------------------------|-----------------|-----------------|------------------|----------------------|
| D                   | SIGNAL                 | INPUT NAME      | BLUCK           | SIGNAL           | D                    |
| -                   | TACLK                  | TACLK           | Timer           | NA               |                      |
|                     | ACLK                   | ACLK            |                 |                  |                      |
|                     | SMCLK                  | SMCLK           |                 |                  |                      |
| -                   | TACLK                  | INCLK           |                 |                  |                      |
| -                   | TA0                    | CCI0A           | CCR0            | TA0              |                      |
|                     | ACLK (internal)        | CCI0B           |                 |                  |                      |
|                     | V <sub>SS</sub>        | GND             |                 |                  |                      |
|                     | V <sub>CC</sub>        | V <sub>CC</sub> |                 |                  |                      |
| 2 - P1.2            | TA1                    | CCI1A           | CCR1            | TA1              | 2 - P1.2             |
| 4 - P1.6            | TA1                    | CCI1B           |                 |                  | 4 - P1.6             |
|                     | V <sub>SS</sub>        | GND             |                 |                  |                      |
|                     | V <sub>CC</sub>        | V <sub>CC</sub> |                 |                  |                      |

| Table 10. | Timer      | A2 | Signal  | Connections   |
|-----------|------------|----|---------|---------------|
|           | i iiiici _ |    | orginar | 0011100010113 |



### USI

The universal serial interface (USI) module is used for serial data communication and provides the basic hardware for synchronous communication protocols like SPI and I2C.

### ADC10

The ADC10 module supports fast 10-bit analog-to-digital conversions. The module implements a 10-bit SAR core, sample select control, reference generator, and data transfer controller (DTC) for automatic conversion result handling, allowing ADC samples to be converted and stored without any CPU intervention.

#### **Peripheral File Map**

| ADC10           | ADC control 0            | ADC10CTL0 | 01B0h |
|-----------------|--------------------------|-----------|-------|
|                 | ADC10 control 1          | ADC10CTL1 | 01B2h |
|                 | ADC memory               | ADC10MEM  | 01B4h |
| Timer_A         | Capture/compare register | TACCR1    | 0174h |
|                 | Capture/compare register | TACCR0    | 0172h |
|                 | Timer_A register         | TAR       | 0170h |
|                 | Capture/compare control  | TACCTL1   | 0164h |
|                 | Capture/compare control  | TACCTL0   | 0162h |
|                 | Timer_A control          | TACTL     | 0160h |
|                 | Timer_A interrupt vector | TAIV      | 012Eh |
| Flash Memory    | Flash control 3          | FCTL3     | 012Ch |
|                 | Flash control 2          | FCTL2     | 012Ah |
|                 | Flash control 1          | FCTL1     | 0128h |
| Watchdog Timer+ | Watchdog/timer control   | WDTCTL    | 0120h |

#### **Table 11. Peripherals With Word Access**

#### Table 12. Peripherals With Byte Access

| ADC10               | Analog Enable                 | ADC10AE  | 04Ah |
|---------------------|-------------------------------|----------|------|
| USI                 | USI control 0                 | USICTL0  | 078h |
|                     | USI control 1                 | USICTL1  | 079h |
|                     | USI clock control             | USICKCTL | 07Ah |
|                     | USI bit counter               | USICNT   | 07Bh |
|                     | USI shift register            | USISR    | 07Ch |
| Basic Clock System+ | Basic clock system control 3  | BCSCTL3  | 053h |
|                     | Basic clock system control 2  | BCSCTL2  | 058h |
|                     | Basic clock system control 1  | BCSCTL1  | 057h |
|                     | DCO clock frequency control   | DCOCTL   | 056h |
| Port P1             | Port P1 resistor enable       | P1REN    | 027h |
|                     | Port P1 selection             | P1SEL    | 026h |
|                     | Port P1 interrupt enable      | P1IE     | 025h |
|                     | Port P1 interrupt edge select | P1IES    | 024h |
|                     | Port P1 interrupt flag        | P1IFG    | 023h |
|                     | Port P1 direction             | P1DIR    | 022h |
|                     | Port P1 output                | P1OUT    | 021h |
|                     | Port P1 input                 | P1IN     | 020h |
| Special Function    | SFR interrupt flag 2          | IFG2     | 003h |
|                     | SFR interrupt flag 1          | IFG1     | 002h |
|                     | SFR interrupt enable 2        | IE2      | 001h |
|                     | SFR interrupt enable 1        | IE1      | 000h |

www.ti.com

### Absolute Maximum Ratings<sup>(1)</sup>

|                  | Voltage applied at $V_{CC}$ to $V_{SS}$   |                                   | -0.3 V to 4.1 V |
|------------------|-------------------------------------------|-----------------------------------|-----------------|
|                  | Voltage applied to any pin <sup>(2)</sup> | -0.3 V to V <sub>CC</sub> + 0.3 V |                 |
|                  | Diode current at any device terminal      | ±2 mA                             |                 |
| -                | Others and the sector (3)                 | Unprogrammed device               | -55°C to 150°C  |
| T <sub>stg</sub> | Storage temperature <sup>(3)</sup>        | Programmed device                 | -40°C to 150°C  |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages referenced to V<sub>SS</sub>. The JTAG fuse-blow voltage, V<sub>FB</sub>, is allowed to exceed the absolute maximum rating. The voltage is applied to the TEST pin when blowing the JTAG fuse.

(3) Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

### **Recommended Operating Conditions**

|                     |                                                                |                                                       | MIN | NOM | MAX | UNIT |
|---------------------|----------------------------------------------------------------|-------------------------------------------------------|-----|-----|-----|------|
| V                   | Cupply veltage                                                 | During program execution                              | 1.8 |     | 3.6 | V    |
| V <sub>CC</sub>     | Supply voltage                                                 | During flash program/erase                            | 2.2 |     | 3.6 | v    |
| V <sub>SS</sub>     | Supply voltage                                                 |                                                       |     | 0   |     | V    |
| T <sub>A</sub>      | Operating free-air temperature                                 | ire                                                   |     |     | 125 | °C   |
|                     |                                                                | V <sub>CC</sub> = 1.8 V,<br>Duty cycle = 50% ± 10%    | dc  |     | 6   |      |
| f <sub>SYSTEM</sub> | Processor frequency (maximum MCLK frequency) <sup>(1)(2)</sup> | $V_{CC} = 2.7 \text{ V},$<br>Duty cycle = 50% ± 10%   | dc  |     | 12  | MHz  |
|                     |                                                                | $V_{CC} \ge 3.3 \text{ V},$<br>Duty cycle = 50% ± 10% | dc  |     | 16  |      |

(1) The MSP430 CPU is clocked directly with MCLK. Both the high and low phase of MCLK must not exceed the pulse width of the specified maximum frequency.

(2) Modules might have a different maximum input clock specification. See the specification of the respective module in this data sheet.



Note: Minimum processor frequency is defined by system clock. Flash program or erase operations require a minimum V<sub>CC</sub> of 2.2 V.







- A. See data sheet for absolute maximum and minimum recommended operating conditions.
- B. Silicon operating life design goal is 10 years at 110°C junction temperature (does not include package interconnect life).
- C. The predicted operating lifetime vs. junction temperature is based on reliability modeling using electromigration as the dominant failure mechanism affecting device wearout for the specific device process and design characteristics.

| Figure 4. | Operating | Life Derating Chart |
|-----------|-----------|---------------------|
|-----------|-----------|---------------------|

|                    |                                                             | MSP430G2230 |       |
|--------------------|-------------------------------------------------------------|-------------|-------|
|                    | THERMAL METRIC <sup>(1)</sup>                               | D           | UNITS |
|                    |                                                             | 8 PINS      |       |
| θ <sub>JA</sub>    | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 101.2       |       |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 42.3        |       |
| θ <sub>JB</sub>    | Junction-to-board thermal resistance <sup>(4)</sup>         | 42.9        | 0000  |
| Ψ <sub>JT</sub>    |                                                             | 4.0         | °C/W  |
| Ψ <sub>JB</sub>    | Junction-to-board characterization parameter <sup>(6)</sup> | 42.2        |       |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | N/A         |       |

#### THERMAL INFORMATION

For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.
 The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

### **Electrical Characteristics**

## Active Mode Supply Current Into $V_{\text{CC}}$ Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                      | PARAMETER                           | TEST CONDITIONS                                                                                                                                      | T <sub>A</sub> | V <sub>cc</sub> | MIN | ТҮР | MAX | UNIT |
|----------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----|-----|-----|------|
|                      |                                     | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 1 \text{ MHz},$                                                                                                    |                | 2.2 V           |     | 220 |     |      |
| I <sub>AM,1MHz</sub> | Active mode (AM)<br>current (1 MHz) | $f_{ACLK} = 0$ Hz,<br>Program executes in flash,<br>BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>CPUOFF = 0, SCG0 = 0,<br>SCG1 = 0, OSCOFF = 0 |                | 3 V             |     | 300 | 390 | μA   |

(1) All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current.



## Typical Characteristics – Active Mode Supply Current (Into V<sub>cc</sub>)

Copyright © 2012, Texas Instruments Incorporated



www.ti.com



www.ti.com

## Low-Power Mode Supply Currents (Into V<sub>cc</sub>) Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

| F                                                                       | PARAMETER                                                                                         | TEST CONDITIONS                                                                                                                                                                              | T <sub>A</sub>                                                 | V <sub>cc</sub> | MIN TYP | MAX | UNIT |
|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------|---------|-----|------|
| I <sub>LPM0,1MHz</sub>                                                  | Low-power mode 0<br>(LPM0) current <sup>(2)</sup>                                                 |                                                                                                                                                                                              | 25°C                                                           | 2.2 V           | 65      |     | μΑ   |
|                                                                         |                                                                                                   | $f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}, f_{DCO} = 1$                                                                                                                                          | 25°C                                                           | _               | 22      | 29  |      |
| I <sub>LPM2</sub>                                                       | Low-power mode 2<br>(LPM2) current <sup>(3)</sup>                                                 | $\label{eq:hardware} \begin{array}{l} MHz, \\ f_{ACLK} = 32,768 \ Hz, \\ BCSCTL1 = CALBC1\_1MHZ, \\ DCOCTL = CALDCO\_1MHZ, \\ CPUOFF = 1, \ SCG0 = 0, \\ SCG1 = 1, \ OSCOFF = 0 \end{array}$ | ,768 Hz,<br>= CALBC1_1MHZ,<br>= CALDCO_1MHZ,<br>= 1, SCG0 = 0, |                 | 46      | μA  |      |
|                                                                         |                                                                                                   | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 MHz,$                                                                                                                                                    | 25°C                                                           |                 | 0.5     | 0.7 |      |
| I <sub>LPM3,VLO</sub> Low-power mode 3<br>(LPM3) current <sup>(3)</sup> | $f_{ACLK}$ from internal LF oscillator<br>(VLO),<br>CPUOFF = 1, SCG0 = 1,<br>SCG1 = 1, OSCOFF = 0 | 125°C                                                                                                                                                                                        | 2.2 V                                                          | 2               | 9.3     | μA  |      |
|                                                                         |                                                                                                   | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$                                                                                                                                            | 25°C                                                           |                 | 0.1     | 0.5 |      |
| I <sub>LPM4</sub>                                                       | Low-power mode 4<br>(LPM4) current <sup>(4)</sup>                                                 | f <sub>ACLK</sub> = 0 Hz,<br>CPUOFF = 1, SCG0 = 1,                                                                                                                                           | 85°C                                                           | 2.2 V           | 0.8     | 1.5 | μA   |
|                                                                         | ()                                                                                                | SCG1 = 1, OSCOFF = 1                                                                                                                                                                         | 125°C                                                          |                 | 2       | 7.1 |      |

All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current. Current for brownout and WDT clocked by SMCLK included. Current for brownout and WDT clocked by ACLK included. (1)

(2)

(3) (4)

Current for brownout included.

www.ti.com

## Schmitt-Trigger Inputs (Port P1)

over recommended ranges of supply voltage and up to operating free-air temperature, T<sub>A</sub> = 105°C (unless otherwise noted)

|                                                         | PARAMETER                                                          | TEST CONDITIONS                                                    | V <sub>cc</sub> | MIN                  | TYP  | MAX                  | UNIT |
|---------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|-----------------|----------------------|------|----------------------|------|
| V                                                       | Desitive going input threshold voltage                             |                                                                    |                 | 0.45 V <sub>CC</sub> |      | 0.75 V <sub>CC</sub> | V    |
| V <sub>IT+</sub> Positive-going input threshold voltage |                                                                    | 3 V                                                                | 1.35            |                      | 2.25 |                      |      |
| VIT- Negative-going inp                                 | Negative going input threshold voltage                             |                                                                    |                 | 0.25 V <sub>CC</sub> |      | 0.55 V <sub>CC</sub> | V    |
|                                                         | Negative-going input threshold voltage                             |                                                                    | 3 V             | 0.75                 |      | 1.65                 | v    |
| V <sub>hys</sub>                                        | Input voltage hysteresis<br>(V <sub>IT+</sub> - V <sub>IT-</sub> ) |                                                                    | 3 V             | 0.3                  |      | 1.0                  | V    |
| R <sub>Pull</sub>                                       | Pullup/pulldown resistor                                           | For pullup: $V_{IN} = V_{SS}$ ,<br>For pulldown: $V_{IN} = V_{CC}$ |                 | 20                   | 35   | 50                   | kΩ   |
| CI                                                      | Input capacitance                                                  | $V_{IN} = V_{SS} \text{ or } V_{CC}$                               |                 |                      | 5    |                      | pF   |

## Leakage Current (Port P1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER              |                                | TEST CONDITIONS | V <sub>cc</sub> | MIN MAX | UNIT |
|------------------------|--------------------------------|-----------------|-----------------|---------|------|
| I <sub>lkg(Px.y)</sub> | High-impedance leakage current |                 | 3 V             | ±120    | nA   |

## **Outputs (Port P1)**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                 | TEST CONDITIONS                     | V <sub>cc</sub> | MIN TYP               | MAX | UNIT |
|-----------------|---------------------------|-------------------------------------|-----------------|-----------------------|-----|------|
| V <sub>OH</sub> | High-level output voltage | $I_{(OHmax)} = -6 \text{ mA}^{(1)}$ | 3 V             | V <sub>CC</sub> - 0.3 |     | V    |
| $V_{OL}$        | Low-level output voltage  | $I_{(OLmax)} = 6 \text{ mA}^{(1)}$  | 3 V             | V <sub>SS</sub> + 0.3 |     | V    |

(1) The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified.

## Output Frequency (Port P1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                         | TEST CONDITIONS                                          | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|-----------------------------------|----------------------------------------------------------|-----------------|-----|-----|-----|------|
| f <sub>Px.y</sub>     | Port output frequency (with load) | $C_L$ = 20 pF, $R_L$ = 1 k $\Omega^{(1)}$ <sup>(2)</sup> | 3 V             |     | 12  |     | MHz  |
| f <sub>Port°CLK</sub> | Clock output frequency            | $C_{L} = 20 \text{ pF}^{(2)}$                            | 3 V             |     | 16  |     | MHz  |

A resistive divider with two 0.5-kΩ resistors between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider.

(2) The output voltage reaches at least 10% and 90%  $V_{CC}$  at the specified toggle frequency.



TEXAS INSTRUMENTS

SLAS863-AUGUST 2012

www.ti.com

### **Typical Characteristics – Outputs**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)





#### SLAS863-AUGUST 2012

## POR/Brownout Reset (BOR)<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                                     | TEST CONDITIONS        | V <sub>cc</sub> | MIN TY                | P MAX  | UNIT |
|-------------------------|---------------------------------------------------------------|------------------------|-----------------|-----------------------|--------|------|
| V <sub>CC(start)</sub>  | See Figure 11                                                 | $dV_{CC}/dt \le 3 V/s$ |                 | 0.7 × V <sub>(E</sub> | 8_IT-) | V    |
| V <sub>(B_IT-)</sub>    | See Figure 11 through Figure 13                               | $dV_{CC}/dt \le 3 V/s$ |                 | 1.3                   | 35 1   | V    |
| V <sub>hys(B_IT-)</sub> | See Figure 11                                                 | $dV_{CC}/dt \le 3 V/s$ |                 | 14                    | 40     | mV   |
| t <sub>d(BOR)</sub>     | See Figure 11                                                 | See <sup>(2)</sup>     |                 |                       | 2000   | μs   |
| t <sub>(reset)</sub>    | Pulse length needed at RST/NMI pin to accept reset internally | See <sup>(2)</sup>     | 3 V             | 2                     |        | μs   |

The current consumption of the brownout module is already included in the  $I_{CC}$  current consumption data. The voltage level  $V_{(B_{\perp}T-)}$  + (1) $V_{hys(B_{IT})}$  is  $\leq 1.8 \text{ V}$ . Minimum and maximum parameters are characterized up to  $T_A = 105^{\circ}C$  unless otherwise noted.

(2)



Figure 11. POR/Brownout Reset (BOR) vs Supply Voltage















### **Main DCO Characteristics**

- All ranges selected by RSELx overlap with RSELx + 1: RSELx = 0 overlaps RSELx = 1, ... RSELx = 14 overlaps RSELx = 15.
- DCO control bits DCOx have a step size as defined by parameter S<sub>DCO</sub>.
- Modulation control bits MODx select how often  $f_{DCO(RSEL,DCO+1)}$  is used within the period of 32 DCOCLK cycles. The frequency  $f_{DCO(RSEL,DCO)}$  is used for the remaining cycles. The frequency is an average equal to:  $f_{DCO(RSEL,DCO)} = \frac{32 \times f_{DCO(RSEL,DCO+1)}}{5}$

 $f_{average} = \frac{DOO(NOL2, DOO)}{MOD \times f_{DCO(RSEL, DCO)} + (32 - MOD) \times f_{DCO(RSEL, DCO+1)}}$ 

## **DCO Frequency**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                                       | TEST CONDITIONS                                     | V <sub>cc</sub> | MIN TYP | MAX  | UNIT  |
|------------------------|-------------------------------------------------|-----------------------------------------------------|-----------------|---------|------|-------|
|                        |                                                 | RSELx < 14                                          |                 | 1.8     | 3.6  |       |
| V <sub>CC</sub>        | Supply voltage                                  | RSELx = 14                                          |                 | 2.2     | 3.6  | V     |
|                        |                                                 | RSELx = 15                                          |                 | 3.0     | 3.6  |       |
| f <sub>DCO(0,0)</sub>  | DCO frequency (0, 0)                            | RSELx = 0, $DCOx = 0$ , $MODx = 0$                  | 3 V             | 0.096   |      | MHz   |
| f <sub>DCO(0,3)</sub>  | DCO frequency (0, 3)                            | RSELx = 0, $DCOx = 3$ , $MODx = 0$                  | 3 V             | 0.12    |      | MHz   |
| f <sub>DCO(1,3)</sub>  | DCO frequency (1, 3)                            | RSELx = 1, $DCOx = 3$ , $MODx = 0$                  | 3 V             | 0.15    |      | MHz   |
| f <sub>DCO(2,3)</sub>  | DCO frequency (2, 3)                            | RSELx = 2, $DCOx = 3$ , $MODx = 0$                  | 3 V             | 0.21    |      | MHz   |
| f <sub>DCO(3,3)</sub>  | DCO frequency (3, 3)                            | RSELx = 3, $DCOx = 3$ , $MODx = 0$                  | 3 V             | 0.30    |      | MHz   |
| f <sub>DCO(4,3)</sub>  | DCO frequency (4, 3)                            | RSELx = 4, $DCOx = 3$ , $MODx = 0$                  | 3 V             | 0.41    |      | MHz   |
| f <sub>DCO(5,3)</sub>  | DCO frequency (5, 3)                            | RSELx = 5, $DCOx = 3$ , $MODx = 0$                  | 3 V             | 0.58    |      | MHz   |
| f <sub>DCO(6,3)</sub>  | DCO frequency (6, 3)                            | RSELx = 6, $DCOx = 3$ , $MODx = 0$                  | 3 V             | 0.80    |      | MHz   |
| f <sub>DCO(7,3)</sub>  | DCO frequency (7, 3)                            | RSELx = 7, $DCOx = 3$ , $MODx = 0$                  | 3 V             | 0.80    | 1.50 | MHz   |
| f <sub>DCO(8,3)</sub>  | DCO frequency (8, 3)                            | RSELx = 8, $DCOx = 3$ , $MODx = 0$                  | 3 V             | 1.6     |      | MHz   |
| f <sub>DCO(9,3)</sub>  | DCO frequency (9, 3)                            | RSELx = 9, $DCOx = 3$ , $MODx = 0$                  | 3 V             | 2.3     |      | MHz   |
| f <sub>DCO(10,3)</sub> | DCO frequency (10, 3)                           | RSELx = 10, DCOx = 3, MODx = 0                      | 3 V             | 3.4     |      | MHz   |
| f <sub>DCO(11,3)</sub> | DCO frequency (11, 3)                           | RSELx = 11, DCOx = 3, MODx = 0                      | 3 V             | 4.25    |      | MHz   |
| f <sub>DCO(12,3)</sub> | DCO frequency (12, 3)                           | RSELx = 12, DCOx = 3, MODx = 0                      | 3 V             | 4.3     | 7.30 | MHz   |
| f <sub>DCO(13,3)</sub> | DCO frequency (13, 3)                           | RSELx = 13, DCOx = 3, MODx = 0                      | 3 V             | 7.8     |      | MHz   |
| f <sub>DCO(14,3)</sub> | DCO frequency (14, 3)                           | RSELx = 14, DCOx = 3, MODx = 0                      | 3 V             | 8.6     | 13.9 | MHz   |
| f <sub>DCO(15,3)</sub> | DCO frequency (15, 3)                           | RSELx = 15, DCOx = 3, MODx = 0                      | 3 V             | 15.25   |      | MHz   |
| f <sub>DCO(15,7)</sub> | DCO frequency (15, 7)                           | RSELx = 15, DCOx = 7, MODx = 0                      | 3 V             | 21      |      | MHz   |
| S <sub>RSEL</sub>      | Frequency step between<br>range RSEL and RSEL+1 | $S_{RSEL} = f_{DCO(RSEL+1,DCO)}/f_{DCO(RSEL,DCO)}$  | 3 V             | 1.35    |      | ratio |
| S <sub>DCO</sub>       | Frequency step between tap DCO and DCO+1        | $S_{DCO} = f_{DCO(RSEL, DCO+1)}/f_{DCO(RSEL, DCO)}$ | 3 V             | 1.08    |      | ratio |
|                        | Duty cycle                                      |                                                     | 3 V             | 50      |      | %     |

STRUMENTS

EXAS



www.ti.com

## Calibrated DCO Frequencies - Tolerance Over Temperature -40°C to 125°C

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                         | TEST CONDITIONS                                                                | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP  | MAX | UNIT |
|-----------------------------------|--------------------------------------------------------------------------------|----------------|-----------------|-----|------|-----|------|
| 1-MHz tolerance over temperature  | BCSCTL1= CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>calibrated at 30°C and 3 V   | -40°C to 125°C | 3 V             | -3  | ±0.5 | 3   | %    |
| 8-MHz tolerance over temperature  | BCSCTL1= CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>calibrated at 30°C and 3 V   | -40°C to 125°C | 3 V             | -3  | ±1.0 | 3   | %    |
| 12-MHz tolerance over temperature | BCSCTL1= CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>calibrated at 30°C and 3 V | -40°C to 125°C | 3 V             | -3  | ±1.0 | 3   | %    |
| 16-MHz tolerance over temperature | BCSCTL1= CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>calibrated at 30°C and 3 V | -40°C to 125°C | 3 V             | -3  | ±2.0 | 3   | %    |

## Calibrated DCO Frequencies - Tolerance Over Supply Voltage $V_{\text{cc}}$

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                      | TEST CONDITIONS                                                                | TA   | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|--------------------------------|--------------------------------------------------------------------------------|------|-----------------|-----|-----|-----|------|
| 1-MHz tolerance over $V_{CC}$  | BCSCTL1= CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>calibrated at 30°C and 3 V   | 25°C | 1.8 V to 3.6 V  | -3  | ±2  | +3  | %    |
| 8-MHz tolerance over $V_{CC}$  | BCSCTL1= CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>calibrated at 30°C and 3 V   | 25°C | 1.8 V to 3.6 V  | -3  | ±2  | +3  | %    |
| 12-MHz tolerance over $V_{CC}$ | BCSCTL1= CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>calibrated at 30°C and 3 V | 25°C | 2.2 V to 3.6 V  | -3  | ±2  | +3  | %    |
| 16-MHz tolerance over $V_{CC}$ | BCSCTL1= CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>calibrated at 30°C and 3 V | 25°C | 3 V to 3.6 V    | -6  | ±2  | +3  | %    |

### **Calibrated DCO Frequencies - Overall Tolerance**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                | TEST CONDITIONS                                                                | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|--------------------------|--------------------------------------------------------------------------------|----------------|-----------------|-----|-----|-----|------|
| 1-MHz tolerance overall  | BCSCTL1= CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>calibrated at 30°C and 3 V   | -40°C to 85°C  | 1.8 V to 3.6 V  | -5  | ±2  | +5  | %    |
| 8-MHz tolerance overall  | BCSCTL1= CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>calibrated at 30°C and 3 V   | -40°C to 85°C  | 1.8 V to 3.6 V  | -5  | ±2  | +5  | %    |
| 12-MHz tolerance overall | BCSCTL1= CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>calibrated at 30°C and 3 V | -40°C to 85°C  | 2.2 V to 3.6 V  | -5  | ±2  | +5  | %    |
| 16-MHz tolerance overall | BCSCTL1= CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>calibrated at 30°C and 3 V | -40°C to 85°C  | 3 V to 3.6 V    | -6  | ±3  | +6  | %    |

TEXAS INSTRUMENTS

www.ti.com

SLAS863-AUGUST 2012

## Wake-Up From Lower-Power Modes (LPM3/4)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                   | TEST CONDITIONS                                  | V <sub>cc</sub> | MIN | TYP               | MAX | UNIT |
|-------------------------|---------------------------------------------|--------------------------------------------------|-----------------|-----|-------------------|-----|------|
|                         |                                             | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ   |                 |     | 2                 |     |      |
|                         | DCO clock wake-up time                      | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ   | 2.2 V/3 V       | 1.5 |                   |     |      |
| t <sub>DCO,LPM3/4</sub> | from LPM3/4 <sup>(1)</sup>                  | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ |                 |     | 1                 |     | μs   |
|                         |                                             | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ | 3 V             |     | 1                 |     |      |
| t <sub>CPU,LPM3/4</sub> | CPU wake-up time from LPM3/4 <sup>(2)</sup> |                                                  |                 |     | MCLK +<br>(LPM3/4 |     |      |

(1) The DCO clock wake-up time is measured from the edge of an external wake-up signal (for example, port interrupt) to the first clock edge observable externally on a clock pin (MCLK or SMCLK).

(2) Parameter applicable only if DCOCLK is used for MCLK.

## Typical Characteristics – DCO Clock Wake-Up Time From LPM3/4





www.ti.com

## Internal Very-Low-Power Low-Frequency Oscillator (VLO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                         | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP | MAX | UNIT  |
|-----------------------|---------------------------------------------------|----------------|-----------------|-----|-----|-----|-------|
| ٤                     | V/I O frequency                                   | -40°C to 85°C  | 3 V             | 4   | 12  | 20  | kHz   |
| <sup>T</sup> VLO      | VLO frequency                                     | 125°C          | 3 V             |     |     | 23  | NI IZ |
| df <sub>VLO</sub> /dT | VLO frequency temperature drift <sup>(1)</sup>    | -40°C to 85°C  | 3 V             |     | 0.5 |     | %/°C  |
| $df_{VLO}/dV_{CC}$    | VLO frequency supply voltage drift <sup>(2)</sup> | 25°C           | 1.8 V to 3.6 V  |     | 4   |     | %/V   |

(1) Calculated using the box method: (MAX(-40 to  $85^{\circ}$ C) – MIN(-40 to  $85^{\circ}$ C)) / MIN(-40 to  $85^{\circ}$ C) / ( $85^{\circ}$ C – (–40°C))

(2) Calculated using the box method: (MAX(1.8 to 3.6 V) – MIN(1.8 to 3.6 V)) / MIN(1.8 to 3.6 V) / (3.6 V – 1.8 V)

## Timer\_A

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER               | TEST CONDITIONS                                                     | Vcc | MIN | ΤΥΡ ΜΑ          | X UNIT |
|---------------------|-------------------------|---------------------------------------------------------------------|-----|-----|-----------------|--------|
| f <sub>TA</sub>     | Timer_A clock frequency | Internal: SMCLK<br>External: TACLK, INCLK<br>Duty cycle = 50% ± 10% |     |     | <b>f</b> SYSTEM | MHz    |
| t <sub>TA,cap</sub> | Timer_A capture timing  | TAx                                                                 | 3 V | 20  |                 | ns     |

### **USI, Universal Serial Interface**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                               | TEST CONDITIONS                                                                                                     | V <sub>cc</sub> | MIN             | TYP             | MAX                   | UNIT |
|-------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|-----------------------|------|
| f <sub>USI</sub>        | USI clock frequency                     | External: SCLK,                                                                                                     |                 |                 | <b>f</b> SYSTEM |                       | MHz  |
| V <sub>OL,I2</sub><br>C | Low-level output voltage on SDA and SCL | Duty cycle = 50% $\pm$ 10%,<br>SPI slave mode USI module in I <sup>2</sup> C mode,<br>I <sub>(OLmax)</sub> = 1.5 mA | 3 V             | V <sub>SS</sub> |                 | V <sub>SS</sub> + 0.4 | V    |

## Typical Characteristics, USI Low-Level Output Voltage on SDA and SCL





## 10-Bit ADC, Power Supply and Input Range Conditions

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                     | PARAMETER                                                             | TEST CONDITIONS                                                                                                                                          | V <sub>cc</sub> | MIN | TYP  | MAX             | UNIT |
|---------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|-----------------|------|
| V <sub>CC</sub>     | Analog supply voltage                                                 | V <sub>SS</sub> = 0 V                                                                                                                                    |                 | 2.2 |      | 3.6             | V    |
| V <sub>Ax</sub>     | Analog input voltage <sup>(2)</sup>                                   | All Ax terminals, Analog inputs<br>selected in ADC10AE register                                                                                          | 3 V             | 0   |      | V <sub>CC</sub> | V    |
| I <sub>ADC10</sub>  | ADC10 supply current <sup>(3)</sup>                                   |                                                                                                                                                          | 3 V             |     | 0.6  |                 | mA   |
|                     | Reference supply current,                                             | $f_{ADC10CLK} = 5.0 \text{ MHz},$<br>ADC10ON = 0, REF2_5V = 0,<br>REFON = 1, REFOUT = 0                                                                  | 2.14            |     | 0.25 |                 | 0    |
| I <sub>REF+</sub>   | Reference supply current,<br>reference buffer disabled <sup>(4)</sup> | $\label{eq:ADC10CLK} \begin{array}{l} f_{ADC10CLK} = 5.0 \mbox{ MHz}, \\ ADC10ON = 0, \mbox{ REF2}_5V = 1, \\ \mbox{ REFON = 1, REFOUT = 0} \end{array}$ | 3 V             |     | 0.25 |                 | mA   |
| I <sub>REFB,0</sub> | Reference buffer supply current with ADC10SR $= 0^{(4)}$              |                                                                                                                                                          | 3 V             |     | 1.1  |                 | mA   |
| I <sub>REFB,1</sub> | Reference buffer supply current with ADC10SR = $1^{(4)}$              |                                                                                                                                                          | 3 V             |     | 0.5  |                 | mA   |
| CI                  | Input capacitance                                                     | Only one terminal Ax can be selected at one time                                                                                                         | 3 V             |     |      | 27              | pF   |
| R <sub>I</sub>      | Input MUX ON resistance                                               | $0 V \le V_{Ax} \le V_{CC}$                                                                                                                              | 3 V             |     | 1000 |                 | Ω    |

(1)

The leakage current is defined in the leakage current table with Px.y/Ax parameter. The analog input voltage range must be within the selected reference voltage range  $V_{R+}$  to  $V_{R-}$  for valid conversion results.

(2) (3) (4) The internal reference supply current is supplied by terminal V<sub>CC</sub>. Consumption is independent of the ADC10ON control bit, unless a conversion is active. The REFON bit enables the built-in reference to settle before starting an A/D conversion.





#### www.ti.com

## 10-Bit ADC, Built-In Voltage Reference

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                       | TEST CONDITIONS                                                                                                                                                                                        | V <sub>cc</sub> | MIN  | TYP | MAX  | UNIT       |
|-----------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----|------|------------|
| V                     | Positive built-in reference                                     | $I_{VREF+} \le 1 \text{ mA}, \text{REF2}_5\text{V} = 0$                                                                                                                                                |                 | 2.2  |     |      | V          |
| V <sub>CC,REF+</sub>  | analog supply voltage range                                     | $I_{VREF+} \le 1 \text{ mA}, \text{REF2}_5\text{V} = 1$                                                                                                                                                |                 | 3    |     |      | v          |
| V                     | Positive built-in reference                                     | $I_{VREF+} \le I_{VREF+}$ max, REF2_5V = 0                                                                                                                                                             | 3 V             | 1.4  | 1.5 | 1.59 | V          |
| V <sub>REF+</sub>     | voltage                                                         | $I_{VREF+} \le I_{VREF+}$ max, REF2_5V = 1                                                                                                                                                             | 3 V             | 2.34 | 2.5 | 2.65 | v          |
| I <sub>LD,VREF+</sub> | Maximum VREF+ load<br>current                                   | See <sup>(1)</sup>                                                                                                                                                                                     | 3 V             |      |     | ±1   | mA         |
|                       |                                                                 | $\begin{split} I_{VREF+} &= 500 \; \mu A \pm 100 \; \mu A, \\ Analog input voltage \; V_{Ax} \not\approx 0.75 \; V, \\ REF2\_5V &= 0 \end{split}$                                                      | 3 V             |      |     | ±2   | LSB        |
|                       | VREF+ load regulation                                           | $I_{VREF+} = 500 \ \mu A \pm 100 \ \mu A$ ,<br>Analog input voltage $V_{Ax} \neq 1.25 \ V$ ,<br>REF2_5V = 1                                                                                            | 3 V             |      |     | ±2   | LOD        |
|                       | V <sub>REF+</sub> load regulation response time                 | $\begin{split} &I_{VREF+} = 100 \; \mu A {\rightarrow} 900 \; \mu A, \\ &V_{Ax} \neq 0.5 \times VREF+, \\ & \text{Error of conversion result} \leq 1 \; \text{LSB}, \\ &ADC10SR = 0^{(1)} \end{split}$ | 3 V             |      |     | 400  | ns         |
| C <sub>VREF+</sub>    | Maximum capacitance at<br>pin VREF+                             | $I_{VREF+} \le \pm 1$ mA, REFON = 1, REFOUT = 1 <sup>(1)</sup>                                                                                                                                         | 3 V             |      |     | 100  | pF         |
| TC <sub>REF+</sub>    | Temperature coefficient                                         | $I_{VREF+}$ = const with 0 mA ≤ $I_{VREF+}$ ≤ 1 mA                                                                                                                                                     | 3 V             |      |     | ±190 | ppm/<br>°C |
| t <sub>REFON</sub>    | Settling time of internal<br>reference voltage to 99.9%<br>VREF | $I_{VREF*} = 0.5 \text{ mA}, \text{REF2}_5\text{V} = 0, \text{REFON} = 0 \rightarrow 1^{(1)}$                                                                                                          | 3.6 V           |      |     | 30   | μs         |
| t <sub>REFBURST</sub> | Settling time of reference buffer to 99.9% VREF                 | $I_{VREF+} = 0.5 \text{ mA},$<br>REF2_5V = 1, REFON = 1,<br>REFBURST = 1, ADC10SR = 0 <sup>(1)</sup>                                                                                                   | 3 V             |      |     | 2    | μs         |

(1) Minimum and maximum parameters are characterized up to  $T_A = 105^{\circ}C$ , unless otherwise noted.

#### SLAS863-AUGUST 2012

### 10-Bit ADC, External Reference<sup>(1)</sup>

over recommended ranges of supply voltage and up to operating free-air temperature,  $T_A = 105^{\circ}C$  (unless otherwise noted)

| PARAMETER                                |                                                                                     | TEST CONDITIONS                                                                              | V <sub>CC</sub> MIN TYI |     | TYP | MAX             | UNIT |
|------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------|-----|-----|-----------------|------|
| VEDEE. Positive external reference input |                                                                                     | VEREF+ > VEREF–,<br>SREF1 = 1, SREF0 = 0                                                     |                         | 1.4 |     | V <sub>CC</sub> | M    |
| VEREF+                                   | voltage range <sup>(2)</sup>                                                        | VEREF- $\leq$ VEREF+ $\leq$ V <sub>CC</sub> - 0.15 V,<br>SREF1 = 1, SREF0 = 1 <sup>(3)</sup> |                         | 1.4 |     | 3               | V    |
| VEREF-                                   | Negative external reference input voltage range <sup>(4)</sup>                      | VEREF+ > VEREF-                                                                              |                         | 0   |     | 1.2             | V    |
| ΔVEREF                                   | Differential external reference<br>input voltage range,<br>ΔVEREF = VEREF+ – VEREF– | VEREF+ > VEREF- <sup>(5)</sup>                                                               |                         | 1.4 |     | V <sub>CC</sub> | V    |
| 1                                        |                                                                                     | $0 V \le VEREF + \le V_{CC}$ ,<br>SREF1 = 1, SREF0 = 0                                       | 3 V                     |     | ±1  |                 |      |
| IVEREF+                                  | Static input current into VEREF+                                                    | $0 V \le VEREF + \le V_{CC} - 0.15 V \le 3 V$ ,<br>SREF1 = 1, SREF0 = 1 <sup>(3)</sup>       | 3 V                     |     | 0   |                 | μA   |
| I <sub>VEREF-</sub>                      | Static input current into VEREF-                                                    | $0 V \leq VEREF - \leq V_{CC}$                                                               | 3 V                     |     | ±1  |                 | μA   |

(1) The external reference is used during conversion to charge and discharge the capacitance array. The input capacitance, C<sub>I</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 10-bit accuracy.

(2) The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.

(3) Under this condition the external reference is internally buffered. The reference buffer is active and requires the reference buffer supply current I<sub>REFB</sub>. The current consumption can be limited to the sample and conversion period with REBURST = 1.

(4) The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.

(5) The accuracy limits the minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.

### **10-Bit ADC, Timing Parameters**

over recommended ranges of supply voltage and up to operating free-air temperature,  $T_A = 105^{\circ}C$  (unless otherwise noted)

|                       | PARAMETER                              | TEST CONDITION                                                               | ONS                                                             | V <sub>cc</sub> | MIN  | TYP                        | MAX  | UNIT  |
|-----------------------|----------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------|------|----------------------------|------|-------|
| £                     | ADC10 input clock                      | For specified performance of                                                 | ADC10SR = 0                                                     | 3 V             | 0.45 |                            | 6.3  | MHz   |
| TADC10CLK             | frequency                              | ADC10 linearity parameters                                                   | ADC10SR = 1                                                     | 3 V             | 0.45 |                            | 1.5  | IVITZ |
| f <sub>ADC10OSC</sub> | ADC10 built-in oscillator<br>frequency | ADC10DIVx = 0, ADC10SSEL;<br>f <sub>ADC10CLK</sub> = f <sub>ADC10OSC</sub>   | ADC10DIVx = 0, ADC10SSELx = 0,<br>$f_{ADC10CLK} = f_{ADC10OSC}$ |                 | 3.7  |                            | 6.3  | MHz   |
|                       |                                        | ADC10 built-in oscillator, ADC <sup>2</sup><br>$f_{ADC10CLK} = f_{ADC10OSC}$ | 10SSELx = 0,                                                    | 3 V             | 2.06 |                            | 3.51 |       |
| t <sub>CONVERT</sub>  | Conversion time                        | f <sub>ADC10CLK</sub> from ACLK, MCLK, or SMCLK:<br>ADC10SSELx ≠ 0           |                                                                 |                 | =    | 13 ×<br>C10DIV<br>ADC10CLK |      | μs    |
| t <sub>ADC10ON</sub>  | Turn-on settling time of the ADC       | (1)                                                                          |                                                                 |                 |      |                            | 100  | ns    |

The condition is that the error in a conversion started after t<sub>ADC10ON</sub> is less than ±0.5 LSB. The reference and input signal are already settled.

### **10-Bit ADC, Linearity Parameters**

over recommended ranges of supply voltage and up to operating free-air temperature,  $T_A = 105^{\circ}C$  (unless otherwise noted)

|         | PARAMETER                    | TEST CONDITIONS                     | V <sub>cc</sub> | MIN TYP | MAX | UNIT |
|---------|------------------------------|-------------------------------------|-----------------|---------|-----|------|
| EI      | Integral linearity error     |                                     | 3 V             |         | ±1  | LSB  |
| $E_D$   | Differential linearity error |                                     | 3 V             |         | ±1  | LSB  |
| Eo      | Offset error                 | Source impedance $R_S < 100 \Omega$ | 3 V             |         | ±1  | LSB  |
| $E_{G}$ | Gain error                   |                                     | 3 V             | ±1.1    | ±2  | LSB  |
| ET      | Total unadjusted error       |                                     | 3 V             | ±2      | ±5  | LSB  |



www.ti.com

### 10-Bit ADC, Temperature Sensor and Built-In V<sub>MID</sub>

over recommended ranges of supply voltage and up to operating free-air temperature,  $T_A = 105^{\circ}C$  (unless otherwise noted)

|                             | PARAMETER                                                     | TEST CONDITIONS                                                             | V <sub>cc</sub> | MIN TYP | MAX | UNIT  |
|-----------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------|---------|-----|-------|
| I <sub>SENSOR</sub>         | Temperature sensor supply current <sup>(1)</sup>              | $\begin{array}{l} REFON = 0, \ INCHx = 0Ah, \\ T_A = 25^\circC \end{array}$ | 3 V             | 60      | )   | μA    |
| TC <sub>SENSOR</sub>        |                                                               | $ADC10ON = 1$ , $INCHx = 0Ah^{(2)}$                                         | 3 V             | 3.55    | 5   | mV/°C |
| t <sub>Sensor(sample)</sub> | Sample time required if channel 10 is selected <sup>(3)</sup> | ADC10ON = 1, INCHx = 0Ah,<br>Error of conversion result $\leq$ 1 LSB        | 3 V             | 30      |     | μs    |
| I <sub>VMID</sub>           | Current into divider at channel 11                            | ADC10ON = 1, $INCHx = 0Bh$                                                  | 3 V             |         | (4) | μA    |
| V <sub>MID</sub>            | V <sub>CC</sub> divider at channel 11                         | ADC10ON = 1, INCHx = 0Bh,<br>V <sub>MID</sub> $\neq$ 0.5 x V <sub>CC</sub>  | 3 V             | 1.5     | 5   | V     |
| t <sub>VMID(sample)</sub>   | Sample time required if channel 11 is selected <sup>(5)</sup> | ADC10ON = 1, INCHx = 0Bh,<br>Error of conversion result $\leq$ 1 LSB        | 3 V             | 1220    |     | ns    |

The sensor current I<sub>SENSOR</sub> is consumed if (ADC10ON = 1 and REFON = 1) or (ADC10ON = 1 and INCH = 0Ah and sample signal is (1)high). When REFON = 1, I<sub>SENSOR</sub> is included in I<sub>REF+</sub>. When REFON = 0, I<sub>SENSOR</sub> applies during conversion of the temperature sensor input (INCH = 0Ah).

The following formula can be used to calculate the temperature sensor output voltage: (2)

V<sub>Sensor,typ</sub> = TC<sub>Sensor</sub> (273 + T [°C] ) + V<sub>Offset,sensor</sub> [mV] or

 $V_{\text{Sensor,typ}} = \text{TC}_{\text{Sensor}} \text{T} [^{\circ}\text{C}] + V_{\text{Sensor}}(\text{T}_{\text{A}} = 0^{\circ}\text{C}) [\text{mV}]$ The typical equivalent impedance of the sensor is 51 k $\Omega$ . The sample time required includes the sensor-on time t<sub>SENSOR(on)</sub>. No additional current is needed. The V<sub>MID</sub> is used during sampling.

(4)

(5) The on-time t<sub>VMID(on)</sub> is included in the sampling time t<sub>VMID(sample)</sub>; no additional on time is needed.

## Flash Memory<sup>(1)</sup>

over recommended ranges of supply voltage and up to operating free-air temperature,  $T_A = 105^{\circ}C$  (unless otherwise noted)

|                            | PARAMETER                                           | TEST CONDITIONS                           | V <sub>cc</sub> | MIN             | TYP             | MAX | UNIT             |
|----------------------------|-----------------------------------------------------|-------------------------------------------|-----------------|-----------------|-----------------|-----|------------------|
| V <sub>CC(PGM/ERASE)</sub> | Program and erase supply voltage                    |                                           |                 | 2.2             |                 | 3.6 | V                |
| f <sub>FTG</sub>           | Flash timing generator frequency                    |                                           |                 | 257             |                 | 476 | kHz              |
| I <sub>PGM</sub>           | Supply current from V <sub>CC</sub> during program  |                                           | 3 V             |                 | 1               | 5   | mA               |
| I <sub>ERASE</sub>         | Supply current from V <sub>CC</sub> during erase    |                                           | 3 V             |                 | 1               | 7   | mA               |
| t <sub>CPT</sub>           | Cumulative program time <sup>(2)</sup>              |                                           | 2.2 V/3.6 V     |                 |                 | 10  | ms               |
| t <sub>CMErase</sub>       | Cumulative mass erase time                          |                                           | 2.2 V/3.6 V     | 20              |                 |     | ms               |
|                            | Program/erase endurance                             | $-40^{\circ}C \le T_{J} \le 105^{\circ}C$ |                 | 10 <sup>4</sup> | 10 <sup>5</sup> |     | cycles           |
| t <sub>Retention</sub>     | Data retention duration                             | $T_J = 25^{\circ}C$                       |                 | 15              |                 |     | years            |
| t <sub>Word</sub>          | Word or byte program time                           | See <sup>(3)</sup>                        |                 |                 | 30              |     | t <sub>FTG</sub> |
| t <sub>Block, 0</sub>      | Block program time for first byte or word           | See <sup>(3)</sup>                        |                 |                 | 25              |     | t <sub>FTG</sub> |
| t <sub>Block, 1-63</sub>   | Block program time for each additional byte or word | See <sup>(3)</sup>                        |                 |                 | 18              |     | t <sub>FTG</sub> |
| t <sub>Block, End</sub>    | Block program end-sequence wait time                | See (3)                                   |                 |                 | 6               |     | t <sub>FTG</sub> |
| t <sub>Mass Erase</sub>    | Mass erase time                                     | See <sup>(3)</sup>                        |                 |                 | 10593           |     | t <sub>FTG</sub> |
| t <sub>Seg Erase</sub>     | Segment erase time                                  | See <sup>(3)</sup>                        |                 |                 | 4819            |     | t <sub>FTG</sub> |

Additional flash retention documentation located in application report SLAA392. (1)

The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming (2)methods: individual word/byte write and block write modes.

(3) These values are hardwired into the Flash Controller's state machine ( $t_{FTG} = 1/f_{FTG}$ ).

### RAM

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                   | TEST CONDITIONS | MIN MAX | UNIT |
|---------------------|---------------------------------------------|-----------------|---------|------|
| V <sub>(RAMh)</sub> | RAM retention supply voltage <sup>(1)</sup> | CPU halted      | 1.6     | V    |

This parameter defines the minimum supply voltage V<sub>CC</sub> when the data in RAM remains unchanged. No program execution should (1)happen during this supply voltage condition.

SLAS863-AUGUST 2012

### Spy-Bi-Wire Interface

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                                                | TEST CONDITIONS                        | V <sub>cc</sub> | MIN   | TYP | MAX | UNIT |
|-----------------------|------------------------------------------------------------------------------------------|----------------------------------------|-----------------|-------|-----|-----|------|
| f <sub>SBW</sub>      | Spy-Bi-Wire input frequency                                                              |                                        | 2.2 V/3 V       | 0     |     | 20  | MHz  |
| t <sub>SBW,Low</sub>  | Spy-Bi-Wire low clock pulse length                                                       |                                        | 2.2 V/3 V       | 0.025 |     | 15  | μs   |
| t <sub>SBW,En</sub>   | Spy-Bi-Wire enable time<br>(TEST high to acceptance of first clock edge <sup>(1)</sup> ) | $T_A = -40^{\circ}C$ to $105^{\circ}C$ | 2.2 V/3 V       |       |     | 1   | μs   |
| t <sub>SBW,Ret</sub>  | Spy-Bi-Wire return to normal operation time                                              |                                        | 2.2 V/3 V       | 15    |     | 100 | μs   |
| R <sub>Internal</sub> | Internal pulldown resistance on TEST                                                     | $T_A = -40^{\circ}C$ to $105^{\circ}C$ | 2.2 V/3 V       | 25    | 60  | 90  | kΩ   |

(1) Tools accessing the Spy-Bi-Wire interface need to wait for the maximum t<sub>SBW,En</sub> time after pulling the TEST/SBWCLK pin high before applying the first SBWCLK clock edge.

## JTAG Fuse<sup>(1)</sup>

 $T_A = 25^{\circ}C$ , over recommended ranges of supply voltage (unless otherwise noted)

|                     | PARAMETER                                 | TEST CONDITIONS | MIN | MAX | UNIT |
|---------------------|-------------------------------------------|-----------------|-----|-----|------|
| V <sub>CC(FB)</sub> | Supply voltage during fuse-blow condition |                 | 2.5 |     | V    |
| V <sub>FB</sub>     | Voltage level on TEST for fuse blow       |                 | 6   | 7   | V    |
| I <sub>FB</sub>     | Supply current into TEST during fuse blow |                 |     | 100 | mA   |
| t <sub>FB</sub>     | Time to blow fuse                         |                 |     | 1   | ms   |

(1) Once the fuse is blown, no further access to the JTAG/Test, Spy-Bi-Wire, and emulation feature is possible, and JTAG is switched to bypass mode.



## MSP430G2230-EP

SLAS863-AUGUST 2012

www.ti.com

### **APPLICATION INFORMATION**

## Port P1 (P1.2 ) Pin Schematics



Figure 17.

### Table 13. Port P1 (P1.2) Pin Functions

|                 |   |            | CON        | TROL BITS / SIGNA | LS <sup>(1)</sup>         |
|-----------------|---|------------|------------|-------------------|---------------------------|
| PIN NAME (P1.x) | x | FUNCTION   | P1DIR.x    | P1SEL.x           | ADC10AE.x<br>(INCH.y = 1) |
| P1.2/           |   | P1.x (I/O) | I: 0; O: 1 | 0                 | 0                         |
| TA0.1/          | 2 | TA0.1      | 1          | 1                 | 0                         |
|                 | 2 | TA0.CCI1A  | 0          | 1                 | 0                         |
| A2              |   | A2         | Х          | Х                 | 1 (y = 2)                 |

(1) X = don't care

INSTRUMENTS

Texas

www.ti.com

## Port P1 (P1.5 ) Pin Schematics



Figure 18.

| Table 14. | Port P1 | (P1.5) | Pin Functions |
|-----------|---------|--------|---------------|
|           |         | (1.10) |               |

| PIN NAME |   |            | CONTROL BITS / SIGNALS <sup>(1)</sup> |         |                           |       |  |
|----------|---|------------|---------------------------------------|---------|---------------------------|-------|--|
| (P1.x)   | x | FUNCTION   | P1DIR.x                               | P1SEL.x | ADC10AE.x<br>(INCH.y = 1) | INCHx |  |
| P1.5/    |   | P1.x (I/O) | I: 0; O: 1                            | 0       | 0                         | Х     |  |
| TA0.0/   | - | TA0.0      | 1                                     | 1       | 0                         | Х     |  |
| SCLK/    | 5 | SCLK       | Х                                     | Х       | Х                         | Х     |  |
| A5       |   | A5         | Х                                     | Х       | 1 (y = 5)                 | 5     |  |

(1) X = don't care



SLAS863-AUGUST 2012

### Port P1 (P1.6 and 1.7) Pin Schematic



USI in I2C mode: Output driver drives low level only.

Figure 19.

## MSP430G2230-EP

TEXAS INSTRUMENTS

SLAS863-AUGUST 2012

www.ti.com



USI in I2C mode: Output driver drives low level only.

Figure 20.

| Table 15. Port P1 ( | P1.6 and P1.7 | ) Pin Functions |
|---------------------|---------------|-----------------|
|---------------------|---------------|-----------------|

|                 |   | FUNCTION   | CONTROL BITS / SIGNALS |         |        |           |  |  |  |  |
|-----------------|---|------------|------------------------|---------|--------|-----------|--|--|--|--|
| PIN NAME (P1.x) | x | FUNCTION   | P1DIR.x                | P1SEL.x | USIP.x | ADC10AE.x |  |  |  |  |
| P1.6/           |   | P1.x (I/O) | I: 0; O: 1             | 0       | 0      | 0         |  |  |  |  |
| TA0.1/          |   | TA0.CCI1A  | 0                      | 1       | 0      | 0         |  |  |  |  |
|                 | 0 | TA0.1      | 1                      | 1       | 0      | 0         |  |  |  |  |
| SDO/            | 6 | SPI Mode   | from USI               | 1       | 1      | 0         |  |  |  |  |
| SCL/            |   | I2C Mode   | from USI               | 1       | 1      | 0         |  |  |  |  |
| A6              |   | A6         | Х                      | Х       | 0      | 1 (y = 6) |  |  |  |  |
| P1.7/           |   | P1.x (I/O) | I: 0; O: 1             | 0       | 0      | 0         |  |  |  |  |
| SDI/            | _ | SDI        | Х                      | 1       | 1      | 0         |  |  |  |  |
| SDA/            | 1 | SDA        | Х                      | 1       | 1      | 0         |  |  |  |  |
| A7              |   | A7         | Х                      | Х       | 0      | 1 (y = 7) |  |  |  |  |



23-Mar-2014

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| MSP430G2230QDEP  | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | G230EP                  | Samples |
| MSP430G2230QDREP | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | G230EP                  | Samples |
| V62/12620-01XE   | ACTIVE        | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | G230EP                  | Samples |
| V62/12620-01XE-T | ACTIVE        | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | G230EP                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



23-Mar-2014

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF MSP430G2230-EP :

• Catalog: MSP430G2230

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |   |
|-----------------------------|---|
|                             | - |

| Device           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430G2230QDREP | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

22-Mar-2014



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MSP430G2230QDREP | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

# D0008A



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated