## **SYNCHRONOUS SRAM** ## 64K x 18 SRAM +3.3V SUPPLY WITH CLOCKED, REGISTERED INPUTS AND LINEAR BURST COUNTER #### **FEATURES** - Fast access times: 9, 10, 12 and 17ns - Fast $\overline{OE}$ : 5, 6 and 7ns - Single +3.3V ±5% power supply - 5V-tolerant I/O 100-pin TQFP - Common data inputs and data outputs - Individual BYTE WRITE control - Clock controlled, registered, address, data and control - Internally self-timed WRITE cycle - Burst control pins (linear burst sequence) - High density, high-speed packages - Low capacitive bus loading - High 30pF output drive capability at rated access time #### **OPTIONS** MARKING Timing 9ns access/15ns cycle - 9 -10 10ns access/15ns cycle 12ns access/20ns cycle -12 17ns access/25ns cycle -17 Packages EJ 52-pin PLCC LG Part Number Example: MT58LC64K18M1EJ-12 NOTE: Not all combinations of operating temperature, speed, data retention and low power are necessarily available. Please contact the factory for availability of specific part number combinations. ### GENERAL DESCRIPTION The Micron Synchronous SRAM family employs highspeed, low-power CMOS designs using a four-transistor memory cell. Micron SRAMs are fabricated using doublelayer metal, double-layer polysilicon technology. The MT58LC64K18M1 SRAM integrates a 64K x 18 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. All synchronous inputs pass through registers controlled by a positive-edge-triggered single clock input (CLK). The synchronous inputs include all addresses, all data inputs, active LOW chip enable $(\overline{CE})$ , burst control inputs (ADSC, ADSP, ADV) and byte write enables (WEH, WEL). Asynchronous inputs include the output enable $(\overline{OE})$ and the clock (CLK). The data-out (Q), enabled by $\overline{OE}$ , is also asynchronous. WRITE cycles can be from one to two bytes wide as controlled by the byte write enables. ## PIN ASSIGNMENT (Top View) ## 52-Pin PLCC (SB-1) ## 100-Pin TQFP (SC-1) Burst operation can be initiated with either address status processor (ADSP) or address status controller (ADSC) input pins. Subsequent burst addresses can be internally generated as controlled by the burst advance pin (ADV). **GENERAL DESCRIPTION (continued)** Address and write control are registered on-chip to simplify WRITE cycles. This allows self-timed WRITE cycles. Individual byte enables allow individual bytes to be written. $\overline{WEL}$ controls DQ1-DQ8 and DQP1. $\overline{WEH}$ controls DQ9-DQ16 and DQP2. The MT58LC64K18M1 operates from a +3.3V power supply and all inputs and outputs are TTL-compatible and 5V tolerant. The device is ideally suited for PowerPC $^{\text{TM}}$ and 680X0 systems and those systems which benefit from a wide synchronous data bus. ### **FUNCTIONAL BLOCK DIAGRAM** NOTE: The Functional Block Diagram illustrates simplified device operation. See Truth Table, pin descriptions and timing diagrams for detailed information. ## **BURST ADDRESS TABLE** | First Address | Second Address | Third Address | Fourth Address | |---------------|----------------|---------------|----------------| | XX00 | XX01 | XX10 | XX11 | | XX01 | XX10 | XX11 | XX00 | | XX10 | XX11 | XX00 | XX01 | | XX11 | XX00 | XX01 | XX10 | ## **PIN DESCRIPTIONS** | PLCC PINS | TQFP PINS | SYMBOL | TYPE | DESCRIPTION | | |-----------------------------------------------------------------------|--------------------------------------------------------------------------|------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 26, 25, 24, 23,<br>22, 21, 7, 6,<br>49, 48, 47, 33,<br>32, 31, 30, 29 | 37, 36, 35, 34,<br>33, 32, 100, 99,<br>83, 82, 81, 48,<br>47, 46, 45, 44 | A0-A15 | Input | Synchronous Address Inputs: These inputs are registered and must meet the setup and hold times around the rising edge of CLK. | | | 4, 3 | 97, 96 | WEH, WEL | Input | Synchronous Byte Write Enables: These active LOW inputs allow individual bytes to be written and must meet the setup and hold times around the rising edge of CLK. A byte write enable is LOW for a WRITE cycle and HIGH for a READ cycle. WEL controls DQ1-DQ8 and DQP1. WEH controls DQ9-DQ16 and DQP2. Data I/O are tristated if either of these inputs are LOW. | | | 51 | 89 | CLK | Input | Clock: This signal registers the address, data, chip enable, byte write enables and burst control inputs on its rising edge. All synchronous inputs must meet setup and hold times around the clock's rising edge. | | | 5 | 98 | CE | Input | Synchronous Chip Enable: This active LOW input is used to enable the device. This input is sampled only when a new external address is loaded. | | | 50 | 86 | ŌĒ | Input | Output Enable: This active LOW asynchronous input enables the data I/O output drivers. | | | 52 | 93 | ADV | Input | Synchronous Address Advance: This active LOW input is used to advance the internal burst counter, controlling burst access after the external address is loaded. A HIGH on this pin effectively causes wait states to be generated (no address advance). This pin must be HIGH at the rising edge of the first clock after an ADSP cycle is initiated if a WRITE cycle is desired (to ensure use of correct address). | | | <b>1</b> | 94 | ADSP | Input | Synchronous Address Status Processor: This active LOW input interrupts any ongoing burst, causing a new external address to be registered. A READ is performed using the new address, independent of the byte write enables and ADSC but dependent upon CE being LOW. | | | 2 | 95 | ADSC | Input | Synchronous Address Status Controller: This active LOW input interrupts any ongoing burst, causing a new external address to be registered. A READ or WRITE is performed using the new address if $\overline{CE}$ is LOW. $\overline{ADSC}$ is also used to place the chip into power down state when $\overline{CE}$ is HIGH. | | | 34, 35, 38, 39,<br>40, 41, 44, 45,<br>8, 9, 12, 13,<br>14, 15, 18, 19 | 58, 59, 62, 63,<br>68, 69, 72, 73,<br>8, 9, 12, 13,<br>18, 19, 22, 23 | DQ1-DQ16 | Input/<br>Output | SRAM Data I/O: Low Byte is DQ1-DQ8. High Byte is DQ9- | | | 46, 20 | 74, 24 | DQP1, DQP2 | Input/<br>Output | Parity Data I/O: Low Byte Parity is DQP1. High Byte Parity is DQP2. | | | 28 | 15, 41, 65, 91 | Vcc | Supply | Power Supply: +3.3V ±5% | | | 27 | 17, 40, 67, 90 | Vss | Supply | Ground: GND | | | 10, 17, 36, 43 | 11, 20, 61, 71 | VccQ | Supply | Isolated Output Buffer Supply: +3.3V ±5% | | ## **PIN DESCRIPTIONS (continued)** | PLCC PINS | TQFP PINS | SYMBOL | TYPE | DESCRIPTION | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------| | 11, 16, 37, 42 | 10, 21, 60, 71 | VssQ | Supply | Isolated Output Buffer Ground: GND | | | 1, 2, 3, 4, 5, 6, 7,<br>14, 16, 25, 26,<br>27, 28, 29, 30,<br>31, 38, 39, 42,<br>43, 49, 50, 51,<br>52, 53, 54, 55,<br>56, 57, 64, 66,<br>75, 76, 77, 78,<br>79, 80, 84, 85,<br>87, 88, 92 | NC | - | No Connect: These signals are not internally connected. These signals may be connected to ground to improve package heat dissipation. | ## TRUTH TABLE | OPERATION | ADDRESS USED | CE | ADSP | ADSC | ADV | WRITE | <u>OE</u> | CLK | DQ | |------------------------------|--------------|----|------|------|-----|-------|-----------|-----|--------| | Deselected Cycle, Power-down | None | Н | Х | L | Х | Х | Х | L-H | High-Z | | READ Cycle, Begin Burst | External | L | L ' | Х | Х | Χ | L | L-H | Q | | READ Cycle, Begin Burst | External | L | L | Х | Х | Х | Ι | L-H | High-Z | | WRITE Cycle, Begin Burst | External | L | Н | L | Х | L | Х | L-H | D | | READ Cycle, Begin Burst | External | L | Н | L | Х | Н | L | L-H | Q | | READ Cycle, Begin Burst | External | L | Н | L | Х | Н | Η | L-H | High-Z | | READ Cycle, Continue Burst | Next | Х | Н | Н | L | Н | L | L-H | Q | | READ Cycle, Continue Burst | Next | Χ | Н | Н | L | Н | Н | L-H | High-Z | | WRITE Cycle, Continue Burst | Next | Х | Н | Н | L | L | Χ | L-H | D | | READ Cycle, Continue Burst | Next | Ι | Х | Н | L | Н | | L-H | Q | | READ Cycle, Continue Burst | Next | Ι | Х | H | L | Н | Η | L-H | High-Z | | WRITE Cycle, Continue Burst | Next | Н | Х | Н | L | L | Χ | L-H | D | | READ Cycle, Suspend Burst | Current | Χ | Н | Н | Н | Н | L | L-H | Q | | READ Cycle, Suspend Burst | Current | Х | H | Н | Н | Н | Н | L-H | High-Z | | WRITE Cycle, Suspend Burst | Current | Χ | Н | Н | Н | L | Х | L-H | D | | READ Cycle, Suspend Burst | Current | Н | Х | Н | Н | Η | L | L-H | Q | | READ Cycle, Suspend Burst | Current | Н | Х | Н | Н | Н | Н | L-H | High-Z | | WRITE Cycle, Suspend Burst | Current | Н | Х | Н | Н | L | Х | L-H | D | #### NOTE: - 1. X means "don't care." H means logic HIGH. L means logic LOW. WRITE=L means any one or more byte write enable signals (WEH, WEL) are LOW. WRITE=H means all byte write enable signals are HIGH. - 2. WEL enables writes to DQ1-DQ8 and DQP1. WEH enables writes to DQ9-DQ16 and DQP2. - 3. All inputs except OE must meet setup and hold times around the rising edge (LOW to HIGH) of CLK. - 4. Wait states are inserted by suspending burst. - For a write operation following a read operation, OE must be HIGH before the input data required setup time and held HIGH throughout the input data hold time. - 6. This device contains circuitry that will ensure the outputs will be in High-Z during power-up. - 7. ADSP LOW always initiates an internal READ at the L-H edge of CLK. A WRITE is performed by setting one or more byte write enable signal LOW for the subsequent L-H edge of CLK. Refer to WRITE timing diagram for clarification. ### **ABSOLUTE MAXIMUM RATINGS\*** \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ## **ELECTRICAL CHARACTERISTICS AND RECOMMENDED DC OPERATING CONDITIONS** $(0^{\circ}\text{C} \le \text{T}_{\Delta} \le 70^{\circ}\text{C}; \text{T}_{C} \le 110^{\circ}\text{C}; \text{Vcc} = 3.3\text{V} \pm 5\% \text{ unless otherwise noted})$ | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | NOTES | |------------------------------|------------------------------------------------------------|--------|------|-----|-------|-------| | Input High (Logic 1) Voltage | | ViH | 2.0 | 5.5 | V | 1, 2 | | Input Low (Logic 0) Voltage | | VIL | -0.3 | 0.8 | V | 1, 2 | | Input Leakage Current | 0V ≤ VIN ≤ VCC | ILi | -1 | 1 | μΑ | | | Output Leakage Current | out Leakage Current Output(s) disabled,<br>0V ≤ Voυτ ≤ Vcc | | | 1 | μА | | | Output High Voltage | Iон = -4.0mA | Vон | 2.4 | | ٧ | 1 | | Output Low Voltage | IoL = 8.0mA | Vol | | 0.4 | V | 1 | | Supply Voltage | | Vcc | 3.1 | 3.5 | ٧ | 1 | | | | | | | M | AX | | 100 | | |------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|-----|-----|-----|-----|-------|--------------| | DESCRIPTION | CONDITIONS | SYMBOL | TYPICAL | -9 | -10 | -12 | -17 | UNITS | NOTES | | Power Supply<br>Current: Operating | Device selected; all inputs $\leq$ V <sub>IL</sub> OR $\geq$ V <sub>IH</sub> ; cycle time $\geq$ <sup>t</sup> KC min; Vcc = MAX; outputs open | Icc | 150 | 225 | 225 | 200 | 175 | mA | 3, 12,<br>13 | | Power Supply<br>Current: Idle | Device selected; ADSC, ADSP, ADV ≥ VIH;<br>all inputs ≤ VIL OR ≥ VIH; Vcc = MAX;<br>cycle time ≥ <sup>1</sup> KC min | ISB1 | 45 | 65 | 65 | 55 | 50 | mA | 12, 13 | | CMOS Standby | Device deselected; Vcc = MAX;<br>all inputs ≤ Vss +0.2 or ≥ Vcc -0.2;<br>all inputs static; CLK frequency = 0 | ISB2 | 0.2 | 2 | 2 | 2 | 2 | mA | 12, 13 | | TTL Standby | Device deselected; all inputs ≤ V <sub>IL</sub> on ≥ V <sub>IH</sub> ; all inputs static; Vcc = MAX; CLK frequency = 0 | IsB3 | 10 | 18 | 18 | 18 | 18 | mA | 12, 13 | | Clock Running | Device deselected; all inputs $\leq$ V <sub>IL</sub> OR $\geq$ V <sub>IH</sub> ; Vcc = MAX; CLK cycle time $\geq$ <sup>t</sup> KC min | ISB4 | 20 | 35 | 35 | 30 | 25 | mA | 12, 13 | #### CAPACITANCE | DESCRIPTION | CONDITIONS | SYMBOL | TYP | MAX | UNITS | NOTES | |-------------------------------|----------------------------------|--------|-----|-----|-------|-------| | Input Capacitance | T <sub>A</sub> = 25°C; f = 1 MHz | Cı | 3 | 4 | pF | 4 | | Input/Output Capacitance (DQ) | Vcc = 3.3V | Co | 5 | 6 | pF | 4 | #### THERMAL CONSIDERATIONS | DESCRIPTION | CONDITIONS | SYMBOL | PLCC TYP | TQFP TYP | UNITS | NOTES | |------------------------------------------|------------|-----------------|----------|----------|-------|-------| | Thermal resistance - Junction to Ambient | Still Air | $\theta_{JA}$ | 45 | 65 | °C/W | | | Thermal resistance - Junction to Case | | θ <sub>JC</sub> | 15 | 6 | °C/W | | | Maximum Case Temperature | | TC | 110 | 110 | °C | 11 | ## **ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS** (Note 5) (0°C $\leq$ T<sub>A</sub> $\leq$ 70°C; Vcc = 3.3V $\pm$ 5%) | | | - | 9 | | 0 | -1 | 12 | | 17 | | | |-------------------------------|------------------|-----|-----|-----|-----|-----|-----|-----|-----|-------|-------| | DESCRIPTION | SYM | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | Clock | | | | 1 | | | | | | | | | Clock cycle time | <sup>t</sup> KC | 15 | | 15 | | 20 | | 25 | | ns | | | Clock HIGH time | <sup>t</sup> KH | 4 | | 5 | | 6 | | 8 | | ns | | | Clock LOW time | tKL | 4 | | 5 | | 6 | | 8 | | ns | | | Output Times | | | | | | | | | | | | | Clock to output valid | <sup>t</sup> KQ | | 9 | | 10 | | 12 | | 17 | ns | | | Clock to output invalid | †KQX | 3 | | 3 | | 3 | | 3 | | ns | | | Clock to output in Low-Z | †KQLZ | 5 | | 5 | | 5 | | 5 | | ns | 6, 7 | | Clock to output in High-Z | tKQHZ | | 5 | | 5 | | 6 | | 6 | ns | 6, 7 | | OE to output valid | <sup>†</sup> OEQ | | 5 | | 5 | | 6 | | 7 | ns | 9 | | OE to output in Low-Z | †OELZ | 0 | | 0 | | 0 | | 0 | | ns | 6, 7 | | OE to output in High-Z | †OEHZ | | 5 | | 5 | | 6 | | 6 | ns | 6, 7 | | Setup Times | | | | | | | | | | | | | Address | tAS t | 2.5 | | 3 | | 3 | | 3 | | ns | 8, 10 | | Address Status (ADSC, ADSP) | †ADSS | 2.5 | | 3 | | 3 | | 3 | | ns | 8, 10 | | Address Advance ( ADV) | tAAS | 2.5 | | 3 | | 3 | | 3 | | ns | 8, 10 | | Byte Write Enables (WEH, WEL) | tWS | 2.5 | | 3 | | 3 | | 3 | | ns | 8, 10 | | Data-in | tDS | 2.5 | | 3 | | 3 | | 3 | | ns | 8, 10 | | Chip Enable (CE) | †CES | 2.5 | | 3 | | 3 | | 3 | | ns | 8, 10 | | Hold Times | | | | *. | | | 7 - | | | | | | Address | <sup>t</sup> AH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | 8, 10 | | Address Status (ADSC, ADSP) | †ADSH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | 8, 10 | | Address Advance (ADV) | tAAH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | 8, 10 | | Byte Write Enables (WEH, WEL) | twH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | 8, 10 | | Data-in | tDH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | 8, 10 | | Chip Enable (CE) | <sup>t</sup> CEH | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | 8, 10 | ## **AC TEST CONDITIONS** | Input pulse levels | Vss to 3.0V | |-------------------------------|---------------------| | Input rise and fall times | 1.5ns | | Input timing reference levels | 1.5V | | Output reference levels | 1.5V | | Output load | See Figures 1 and 2 | | | | Fig. 1 OUTPUT LOAD **EQUIVALENT** Fig. 2 OUTPUT LOAD **EQUIVALENT** #### NOTES - 1. All voltages referenced to Vss (GND). - 2. Overshoot: $V_{IH} \le +6.0V$ for $t \le {}^{t}KC$ /2. Undershoot: $VIL \ge -2.0V$ for $t \le {}^{t}KC$ /2. $V_{IH} \le +6.0V$ and $V_{CC} \le 3.1V$ Power-up: for $t \le 200$ msec. - 3. Icc is given with no output current. Icc increases with greater output loading and faster cycle times. - This parameter is sampled. - 5. Test conditions as specified with the output loading as shown in Fig. 1 unless otherwise noted. - 6. Output loading is specified with CL = 5pF as in Fig. 2. Transition is measured ±500mV from steady state voltage. - 7. At any given temperature and voltage condition, <sup>t</sup>KQHZ is less than <sup>t</sup>KQLZ and <sup>t</sup>OEHZ is less than - 8. A READ cycle is defined by byte write enables all HIGH or ADSP LOW for the required setup and hold times. A WRITE cycle is defined by at least one byte write enable LOW and ADSP HIGH for the required setup and hold times. - 9. OE is a "don't care" when a byte write enable is sampled LOW. - 10. This is a synchronous device. All addresses must meet the specified setup and hold times for all rising edges of CLK when either ADSP or ADSC is LOW and chip enabled. All other synchronous inputs must meet the setup and hold times with stable logic levels for all rising edges of clock (CLK) when chip is enabled. Chip enable must be valid at each rising edge of CLK (when either ADSP or ADSC is LOW) to remain enabled. - 11. Micron does not warrant the functionality or reliability of any product in which the case temperature exceeds 110°C. Care should be taken to limit case temperature to acceptable levels. - 12. "Device Deselected" means device is in POWER-DOWN mode as defined in the truth table. "Device Selected" means device is active (not in POWER-DOWN mode). - 13. Typical values are measured at 3.3V, 25°C and 20ns cycle time. ## **READ TIMING** DON'T CARE ₩ UNDEFINED NOTE: 1. Q(A2) refers to output from address A2. Q(A2+1) refers to output from the next internal burst address following A2. ## **WRITE TIMING** DON'T CARE ₩ UNDEFINED ## NOTE: - 1 D(A2) refers to input to address A2. D(A2+1) refers to input to the next internal burst address following A2. - OE must be HIGH before the input data setup and held HIGH throughout the the data hold time. This prevents input/output data contention for the time period prior to the byte write enable inputs being sampled. - 3. ADV must be HIGH to permit a WRITE to the loaded address. ## **READ/WRITE TIMING** DON'T CARE W UNDEFINED NOTE: 1. Q(A3) refers to output from address A3. Q(A3+1) refers to output from the next internal burst address following A3. ## **APPLICATION EXAMPLE** Figure 3 256K BYTE SECONDARY CACHE WITH PARITY AND BURST FOR 50 MHz 80486 OR 680X0 USING TWO MT58LC64K18M1EJ-12 SYNCHRONOUS SRAMs