**Preferred Device** # Power MOSFET 10 Amps, 100 Volts ## N-Channel TO-220 This Power MOSFET is designed to withstand high energy in the avalanche and commutation modes. The energy efficient design also offers drain—to—source diodes with fast recovery times. Designed for low voltage, high speed switching applications in power supplies, converters and PWM motor controls, these devices are particularly well suited for bridge circuits where diode speed and commutating safe operating area are critical, and offer additional safety margin against unexpected voltage transients. - Internal Source-to-Drain Diode Designed to Replace External Zener Transient Suppressor – Absorbs High Energy in the Avalanche Mode – Unclamped Inductive Switching (UIS) Energy Capability Specified at 100°C - Commutating Safe Operating Area (CSOA) Specified for Use in Half and Full Bridge Circuits - Source-to-Drain Diode Recovery Time Comparable to a Discrete Fast Recovery Diode - Diode is Characterized for Use in Bridge Circuits ## MAXIMUM RATINGS (T<sub>C</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------------------|--------------------------------------|---------------|---------------| | Drain-Source Voltage | V <sub>DSS</sub> | 100 | Vdc | | Drain-Gate Voltage ( $R_{GS} = 1.0 \text{ M}\Omega$ ) | $V_{DGR}$ | 100 | Vdc | | Gate-Source Voltage | V <sub>GS</sub> | ±20 | Vdc | | Drain Current – Continuous<br>– Pulsed | I <sub>D</sub> | 10<br>25 | Adc | | Total Power Dissipation Derate above 25°C | P <sub>D</sub> | 75<br>0.6 | Watts<br>W/°C | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -65 to<br>150 | ç | | Thermal Resistance - Junction to Case - Junction to Ambient | R <sub>θJC</sub><br>R <sub>θJA</sub> | 1.67<br>62.5 | °C/W | | Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 5 seconds | TL | 275 | °C | ## ON Semiconductor™ http://onsemi.com # 10 AMPERES 100 VOLTS $R_{DS(on)} = 250 \text{ m}\Omega$ # MARKING DIAGRAM & PIN ASSIGNMENT MTP10N10E = Device Code LL = Location Code Y = Year WW = Work Week #### **ORDERING INFORMATION** | Device | Package | Shipping | | |-----------|----------|---------------|--| | MTP10N10E | TO-220AB | 50 Units/Rail | | **Preferred** devices are recommended choices for future use and best overall value. # **ELECTRICAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted) | Cha | Symbol | Min | Max | Unit | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------|-----------------------------|-----------------|---------| | OFF CHARACTERISTICS | | | | | | | Drain-Source Breakdown Voltage $(V_{GS} = 0, I_D = 0.25 \text{ mA})$ | V <sub>(BR)DSS</sub> | 100 | - | Vdc | | | Zero Gate Voltage Drain Current<br>$(V_{DS} = Rated V_{DSS}, V_{GS} = 0)$<br>$(V_{DS} = 0.8 Rated V_{DSS}, V_{GS} = 0, T$ | I <sub>DSS</sub> | | 10<br>80 | μΑ | | | Gate-Body Leakage Current, Forwar | | I <sub>GSSF</sub> | _ | 100 | nAdc | | Gate-Body Leakage Current, Revers | | I <sub>GSSR</sub> | _ | 100 | nAdc | | ON CHARACTERISTICS (Note 1) | | | I | | | | Gate Threshold Voltage<br>$(V_{DS} = V_{GS}, I_D = 1.0 \text{ mA})$<br>$T_J = 100^{\circ}\text{C}$ | V <sub>GS(th)</sub> | 2.0<br>1.5 | 4.5<br>4.0 | Vdc | | | Static Drain-Source On-Resistance | (V <sub>GS</sub> = 10 Vdc, I <sub>D</sub> = 5.0 Adc) | R <sub>DS(on)</sub> | - | 0.25 | Ohm | | Drain-Source On-Voltage ( $V_{GS} = 10$<br>( $I_D = 10$ Adc)<br>( $I_D = 5.0$ Adc, $T_J = 100$ °C) | V <sub>DS(on)</sub> | -<br>c | 2.7<br>2.4 | Vdc | | | Forward Transconductance (V <sub>DS</sub> = 1 | 5 V, I <sub>D</sub> = 5.0 A) | g <sub>FS</sub> | 4.0 | | mhos | | DRAIN-TO-SOURCE AVALANCHE C | HARACTERISTICS | | 7/2 | 16 | | | Unclamped Drain-to-Source Avalance ( $I_D = 25 \text{ A}, V_{DD} = 25 \text{ V}, T_C = 25^{\circ}\text{C}, \\ (I_D = 10 \text{ A}, V_{DD} = 25 \text{ V}, T_C = 25^{\circ}\text{C}, \\ (I_D = 4.0 \text{ A}, V_{DD} = 25 \text{ V}, T_C = 100^{\circ}\text{C})$ | Single Pulse, Non-repetitive) P.W. ≤ 200 µs, Duty Cycle ≤ 1%) | W <sub>DSR</sub> | | 60<br>100<br>40 | mJ | | DYNAMIC CHARACTERISTICS | OV. | S',0' | | | | | Input Capacitance | (V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0, | C <sub>iss</sub> | - | 600 | pF | | Output Capacitance | f = 1.0 MHz)<br>See Figure 16 | Coss | - | 400 | | | Reverse Transfer Capacitance | Gee Figure 10 | C <sub>rss</sub> | _ | 100 | | | SWITCHING CHARACTERISTICS (No | ote 1) (T <sub>J</sub> = 100°C) | <del>1</del> | 1 | - | | | Turn-On Delay Time | 0,4,7,4,6 | t <sub>d(on)</sub> | - | 50 | ns | | Rise Time | $(V_{DD} = 25 \text{ V}, I_D = 5.0 \text{ A},$<br>$R_G = 50 \Omega)$ | t <sub>r</sub> | _ | 80 | | | Turn-Off Delay Time | See Figure 9 | t <sub>d(off)</sub> | - | 100 | | | Fall Time | 'A' A' | t <sub>f</sub> | _ | 80 | | | Total Gate Charge | $(V_{DS} = 0.8 \text{ Rated } V_{DSS},$ | Qg | 15 (Typ) | 30 | nC | | Gate-Source Charge | I <sub>D</sub> = Rated I <sub>D</sub> , V <sub>GS</sub> = 10 V)<br>See Figures 17 and 18 | $Q_{gs}$ | 8.0 (Typ) | - | | | Gate-Drain Charge | 9.01 | $Q_{gd}$ | 7.0 (Typ) | - | | | SOURCE-DRAIN DIODE CHARACTE | RISTICS (Note 1) | 1 | 1 | | 1 | | Forward On-Voltage | (I <sub>S</sub> = Rated I <sub>D</sub> | V <sub>SD</sub> | 1.4 (Typ) | 1.7 | Vdc | | V <sub>GS</sub> = 0) | | t <sub>on</sub> | Limited by stray inductance | | uctance | | Reverse Recovery Time | | t <sub>rr</sub> | 70 (Typ) | - | ns | | NTERNAL PACKAGE INDUCTANCE | | T | T | | | | Internal Drain Inductance<br>(Measured from the contact screw<br>(Measured from the drain lead 0.25 | | L <sub>d</sub> | 3.5 (Typ)<br>4.5 (Typ) | -<br>- | nH | | Internal Source Inductance (Measured from the source lead 0. | 25" from package to source bond pad) | L <sub>s</sub> | 7.5 (Typ) | - | | ## TYPICAL ELECTRICAL CHARACTERISTICS Figure 1. On-Region Characteristics Figure 3. Transfer Characteristics Figure 5. On-Resistance versus Drain Current Figure 2. Gate-Threshold Voltage Variation With Temperature Figure 4. Breakdown Voltage Variation With Temperature Figure 6. On–Resistance Variation With Temperature #### SAFE OPERATING AREA INFORMATION Figure 7. Maximum Rated Forward Biased Safe Operating Area Figure 8. Maximum Rated Switching Safe Operating Area ## FORWARD BIASED SAFE OPERATING AREA The FBSOA curves define the maximum drain-to-source voltage and drain current that a device can safely handle when it is forward biased, or when it is on, or being turned on. Because these curves include the limitations of simultaneous high voltage and high current, up to the rating of the device, they are especially useful to designers of linear systems. The curves are based on a case temperature of 25°C and a maximum junction temperature of 150°C. Limitations for repetitive pulses at various case temperatures can be determined by using the thermal response curves. ON Semiconductor Application Note, AN569, "Transient Thermal Resistance–General Data and Its Use" provides detailed instructions. ## **SWITCHING SAFE OPERATING AREA** The switching safe operating area (SOA) of Figure 8 is the boundary that the load line may traverse without incurring damage to the MOSFET. The fundamental limits are the peak current, $I_{DM}$ and the breakdown voltage, $V_{(BR)DSS}$ . The switching SOA shown in Figure 8 is applicable for both turn–on and turn–off of the devices for switching times less than one microsecond. The power averaged over a complete switching cycle must be less than: $$T_{J(max)} - T_{C}$$ $R_{\theta,JC}$ Figure 9. Resistive Switching Time versus Gate Resistance Figure 10. Thermal Response ## **COMMUTATING SAFE OPERATING AREA (CSOA)** The Commutating Safe Operating Area (CSOA) of Figure 12 defines the limits of safe operation for commutated source-drain current versus re-applied drain voltage when the source-drain diode has undergone forward bias. The curve shows the limitations of $I_{FM}$ and peak $V_{DS}$ for a given rate of change of source current. It is applicable when waveforms similar to those of Figure 11 are present. Full or half-bridge PWM DC motor controllers are common applications requiring CSOA data. Device stresses increase with increasing rate of change of source current so $dI_s/dt$ is specified with a maximum value. Higher values of $dI_s/dt$ require an appropriate derating of $I_{FM}$ , peak $V_{DS}$ or both. Ultimately $dI_s/dt$ is limited primarily by device, package, and circuit impedances. Maximum device stress occurs during $t_{rr}$ as the diode goes from conduction to reverse blocking. $V_{DS(pk)}$ is the peak drain-to-source voltage that the device must sustain during commutation; $I_{FM}$ is the maximum forward source-drain diode current just prior to the onset of commutation. $V_R$ is specified at 80% of $V_{(BR)DSS}$ to ensure that the CSOA stress is maximized as $I_S$ decays from $I_{RM}$ to zero. R<sub>GS</sub> should be minimized during commutation. T<sub>J</sub> has only a second order effect on CSOA. Stray inductances in ON Semiconductor's test circuit are assumed to be practical minimums. $dV_{DS}/dt$ in excess of 10 V/ns was attained with $dI_s/dt$ of 400 A/us. Figure 11. Commutating Waveforms Figure 12. Commutating Safe Operating Area (CSOA) Figure 14. Unclamped Inductive Switching Test Circuit Figure 13. Commutating Safe Operating Area Test Circuit Figure 15. Unclamped Inductive Switching Waveforms Figure 17. Gate Charge versus Gate-To-Source Voltage $V_{in}$ = 15 $V_{pk}$ ; PULSE WIDTH $\leq$ 100 $\mu$ s, DUTY CYCLE $\leq$ 10% Figure 18. Gate Charge Test Circuit #### PACKAGE DIMENSIONS ### **TO-220 THREE-LEAD** TO-220AB CASE 221A-09 **ISSUE AA** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: INCH. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED | | INCHES | | HES MILLIMETERS | | | |-----|--------|-------|-----------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.570 | 0.620 | 14.48 | 15.75 | | | В | 0.380 | 0.405 | 9.66 | 10.28 | | | C | 0.160 | 0.190 | 4.07 | 4.82 | | | D | 0.025 | 0.035 | 0.64 | 0.88 | | | F | 0.142 | 0.147 | 3.61 | 3.73 | | | G | 0.095 | 0.105 | 2.42 | 2.66 | | | Н | 0.110 | 0.155 | 2.80 | 3.93 | | | J | 0.018 | 0.025 | 0.46 | 0.64 | | | K | 0.500 | 0.562 | 12.70 | 14.27 | | | L | 0.045 | 0.060 | 1.15 | 1.52 | | | N | 0.190 | 0.210 | 4.83 | 5.33 | | | Q | 0.100 | 0.120 | 2.54 | 3.04 | | | R | 0.080 | 0.110 | 2.04 | 2.79 | | | S | 0.045 | 0.055 | 1.15 | 1.39 | | | T | 0.235 | 0.255 | 5.97 | 6.47 | | | U | 0.000 | 0.050 | 0.00 | 1.27 | | | V | 0.045 | | 1.15 | | | | Z | | 0.080 | | 2.04 | | | Q | 0.1 | | R | 0.08 | S | 0.045 | | T | 0.235 | | U | 0.000 | | V | 0.045 | | Z | D | C | | STYLE 5: PIN 1. GATE | | 2. PRAIN | | 3. SQURCE | | 4. DRAIN | | 4. DRAIN | | 5. DRAIN | | 6. DRAIN | | 7. DRAIN | | 7. DRAIN | | 8. DRAIN | | 9. DRAIN | | 1. 1 ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) and the series are injected to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative