Designer's™ Data Sheet # TMOS E-FET ™ High Energy Power FET # N-Channel Enhancement-Mode Silicon Gate This advanced high voltage TMOS E-FET is designed to withstand high energy in the avalanche mode and switch efficiently. This new high energy device also offers a drain-to-source diode with fast recovery time. Designed for high voltage, high speed switching applications such as power supplies, PWM motor controls and other inductive loads, the avalanche energy capability is specified to eliminate the guesswork in designs where inductive loads are switched and offer additional safety margin against unexpected voltage transients. - Avalanche Energy Capability Specified at Elevated Temperature - Low Stored Gate Charge for Efficient Switching - Internal Source-to-Drain Diode Designed to Replace External Zener Transient Suppressor — Absorbs High Energy in the Avalanche Mode - Source-to-Drain Diode Recovery Time Comparable to Discrete Fast Recovery Diode ON Semiconductor® http://onsemi.com TMOS POWER FET 4.0 AMPERES, 500 VOLTS $R_{DS(on)} = 1.5 \Omega$ TO-220AB CASE 221A-06 Style 5 **Designer's Data for "Worst Case" Conditions** — The Designer's Data Sheet permits the design of most circuits entirely from the information presented. SOA Limit curves — representing boundaries on device characteristics — are given to facilitate "worst case" design. Preferred devices are Motorola recommended choices for future use and best overall value. #### **MAXIMUM RATINGS** ( $T_C = 25^{\circ}C$ unless otherwise noted) | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------|-------------------------------------|------------|---------------| | Drain-Source Voltage | V <sub>DSS</sub> | 500 | Vdc | | Drain-Gate Voltage (R <sub>GS</sub> = 1.0 MΩ) | $V_{DGR}$ | 500 | Vdc | | Gate-Source Voltage — Continuous — Non-repetitive | V <sub>GS</sub><br>V <sub>GSM</sub> | ±20<br>±40 | Vdc<br>Vpk | | Drain Current — Continuous<br>— Pulsed | I <sub>D</sub><br>I <sub>DM</sub> | 4.0<br>10 | Adc | | Total Power Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C | P <sub>D</sub> | 75<br>0.6 | Watts<br>W/°C | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to 150 | °C | # UNCLAMPED DRAIN-TO-SOURCE AVALANCHE CHARACTERISTICS (T<sub>J</sub> < 150°C) | Single Pulse Drain-to-Source Avalanche Energy — T <sub>J</sub> = 25°C | W <sub>DSR</sub> (1) | 280 | mJ | |-----------------------------------------------------------------------|----------------------|-----|----| | — T <sub>J</sub> = 100°C | | 44 | | | Repetitive Pulse Drain-to-Source Avalanche Energy | W <sub>DSR</sub> (2) | 7.4 | | #### THERMAL CHARACTERISTICS | Thermal Resistance — Junction to Case — Junction to Ambient | R <sub>θJC</sub> 1.67<br>R <sub>θJA</sub> 62.5 | °C/W | |--------------------------------------------------------------------------------|------------------------------------------------|------| | Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 10 seconds | T <sub>L</sub> 260 | °C | $<sup>(1)</sup> V_{DD} = 50 V, I_D = 4.0 A$ <sup>(2)</sup> Pulse Width and frequency is limited by T<sub>J</sub>(max) and thermal response # **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) | Characteristic | | | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------|----------------|----------------|-------------|------| | FF CHARACTERISTICS | | | | | | | | Drain-to-Source Breakdown Voltage $(V_{GS}=0, I_{D}=250 \mu Adc)$ | | | 500 | _ | _ | Vdc | | Zero Gate Voltage Drain Current $(V_{DS} = 500 \text{ V}, V_{GS} = 0)$ $(V_{DS} = 400 \text{ V}, V_{GS} = 0, T_J = 125^{\circ}\text{C})$ | | | | _<br>_ | 0.25<br>1.0 | mAdc | | Gate-Body Leakage Current, Forw | vard (V <sub>GSF</sub> = 20 Vdc, V <sub>DS</sub> = 0) | I <sub>GSSF</sub> | _ | _ | 100 | nAdc | | Gate-Body Leakage Current, Reve | erse ( $V_{GSR} = 20 \text{ Vdc}, V_{DS} = 0$ ) | I <sub>GSSR</sub> | _ | | 100 | nAdc | | N CHARACTERISTICS* | | | | | | | | Gate Threshold Voltage $ (V_{DS} = V_{GS}, I_D = 250 \ \mu Adc) \\ (T_J = 125^{\circ}C) $ | | | 2.0<br>1.5 | <u> </u> | 4.0<br>3.5 | Vdc | | Static Drain-Source On-Resistance | e (V <sub>GS</sub> = 10 Vdc, I <sub>D</sub> = 2.0 A) | R <sub>DS(on)</sub> | _ | 1.3 | 1.5 | Ohm | | Drain–Source On–Voltage ( $V_{GS}$ = 10 Vdc)<br>( $I_D$ = 4.0 Adc)<br>( $I_D$ = 2.0 A, $T_J$ = 100°C) | | | <u> </u> | ₹ <sup>C</sup> | 7.5<br>6.0 | Vdc | | Forward Transconductance (V <sub>DS</sub> = | 15 Vdc, I <sub>D</sub> = 2.0 A) | 9FS | 1.5 | <u>75 '</u> | _ | mhos | | YNAMIC CHARACTERISTICS | | | / | O. C. | | | | Input Capacitance | | C <sub>iss</sub> | <del>-</del> G | 775 | _ | pF | | Output Capacitance | $(V_{DS} = 25 \text{ V}, V_{GS} = 0,$<br>f = 1.0 MHz) | C <sub>oss</sub> | 0-16 | 84 | _ | | | Transfer Capacitance | | C <sub>rss</sub> | | 19 | _ | | | WITCHING CHARACTERISTICS* | | 9 6 | O, | | | | | Turn-On Delay Time | 5 | t <sub>d(on)</sub> | | 24 | _ | ns | | Rise Time | $(V_{DD} = 250 \text{ V}, I_D \approx 4.0 \text{ A},$<br>$R_G = 12 \Omega, R_L = 62 \Omega,$ | Ţ, | _ | 34 | _ | | | Turn-Off Delay Time | $V_{GS(on)} = 10 \text{ V}$ | t <sub>d(off)</sub> | _ | 60 | _ | | | Fall Time | 14100 | t <sub>f</sub> | _ | 36 | _ | | | Total Gate Charge | 0 1 | Q <sub>g</sub> | _ | 27 | 32 | nC | | Gate-Source Charge | $(V_{DS} = 400 \text{ V}, I_{D} = 4.0 \text{ A}, V_{GS} = 10 \text{ V})$ | Q <sub>gs</sub> | _ | 3.5 | _ | | | Gate-Drain Charge | 11100 | Q <sub>gd</sub> | _ | 14 | _ | | | OURCE-DRAIN DIODE CHARACT | ERISTICS | | | | | | | Forward On-Voltage | co, ek, | $V_{SD}$ | _ | _ | 1.4 | Vdc | | Forward Turn-On Time | $(I_S = 4.0 \text{ A, di/dt} = 100 \text{ A/}\mu\text{s})$ | t <sub>on</sub> | _ | ** | _ | ns | | Reverse Recovery Time | 5°,0° | t <sub>rr</sub> | _ | = | 760 | | | ITERNAL PACKAGE INDUCTANC | E | | | | | | | Internal Drain Inductance (Measured from the contact screw on tab to center of die) (Measured from the drain lead 0.25" from package to center of die) | | L <sub>d</sub> | | 3.5<br>4.5 | _ | nH | | Internal Source Inductance | , | L <sub>s</sub> | | 7.5 | | 1 | <sup>\*</sup>Indicates Pulse Test: Pulse Width = 300 $\mu$ s Max, Duty Cycle $\leq$ 2.0%. # TYPICAL ELECTRICAL CHARACTERISTICS <sup>\*\*</sup> Limited by circuit inductance. Figure 1. On-Region Characteristics Figure 2. Gate-To-Source Threshold Voltage Variation With Temperature Figure 3. Transfer Characteristics Figure 4. Breakdown Voltage Variation With Temperature Figure 5. On-Resistance versus Drain Current Figure 6. On-Resistance Variation With Temperature #### SAFE OPERATING AREA INFORMATION Figure 7. Maximum Rated Forward Biased Safe Operating Area The FBSOA curves define the maximum drain-to-source voltage and drain current that a device can safely handle when it is forward biased, or when it is on, or being turned on. Because these curves include the limitations of simultaneous high voltage and high current, up to the rating of the device, they are especially useful to designers of linear systems. The curves are based on a case temperature of 25°C and a maximum junction temperature of 150°C. Limitations for repetitive pulses at various case temperatures can be determined by using the thermal response curves. Motorola Application Note, AN569, "Transient Thermal Resistance-General Data and Its Use" provides detailed instructions. #### **SWITCHING SAFE OPERATING AREA** The switching safe operating area (SOA) of Figure 8 is the boundary that the load line may traverse without incurring damage to the MOSFET. The fundamental limits are the peak current, $I_{DM}$ and the breakdown voltage, $V_{(BR)DSS}$ . The switching SOA shown in Figure 8 is applicable for both turn-on and turn-off of the devices for switching times less than one microsecond. Figure 8. Maximum Rated Switching Safe Operating Area The power averaged over a complete switching cycle must be less than: Figure 9. Resistive Switching Time Variation versus Gate Resistance GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS) Figure 11. Capacitance Variation Figure 12. Gate Charge versus Gate-To-Source Voltage #### COMMUTATING SAFE OPERATING AREA (CSOA) The Commutating Safe Operating Area (CSOA) of Figure 14 defines the limits of safe operation for commutated source–drain current versus re–applied drain voltage when the source–drain diode has undergone forward bias. The curve shows the limitations of $I_{FM}$ and peak $V_{DS}$ for a given rate of change of source current. It is applicable when waveforms similar to those of Figure 13 are present. Full or half–bridge PWM DC motor controllers are common applications requiring CSOA data. Device stresses increase with increasing rate of change of source current so $dl_s/dt$ is specified with a maximum value. Higher values of $dl_s/dt$ require an appropriate derating of $l_{FM}$ , peak $V_{DS}$ or both. Ultimately $dl_s/dt$ is limited primarily by device, package, and circuit impedances. Maximum device stress occurs during $t_{rr}$ as the diode goes from conduction to reverse blocking. $V_{DS(pk)}$ is the peak drain-to-source voltage that the device must sustain during commutation; $I_{FM}$ is the maximum forward source-drain diode current just prior to the onset of commutation. $V_R$ is specified at 80% of $V_{(BR)DSS}$ to ensure that the CSOA stress is maximized as $I_S$ decays from $I_{RM}$ to zero. Figure 13. Commutating Safe Operating Area (CSOA) Stray inductances in Motorola's test circuit are assumed to be practical minimums. $dV_{DS}/dt$ in excess of 10 V/ns was attaimed with $dl_s/dt$ of 400 $A/\mu s$ . Figure 15. Commutating Waveforms Figure 14. Commutating Safe Operating Area Test Circuit Figure 16. Unclamped Inductive Switching **Test Circuit** Figure 17. Unclamped Inductive Switching Waveforms # **RESISTIVE SWITCHING** Figure 19. Switching Waveforms #### PACKAGE DIMENSIONS #### **CASE 221A-06 ISSUE Y** #### NOTES - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH. - DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED | | INCHES | | MILLIMETERS | | | |-----|--------|-------|-------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.570 | 0.620 | 14.48 | 15.75 | | | В | 0.380 | 0.405 | 9.66 | 10.28 | | | С | 0.160 | 0.190 | 4.07 | 4.82 | | | D | 0.025 | 0.035 | 0.64 | 0.88 | | | F | 0.142 | 0.147 | 3.61 | 3.73 | | | G | 0.095 | 0.105 | 2.42 | 2.66 | | | H | 0.110 | 0.155 | 2.80 | 3.93 | | | J | 0.018 | 0.025 | 0.46 | 0.64 | | | K | 0.500 | 0.562 | 12.70 | 14.27 | | | L | 0.045 | 0.060 | 1.15 | 1.52 | | | N | 0.190 | 0.210 | 4.83 | 5.33 | | | Q | 0.100 | 0.120 | 2.54 | 3.04 | | | R | 0.080 | 0.110 | 2.04 | 2.79 | | | S | 0.045 | 0.055 | 1.15 | 1.39 | | | T | 0.235 | 0.255 | 5.97 | 6.47 | | | U | 0.000 | 0.050 | 0.00 | 1.27 | | | ٧ | 0.045 | | 1.15 | | | | Z | | 0.080 | 1= | 2.04 | | E-FET and Designer's are trademarks of Motorola, Inc. TMOS is a registered trademark of Motorola, Inc. Vrks of Motorol demarke b, re ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) as Solitude services are injected in an expectation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative