

## **Preliminary**

## **MY9941**

#### 4 Channels Constant Current LED Driver With

#### Cascade DMX512 Protocol and Differential Interface

### **General Description**

The MY9941, 4 channels constant current LED driver with 14bits grayscale APDM (Adaptive Pulse Density Modulation) control, supports standard/4x DMX512 protocol and fully differential interface suited for long distance cascade applications. The distinctive DMX512 decoding approach could decode precisely a standard DMX512 signal. And each device loads one/two/three/four grayscale data according to two slot selection pins. The differential interface provides wide common-mode range to support long distance transmission without common-ground power systems.

The device operates over 7V to 40V input voltage range and provides 4 open-drain constant current sinking outputs that are rated to 40V and delivers up to 350mA of high accuracy current to each string of LED. The current at each output is programmable by means of four external current setting resistors. The MY9941 provides the gamma correction, gamma value is 2.2, to transform 8bits DMX data to 14bits APDM data in order to enhance brightness contract. The 14bits adaptive pulse density modulation makes sure that the frame refresh rate is higher than 2KHz. And an accurate oscillator is built in for free running APDM grayscale control and DMX512 decoder.

Furthermore, MY9941 also supports 4X DMX512 interface to enhance data refresh rate by four times. MY9941 could drive High Power LED directly by shorting the output channels and changing the slot data number. The POL function makes MY9941 as a PWM generator to support driving high power LEDs. MY9941 is available in SSOP24/TSSOP20 packages and specified over the -40°C to +85°C ambient temperature range.

## **Applications**

- ☐ Standard DMX512 protocol system
- ☐ Full Color Mesh Display
- ☐ Architectural and Decorative Lighting

#### **Features**

- ♦ White / CW.WW / R.G.B / R.G.B.W applications
- ◆ One / Two / Three / Four slots data selection for different LED configuration applications
- ♦ 7V to 40V Operating supply voltage
- ◆ 350mA Maximum constant current output (Per channel)
- ◆ Current setting by 4 external resistors
- ◆ 40V Rated output channels for long LED strings
- ♦ ±1.5% (typ.) LED Current accuracy between channels
- → ±3% (typ.) LED Current accuracy between chips
- **♦** Auto-addressing cascade architecture
- ◆ Standard DMX512 protocol decoder (USITT DMX512-A)
- ◆ 4X DMX512 protocol selection (Baud rate=1MHz)
- ◆ Distinctive differential output corresponding with DMX512 format for long distance cascade
- ♦ Wide common-mode range for differential input signals
- ◆ Non-polarity connection for differential data input
- ◆ 14bits grayscale resolution with Adaptive Pulse Density Modulation
- ♦ Gamma, 2.2, to transform 8bits DMX to 14bits APDM data
- ◆ Frame refresh rate > 2000Hz as a LED driver Frame refresh rate > 120Hz as a PWM generator
- ◆ Traditional non-scramble constant current waveform for high power LED applications (PWM generator only)
- ◆ Built-in oscillator for grayscale control and DMX512 decoder
- → -40°C to +85°C Ambient temperature range

#### Order information

| PART     | PIN PACKAGE           |               |  |  |  |
|----------|-----------------------|---------------|--|--|--|
| MY9941SS | SSOP24-150mil-0.635mm | 2500 pcs/Reel |  |  |  |
| MY9941TE | TSSOP20-173mil-0.65mm | 2500 pcs/Reel |  |  |  |

#### Typical Operating Circuits



## Pin Configuration



Jul. 2012 Ver. 0.6 MY-Semi Inc. 0



## **Block Diagram**





# **Pin Assignment**

| IN No.               |                      | DDINAME                          | FUNCTION                                                                                                                                                   |  |  |
|----------------------|----------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| SSOP24               | TSSOP20              | PIN NAME                         | FUNCTION                                                                                                                                                   |  |  |
| 1                    | 1                    | GND                              | Ground terminal.                                                                                                                                           |  |  |
| 2                    | 2                    | POL                              | Output current polarity selection:  "L": work as a PWM generator (traditional non-scrambled waveform)  "H(floating)": work as a LED driver (APDM waveform) |  |  |
| 3<br>4<br>5<br>6     | 3<br>4<br>5<br>6     | REXTA<br>REXTB<br>REXTC<br>REXTW | External resistors connected between REXT and GND for IOUTA, IOUTB, IOUTC and IOUTW output current value setting.                                          |  |  |
| 7                    | 7                    | DI+                              | Positive input terminal of differential DMX signal.                                                                                                        |  |  |
| 8                    | 8                    | DI-                              | Negative input terminal of differential DMX signal.                                                                                                        |  |  |
| 9                    | 9                    | MODE<1>                          | Slot data selection: (Please refer to page14) MODE<1:0>=L & L : four slots mode MODE<1:0>=L & H(floating) : one slot mode                                  |  |  |
| 10                   | 10                   | MODE<0>                          | MODE<1:0>=H(floating) & L : two slots mode MODE<1:0>=H(floating) & H(floating) : three slots mode                                                          |  |  |
| 15                   | 11                   | BAUD                             | DMX data rate selection: "L": 4 times DMX data rate (4x) "H(floating)": standard DMX data rate (1x)                                                        |  |  |
| 16                   | 12                   | INV                              | Differential DMX output polarity selection: "L": DMXOUT is negative to increase the amount of cascade chips "H(floating)": DMXOUT is positive              |  |  |
| 17                   | 13                   | DO-                              | Negative output terminal of differential DMX signal.                                                                                                       |  |  |
| 18                   | 14                   | DO+                              | Positive output terminal of differential DMX signal.                                                                                                       |  |  |
| 19<br>20<br>21<br>22 | 15<br>16<br>17<br>18 | IOUTW<br>IOUTC<br>IOUTB<br>IOUTA | Output terminals for constant current output                                                                                                               |  |  |
| 23                   | 19                   | VDDL                             | Voltage regulator output. Connecting a capacitor, 10uF, between VDDL pin and GND pin to stabilize the output voltage, 5V.                                  |  |  |
| 24                   | 20                   | VDDH                             | Supply voltage terminal.                                                                                                                                   |  |  |
| 11, 12, 13, 14       |                      | NC                               | Unconnected                                                                                                                                                |  |  |



## **Equivalent Circuit of Inputs and Output**

#### 1. DI+, DI- terminals



## 2. DO+, DO- terminals



#### 3. POL, MODE<1:0>, BAUD, INV terminals



## **Maximum Ratings** (Ta=25°C, Tj(max) = 150°C)

| CHARACTERISTIC                | ARACTERISTIC SYMBOL RATING |                                | UNIT |
|-------------------------------|----------------------------|--------------------------------|------|
| Supply Voltage                | VDDH 44                    |                                | V    |
| Regulator Voltage             | lator Voltage VDDL 7       |                                | V    |
| Input Voltage                 | VIN                        | -0.3 ~ VDDL+0.3                | V    |
| Output Current                | IOUT                       | 370                            | mA   |
| Output Voltage                | VOUT -0.3 ~ 40             |                                | V    |
| Thermal Resistance            | Dth/; a)                   | 70.5 (SS:SSOP24-173mil-0.65mm) | 2004 |
| (On 4-layer PCB)              | Rth(j-a)                   | 32 (TE:TSSOP20-173mil-0.65mm ) | °C/W |
| Operating Ambient Temperature | Тор                        | -40 ~ 85                       | °C   |
| Storage Temperature           | Tstg                       | -55 ~ 150                      | °C   |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only and functional operation of the device at these or any other condition beyond those specified is not supported.

<sup>(2)</sup> All voltage values are with respect to ground terminal.



| CHARACTERISTIC                                          | SYMBOL                             | CONDITION                         | MIN. | TYP. | MAX.  | UNIT   |
|---------------------------------------------------------|------------------------------------|-----------------------------------|------|------|-------|--------|
| Differential Output voltage (Unloaded)                  | VOD1                               | lo=0mA, figure 1                  |      | _    | 5     |        |
| Differential Output voltage (loaded)                    | VOD2                               | R=27Ω, figure 1                   | 0.7  |      | 1.5   |        |
| Differential Common-mode Output Voltage                 | VOC                                | R=27Ω, figure 1                   | _    | _    | 3     | V      |
| Differential Input Threshold Voltage                    | VTH                                | -7V ≤VCM ≤ 12V                    | -0.2 |      | 0.2   |        |
| Differential Input Hysteresis                           | ΔVTH                               | VCM=0V                            |      | 70   |       | mV     |
| Differential Input Resistance                           | RIN                                |                                   | 192  |      |       | kΩ     |
| Differential Output Short-Circuit<br>Current, Vout=High | IOS1                               | Vout=-7V                          |      |      | TBD   | mA     |
| Differential Output Short-Circuit Current, Vout=Low     | IOS2                               | Vout=10V                          | TBD  |      |       | mA     |
| land Owner of Differential land                         | IDI                                | VIN=12V                           |      | 50   |       |        |
| Input Current of Differential Input                     | IDI                                | VIN=-7V                           |      | -30  |       | uA     |
| Regulator Output Voltage                                | VDDL                               | VDDH=7~40V                        |      | 5    |       | V      |
| Current Setting Feedback Voltage                        | ent Setting Feedback Voltage Vrext |                                   |      | 0.4  |       | V      |
| IOUT Leakage Current                                    | ILK                                | Vo=40V                            |      |      | 0.1   | uA     |
| Output Current Skew  (Channel-to-Channel)*1             |                                    | VOUT = 1.0 V                      |      | ±1.5 | ±3    | %      |
| Output Current Skew (Chip-to-Chip)*2                    | dIOUT2                             | Rrext =16 Ω                       | _    | ±3   | ±6    | %      |
| Output Current Skew  (Channel-to-Channel)*1             | dIOUT1                             | VOUT = 1.0 V                      |      | ±1.5 | ±3    | %      |
| Output Current Skew (Chip-to-Chip)*2                    | dIOUT2                             | Rrext =2.6 Ω                      | _    | ±3   | ±6    | %      |
| Output Voltage Regulation*3                             | % / VOUT                           | Rrext = 16 Ω<br>VOUT = 7 V ~ 40 V | _    |      | ±.0.1 | % / V  |
| Supply Voltage Regulation*4                             | % / VDDH                           | Rrext = 16Ω<br>VDDH = 7 V ~ 40 V  | _    | ±0.6 | ±1    | 70 / V |
| CHARACTERISTIC                                          | SYMBOL                             | CONDITION                         | MIN. | TYP. | MAX.  | UNIT   |

<sup>\*1</sup> Channel-to-channel skew is defined by the formula below:

$$\Delta(\%) = \left[ \frac{Iout_n}{(Iout_0 + Iout_1 + ... + Iout_{15})} - 1 \right] * 100\%$$

$$\Delta(\%) = \left[ \begin{array}{c} \frac{(Iout_0 + Iout_1 + ... + Iout_{15})}{16} - (Ideal \ Output \ Curren) \\ \hline (Ideal \ Output \ Curren) \end{array} \right] *100\%$$

\*3 Output voltage regulation is defined by the formula below: 
$$\Delta(\%/V) = \left[ \begin{array}{c} Iout_n(@Vout_n = 3V) - Iout_n(@Vout_n = 1V) \\ Iout_n(@Vout_n = 3V) \end{array} \right] * \frac{100\%}{3V - 1V}$$

$$\Delta(\%/V) = \left[ \frac{Iout_n(@V_{DDH} = 40V) - Iout_n(@V_{DDH} = 7V)}{Iout_n(@V_{DD} = 7V)} \right] * \frac{100\%}{40V - 7V}$$

<sup>\*2</sup> Chip-to-Chip skew is defined by the formula below:

<sup>\*4</sup> Supply voltage regulation is defined by the formula below:





|                | I <sub>DD1(off)</sub>                                           | all pins are open unless VDD and GND                             | _ | 1.7 | 2.5 |    |
|----------------|-----------------------------------------------------------------|------------------------------------------------------------------|---|-----|-----|----|
|                | I <sub>DD2(off)</sub>                                           | input signal is static Rrext = 16 $\Omega$ all outputs turn off  | _ | 2.3 | 3.1 |    |
| Supply Current | I <sub>DD1(on)</sub> I <sub>DD3(off)</sub> I <sub>DD2(on)</sub> | input signal is static Rrext = 16 $\Omega$ all outputs turn on   | _ | 2.4 | 3.2 | mA |
|                |                                                                 | input signal is static Rrext = $2.6 \Omega$ all outputs turn off | _ | 6.0 | 6.5 |    |
|                |                                                                 | input signal is static Rrext = $2.6 \Omega$ all outputs turn on  | _ | 6.1 | 6.6 |    |

## **Switching Characteristics** (VDDL = 5.0V, Ta = 25°C unless otherwise noted)

| CHARACTERISTIC                                 | SYMBOL             | CONDITION                              | MIN. | TYP. | MAX. | UNIT |
|------------------------------------------------|--------------------|----------------------------------------|------|------|------|------|
| Propagation Delay From DI to DO ( "L" to "H" ) | tpLH               | VDDH-40V                               |      | 40   |      |      |
| Propagation Delay From DI to DO ( "H" to "L" ) | tpHL               | $tpHL$ $R_{DIFF} = 54\Omega$           |      | 40   |      |      |
| Propagation Delay Skew                         | tskew              | $R_{LOAD}$ =196 $k\Omega$              |      | 5    |      |      |
| DO rise time                                   | tr <sub>(DO)</sub> | C <sub>L</sub> =100pF<br>DI(diff)=1.5V |      | 20   |      | ns   |
| DO fall time                                   | tf <sub>(DO)</sub> | DI(diii)=1.3V                          |      | 20   |      |      |
| Output Current Rise Time                       | tor                |                                        | 100  |      |      |      |
| Output Current Fall Time                       | tof                |                                        | 100  |      |      |      |
| Internal Grayscale Clock Frequency             | FGCK               |                                        |      | 2    |      | MHz  |

## **Test Circuits**



Figure 1. Differential Output DC Test Circuit



Figure 2. Differential Output Timing Test Circuit





Figure 3. IOUT Switching Characteristics Test Circuit

## **Timing Diagram**

### 1. DI to DO



### 2. IOUT





#### **Reference Resistor**

The constant current values are determined by an external resistor placed between REXT pin and GND pin. The following formula is utilized to calculate the current value:

$$lout(mA) = Vrext(V) / Rext(k\Omega) = 0.4V / Rext(k\Omega)$$

Where Rrext is a resistor placed between REXT and GND For example, lout is 20mA when Rrext=20 $\Omega$  and lout is 50mA when Rrext=8  $\Omega$ 





## **Constant-Current Output**



The current characteristics could maintain invariable in the influence of loading voltage. Therefore, the MY9941 could minimize the interference of different LED forward voltages and produce the constant current. The following figures illustrate the suitable output voltage should be determined in order to keep an excellent performance.





## Standard DMX512 Protocol (BAUD=H)



DMX512 is a standard that describes a method of digital data transmission between controllers and lighting equipment and accessories. MY9941 supports DMX512 protocol in accordance with USITT DMX512-A standard except for the Break time and the MBB time when the INV pin is set to LOW.



| Reference | Description                  | Duration                                                |
|-----------|------------------------------|---------------------------------------------------------|
| (1)       | Mark Time Before Break (MBB) | 0us~1s<br>(more limitations as INV=L)                   |
| (2)       | Break                        | 88us≦ T <sub>Break</sub><br>(more limitations as INV=L) |
| (3)       | Mark Time After Break (MAB)  | 4us~1s                                                  |
| (4)       | Start Code (Slot 0 data)     | 32us ± 2%<br>(Start Code must be null)                  |
| (5)       | Mark Time Between Slot       | 0s~1s                                                   |
| (6)       | Slot Time                    | 44us ± 2%                                               |
| (7)       | Start Bit                    | 4us ± 2%                                                |
| (8)       | Stop Bits                    | 4us ± 2%                                                |
| (9)       | Least Significant Data Bit   | 4us ± 2%                                                |
| (10)      | Most Significant Data Bit    | 4us ± 2%                                                |
| (11)      | The Number of Slots          | Not Limited                                             |

<sup>\*</sup> Power-On Procedure (only needed as INV=L):

Users have to keep the input signal in high level over 440us after power-on and then transmit a DMX signal.

#### \* Hot-Plug Setting (only needed as INV=L):

The MBB time ( or the MAB time or the Mark Time Between Slot ) has to be set over 440us in order to avoid that Hot-Plug operations disrupt the decoding process.

- \* When INV=L, the Break time must be limited in the range of 88us ≤ T<sub>Break</sub> ≤ 264us.
- \* Power-On procdure, Hot-Plug setting and Break time limitation could be neglected when INV=H or floating.



# Standard DMX512 Interface (BAUD=H, INV=L)





## 4X DMX512 Protocol (BAUD=L)

DMX512 is a standard that describes a method of digital data transmission between controllers and lighting equipment and accessories. MY9941 also supports 4X DMX512 protocol in order to enhance data refresh rate.



| Reference | Description                  | Duration                                    |
|-----------|------------------------------|---------------------------------------------|
| (1)       | Mark Time Before Break (MBB) | 0us~1s<br>(more limitations as INV=L)       |
| (2)       | Break                        | 22us≦ TBreak<br>(more limitations as INV=L) |
| (3)       | Mark Time After Break (MAB)  | 1us~1s                                      |
| (4)       | Start Code (Slot 0 data)     | 8us ± 2%<br>(Start Code must be null)       |
| (5)       | Mark Time Between Slot       | 0s~1s                                       |
| (6)       | Slot Time                    | 11us ± 2%                                   |
| (7)       | Start Bit                    | 1us ± 2%                                    |
| (8)       | Stop Bits                    | 1us ± 2%                                    |
| (9)       | Least Significant Data Bit   | 1us ± 2%                                    |
| (10)      | Most Significant Data Bit    | 1us ± 2%                                    |
| (11)      | The Number of Slots          | Not Limited                                 |

#### \* Power-On Procedure (only needed as INV=L):

Users have to keep the input signal in high level over 110us after power-on and then transmit a 4X DMX signal.

#### \* Hot-Plug Setting (only needed as INV=L):

The MBB time ( or the MAB time or the Mark Time Between Slot ) has to be set over 110us in order to avoid that Hot-Plug operations disrupt the decoding process.

- \* When INV=L, the Break time must be limited in the range of 22us≦ TBreak ≦66us.
- \* Power-On procdure, Hot-Plug setting and Break time limitation could be neglected when INV=H or floating.



# 4X DMX512 Interface (BAUD=L, INV=L)





## Frame Latch (Break)



\*\* Free-running frame latch: the next data are loaded into devices after the previous frame is accomplished in order to maintain the completeness of frame.

<sup>\*\*</sup> A complete frame time is determined by the internal oscillator's frequency of each chip

<sup>\*\*</sup> A complete frame time =  $16394 * (0.5us \pm deviation)$  and the maximum deviation is 0.1us



## **Auto-addressing Approach and Slot Data Selection**



When a lot of MY9941 are connected in cascade, each device addresses automatically and loads grayscale data according to two slot selection pins MODE<1:0>. The sequence of data loading is illustrated below.

 $MODE<1>: MODE<0> = L : H \rightarrow One slot mode$ 



 $MODE<1>: MODE<0> = H : L \rightarrow Two slots mode$ 





#### $MODE<1>: MODE<0> = H : H \rightarrow Three slots mode$



## **Gamma Correction**

#### Gamma Correction (value=2.2)



MY9941 supports Gamma Correction function, 2.2, to transform 8bits DMX512 data to 14bits PWM/APDM data in order to enhance brightness contract.



### APDM (Adaptive Pulse Width Modulation, only for LED driver, POL=H)



- ▲ The waveform is divided into 16 sections when the luminance is below 8192/16384.
- ▲ The waveform is divided into 32 sections when the luminance is over 8192/16384.
- ▲ MY-semi issues this APDM approach, Adaptive Pulse Width Modulation, in order to abate the non-ideal IOUT distortion due to non-symmetrical transient response at low luminance and improve the refresh rate at high luminance.
- **▲** The  $\Delta$ -width correction technique ( $\Delta \neq 0$ ) is used to compensate the non-ideal output current transient response.



## **PWM** generator (POL=L)



MY9941 could be set as a PWM generator to produce 14bits traditional non-scrambled PWM waveform for high power LED lighting applications. The POL pin is set to VSS and the IOUT pins are connected to VLED by Rload resistors in order to determine VH and VL level of PWM signal. The refresh rate of MY9941 is 120Hz as a PWM generator, POL=L.



Refresh rate = 120Hz (Grayscale clock=2MHz)



## **Application (LED Driver)**

### VDD=7V~40V





## **Application sample (LED Driver)**

#### VDD=VLED=12V, IOUT=20mA, Three slots mode, Standard DMX512



## VDD=VLED=24V, IOUT=20mA, Three slots mode, Standard DMX512





## **Application (PWM Generator)**



## **Application Sample (PWM Generator)**

#### VDD=12V, VH(PWM)=5V, VL(PWM)=0V, Standard DMX512 protocol





## **Power Dissipation**

When all four output channels are turned on, the practical power dissipation is determined by the following equation:

PD (practical) =  $V_{DDH} \times I_{DDH} + V_{Out}A \times I_{Out}A \times DutyA + V_{Out}B \times I_{Out}B \times DutyB + V_{Out}C \times I_{Out}C \times DutyC + V_{Out}W \times I_{Out}W \times DutyW$ 

In secure operating conditions, the power consumption of an integrated chip should be less than the maximum permissible power dissipation which is determined by the package type and ambient temperature. The formula for maximum power dissipation is described as follows:

$$PD (max) = \frac{Tj(max)(\mathcal{C}) - Ta(\mathcal{C})}{Rth(j-a)(\mathcal{C}/Watt)}$$

The PD(max) declines as the ambient temperature raises. Therefore, suitable operating conditions should be designed with caution according to the chosen package and the ambient temperature. The following figure illustrates the relation between the maximum power dissipation and the ambient temperature in the SSOP24/TSSOP20 packages.







# **Package Outline Dimension**

SSOP24-150mil-0.635mm









## **Package Outline Dimension**

TSSOP20-173mil-0.65mm







THERMALLY ENHANCED VARIATIONS ONLY

#### VARIATIONS (ALL DIMENSIONS SHOWN IN MM)

| SYMBOLS | MIN. | NOM.     | MAX. |
|---------|------|----------|------|
| Α       | -    | -        | 1.20 |
| A1      | 0.05 | -        | 0.15 |
| A2      | 0.80 | 0.90     | 1.05 |
| ь       | 0.19 | _        | 0.30 |
| C       | 0.09 | _        | 0.20 |
| D       | 6.40 | 6.50     | 6.60 |
| E1      | 4.30 | 4.40     | 4.50 |
| Е       |      | 6.40 BSC |      |
| ψ       |      | 0.65 BSC |      |
| L1      |      | 1.00 REF |      |
| L       | 0.50 | 0.60     | 0.75 |
| S       | 0.20 | _        | -    |
| θ       | 0,   |          | 8*   |

#### THERMALLY ENHANCED DIMENSIONS(SHOWN IN MM)

| Γ | PAD SIZE | E2   |      | D1   |      |      |      |
|---|----------|------|------|------|------|------|------|
| L |          | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. |
|   | 118X16E  | 2.60 | 2.80 | 3.00 | 3.79 | 3.99 | 4.19 |

#### NOTES:

IJEDEC OUTLINE : STANDARD : MO-153 AC REV.F THERMALLY ENHANCED : MO-153 ACT REV.F

2.DIMENSION 'D' DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE.

3.DIMENSION 'E1' DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 PER SIDE.

A.DIMENSION 'b' DOES NOT INCLUDE DAMBAR PROTRUSION.
ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 MM
TOTAL IN EXCESS OF THE 'b' DIMENSION AT MAXIMUM
MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE
LOWER RADIUS OF THE FOOT. MINIMUM SPACE BETWEEN
PROTRUSION AND ADJACENT LEAD IS 0.07 MM.

5.DIMENSIONS 'D' AND 'E1' TO BE DETERMINED AT DATUM PLANE FIL.







The products listed herein are designed for ordinary electronic applications, such as electrical appliances, audio-visual equipment, communications devices and so on. Hence, it is advisable that the devices should not be used in medical instruments, surgical implants, aerospace machinery, nuclear power control systems, disaster/crime-prevention equipment and the like. Misusing those products may directly or indirectly endanger human life, or cause injury and property loss.

Wincker will not take any responsibilities regarding the misusage of the products mentioned above. Anyone who purchases any products described herein with the above-mentioned intention or with such misused applications should accept full responsibility and indemnify. Wincker and its distributors and all their officers and employees shall defend jointly and severally against any and all claims and litigation and all damages, cost and expenses associated with such intention and manipulation.