

Doc. Number:

- Tentative Specification
- Preliminary Specification
- Approval Specification

# MODEL NO.: N140BGE

## SUFFIX: L33

**Customer: INX Standard Spec**

**APPROVED BY**

**SIGNATURE**

**Name / Title**

Please return 1 copy for your confirmation with your signature and comments.

| Approved By                       | Checked By                        | Prepared By                       |
|-----------------------------------|-----------------------------------|-----------------------------------|
| 楊竣傑<br>2013-03-15<br>20:31:47 CST | 曹文彬<br>2013-03-08<br>10:28:40 CST | 王淑玲<br>2013-03-07<br>20:56:28 CST |

## 1. GENERAL DESCRIPTION

### 1.1 OVERVIEW

N140BGE-L33 is a 14.0" (14.0" diagonal) TFT Liquid Crystal Display module with LED Backlight unit and 40 pins LVDS interface. This module supports 1366 x 768 HD mode and can display 262,144 colors. The optimum viewing angle is at 6 o'clock direction.

### 1.2 GENERAL SPECIFICATIONS

| Item              | Specification                                                | Unit              | Note |
|-------------------|--------------------------------------------------------------|-------------------|------|
| Screen Size       | 14.0" diagonal                                               |                   |      |
| Driver Element    | a-si TFT active matrix                                       | -                 | -    |
| Pixel Number      | 1366 x R.G.B. x 768                                          | pixel             | -    |
| Pixel Pitch       | 0.2265 (H) x 0.2265 (V)                                      | mm                | -    |
| Pixel Arrangement | RGB vertical stripe                                          | -                 | -    |
| Display Colors    | 262,144                                                      | color             | -    |
| Transmissive Mode | Normally white                                               | -                 | -    |
| Surface Treatment | Hard coating (3H), Anti-Glare                                | -                 | -    |
| Luminance, White  | 200                                                          | Cd/m <sup>2</sup> |      |
| Power Consumption | Total 3.059 W (Max.) @ cell 0.739 W (Max.), BL 2.32 W (Max.) |                   | (1)  |

Note (1) The specified power consumption (with converter efficiency) is under the conditions at VCCS = 3.3 V, fv = 60 Hz, LED\_VCCS = Typ, fPWM = 200 Hz, Duty=100% and Ta = 25 ± 2 °C, whereas mosaic pattern is displayed.

## 2. MECHANICAL SPECIFICATIONS

| Item        | Min.           | Typ.  | Max.    | Unit | Note |
|-------------|----------------|-------|---------|------|------|
| Module Size | Horizontal (H) | 319.9 | 320.4   | mm   | (1)  |
|             | Vertical (V)   | 204.6 | 205.1   | mm   |      |
|             | Thickness (T)  | -     | -       | 3.6  |      |
| Active Area | Horizontal     | -     | 309.399 | mm   |      |
|             | Vertical       | -     | 173.952 | mm   |      |
| Weight      | -              | 310   | 320     | g    |      |

Note (1) Please refer to the attached drawings for more information of front and back outline dimensions.

### 2.1 CONNECTOR TYPE



Please refer Appendix Outline Drawing for detail design.

Connector Part No.: IPEX-20455-040E-12 or TYCO 5-2069716-3.

User's connector Part No: IPEX-20453-040T-01

### 3. ABSOLUTE MAXIMUM RATINGS

#### 3.1 ABSOLUTE RATINGS OF ENVIRONMENT

| Item                          | Symbol   | Value |      | Unit | Note     |
|-------------------------------|----------|-------|------|------|----------|
|                               |          | Min.  | Max. |      |          |
| Storage Temperature           | $T_{ST}$ | -20   | +60  | °C   | (1)      |
| Operating Ambient Temperature | $T_{OP}$ | 0     | +50  | °C   | (1), (2) |

Note (1) (a) 90 %RH Max. ( $T_a \leq 40$  °C).

(b) Wet-bulb temperature should be 39 °C Max. ( $T_a > 40$  °C).

(c) No condensation.

Note (2) The temperature of panel surface should be 0 °C min. and 60 °C max.



#### 3.2 ELECTRICAL ABSOLUTE RATINGS

##### 3.2.1 TFT LCD MODULE

| Item                             | Symbol          | Value |               | Unit | Note |
|----------------------------------|-----------------|-------|---------------|------|------|
|                                  |                 | Min.  | Max.          |      |      |
| Power Supply Voltage             | $V_{CCS}$       | -0.3  | +4.0          | V    | (1)  |
| Logic Input Voltage              | $V_{IN}$        | -0.3  | $V_{CCS}+0.3$ | V    |      |
| Converter Input Voltage          | $LED_{\_}VCCS$  | -0.3  | 26.0          | V    | (1)  |
| Converter Control Signal Voltage | $LED_{\_}PWM$ , | -0.3  | 5.0           | V    | (1)  |
| Converter Control Signal Voltage | $LED_{\_}EN$    | -0.3  | 5.0           | V    | (1)  |

Note (1) Stresses beyond those listed in above "ELECTRICAL ABSOLUTE RATINGS" may cause permanent damage to the device. Normal operation should be restricted to the conditions described in "ELECTRICAL CHARACTERISTICS".

## 4. ELECTRICAL SPECIFICATIONS

## 4.1 FUNCTION BLOCK DIAGRAM



## 4.2. INTERFACE CONNECTIONS

## PIN ASSIGNMENT

| Pin | Symbol   | Description                               | Remark            |
|-----|----------|-------------------------------------------|-------------------|
| 1   | NC       | No Connection (Reserve)                   |                   |
| 2   | VCCS     | Power Supply (3.3V typ.)                  |                   |
| 3   | VCCS     | Power Supply (3.3V typ.)                  |                   |
| 4   | VEDID    | DDC 3.3V power                            |                   |
| 5   | NC       | No Connection (Reserved for INNOLUX test) |                   |
| 6   | CLKEDID  | DDC clock                                 |                   |
| 7   | DATAEDID | DDC data                                  |                   |
| 8   | Rxin0-   | LVDS differential data input              | R0-R5, G0         |
| 9   | Rxin0+   | LVDS differential data input              |                   |
| 10  | VSS      | Ground                                    |                   |
| 11  | Rxin1-   | LVDS differential data input              | G1~G5, B0, B1     |
| 12  | Rxin1+   | LVDS differential data input              |                   |
| 13  | VSS      | Ground                                    |                   |
| 14  | Rxin2-   | LVDS Differential Data Input              | B2-B5, HS, VS, DE |
| 15  | Rxin2+   | LVDS Differential Data Input              |                   |
| 16  | VSS      | Ground                                    |                   |
| 17  | RxCLK-   | LVDS differential clock input             | LVDS CLK          |
| 18  | RxCLK+   | LVDS differential clock input             |                   |
| 19  | VSS      | Ground                                    |                   |
| 20  | NC       | No Connection (Reserve)                   |                   |
| 21  | NC       | No Connection (Reserve)                   |                   |
| 22  | VSS      | Ground                                    |                   |

|    |          |                                        |  |
|----|----------|----------------------------------------|--|
| 23 | NC       | No Connection (Reserve)                |  |
| 24 | NC       | No Connection (Reserve)                |  |
| 25 | VSS      | Ground                                 |  |
| 26 | NC       | No Connection (Reserve)                |  |
| 27 | NC       | No Connection (Reserve)                |  |
| 28 | VSS      | Ground                                 |  |
| 29 | NC       | No Connection (Reserve)                |  |
| 30 | NC       | No Connection (Reserve)                |  |
| 31 | LED_GND  | LED Ground                             |  |
| 32 | LED_GND  | LED Ground                             |  |
| 33 | LED_GND  | LED Ground                             |  |
| 34 | NC       | No Connection (Reserve)                |  |
| 35 | LED_PWM  | PWM Control Signal of LED Converter    |  |
| 36 | LED_EN   | Enable Control Signal of LED Converter |  |
| 37 | NC       | No Connection (Reserve)                |  |
| 38 | LED_VCCS | LED Power Supply                       |  |
| 39 | LED_VCCS | LED Power Supply                       |  |
| 40 | LED_VCCS | LED Power Supply                       |  |

Note (1) The first pixel is odd as shown in the following figure.



## 4.3 ELECTRICAL CHARACTERISTICS

## 4.3.1 LCD ELECTRONICS SPECIFICATION

| Parameter            | Symbol            | Value |      |      | Unit | Note    |
|----------------------|-------------------|-------|------|------|------|---------|
|                      |                   | Min.  | Typ. | Max. |      |         |
| Power Supply Voltage | V <sub>CCS</sub>  | 3.0   | 3.3  | 3.6  | V    | (1)     |
| Ripple Voltage       | V <sub>RP</sub>   | -     | 50   | -    | mV   | (1)     |
| Inrush Current       | I <sub>RUSH</sub> | -     | -    | 1.5  | A    | (1),(2) |
| Power Supply Current | Mosaic            | -     | 206  | 224  | mA   | (3)a    |
|                      | Black             | -     | 201  | 219  | mA   | (3)     |

Note (1) The ambient temperature is  $T_a = 25 \pm 2$  °C.

Note (2)  $I_{RUSH}$ : the maximum current when V<sub>CCS</sub> is rising

$I_{IS}$ : the maximum current of the first 100ms after power-on

Measurement Conditions: Shown as the following figure. Test pattern: black.



V<sub>CCS</sub> rising time is 0.5ms



Note (3) The specified power supply current is under the conditions at  $V_{CCS} = 3.3$  V,  $T_a = 25 \pm 2$  °C, DC Current and  $f_v = 60$  Hz, whereas a specified power dissipation check pattern is displayed.

a. Mosaic Pattern



Active Area

## 4.3.2 LED CONVERTER SPECIFICATION

| Parameter                             | Symbol               | Value            |      |      | Unit | Note |
|---------------------------------------|----------------------|------------------|------|------|------|------|
|                                       |                      | Min.             | Typ. | Max. |      |      |
| Converter Input power supply voltage  | LED_Vccs             | 5.0              | 12.0 | 21.0 | V    |      |
| Converter Inrush Current              | ILED <sub>RUSH</sub> | -                | -    | 1.5  | A    | (1)  |
| EN Control Level                      |                      | 2.2              | -    | 3.6  | V    |      |
|                                       |                      | 0                | -    | 0.6  | V    |      |
| PWM Control Level                     |                      | 2.2              | -    | 3.6  | V    |      |
|                                       |                      | 0                | -    | 0.6  | V    |      |
| PWM Control Duty Ratio                |                      | 5                | -    | 100  | %    |      |
| PWM Control Permissive Ripple Voltage | V <sub>PWM_pp</sub>  | -                | -    | 100  | mV   |      |
| PWM Control Frequency                 | f <sub>PWM</sub>     | 190              | -    | 2K   | Hz   | (2)  |
| LED Power Current                     | LED_VCCS = Typ.      | I <sub>LED</sub> | -    | 175  | 193  | mA   |
|                                       |                      |                  |      |      |      | (3)  |

Note (1) ILED<sub>RUSH</sub>: the maximum current when LED\_VCCS is rising,

ILED<sub>IS</sub>: the maximum current of the first 100ms after power-on,

Measurement Conditions: Shown as the following figure. LED\_VCCS = Typ, Ta = 25 ± 2 °C, f<sub>PWM</sub> = 200 Hz, Duty=100%.



VLED rising time is 0.5ms



Note (2) If PWM control frequency is applied in the range less than 1KHz, the “waterfall” phenomenon on the screen may be found. To avoid the issue, it's a suggestion that PWM control frequency should follow the criterion as below.

PWM control frequency  $f_{PWM}$  should be in the range

$$(N + 0.33) * f \leq f_{PWM} \leq (N + 0.66) * f$$

$N$  : Integer ( $N \geq 3$ )

$f$  : Frame rate

Note (3) The specified LED power supply current is under the conditions at “LED\_VCCS = Typ.”,  $T_a = 25 \pm 2 {}^\circ C$ ,  $f_{PWM} = 200$  Hz, Duty=100%.

## 4.3.3 BACKLIGHT UNIT

 $T_a = 25 \pm 2 {}^\circ C$ 

| Parameter                          | Symbol   | Value |      |      | Unit | Note             |
|------------------------------------|----------|-------|------|------|------|------------------|
|                                    |          | Min.  | Typ. | Max. |      |                  |
| LED Light Bar Power Supply Voltage | $V_L$    | 27.5  | 30.8 | 33   | V    | (1)(2)(Duty100%) |
| LED Light Bar Power Supply Current | $I_L$    | -     | 57   | -    | mA   |                  |
| Power Consumption                  | $P_L$    | -     | 1.75 | 1.88 | W    | (3)              |
| LED Life Time                      | $L_{BL}$ | 15000 | -    | -    | Hrs  | (4)              |

Note (1) LED current is measured by utilizing a high frequency current meter as shown below :



Note (2) For better LED light bar driving quality, it is recommended to utilize the adaptive boost converter with current balancing function to drive LED light-bar.

Note (3)  $P_L = I_L \times V_L$  (Without LED converter transfer efficiency)

Note (4) The lifetime of LED is defined as the time when it continues to operate under the conditions at  $T_a = 25 \pm 2 {}^\circ C$  and  $I_L = 19$  mA(Per EA) until the brightness becomes  $\leq 50\%$  of its original value.

## 4.4 LVDS INPUT SIGNAL TIMING SPECIFICATIONS

## 4.4.1 LVDS DC SPECIFICATIONS

| Parameter                              | Symbol         | Value |      |       | Unit | Note                  |
|----------------------------------------|----------------|-------|------|-------|------|-----------------------|
|                                        |                | Min.  | Typ. | Max.  |      |                       |
| LVDS Differential Input High Threshold | $V_{TH(LVDS)}$ | -     | -    | +100  | mV   | (1),<br>$V_{CM}=1.2V$ |
| LVDS Differential Input Low Threshold  | $V_{TL(LVDS)}$ | -100  | -    | -     | mV   | (1)<br>$V_{CM}=1.2V$  |
| LVDS Common Mode Voltage               | $V_{CM}$       | 1.125 | -    | 1.375 | V    | (1)                   |
| LVDS Differential Input Voltage        | $ V_{ID} $     | 100   | -    | 600   | mV   | (1)                   |
| LVDS Terminating Resistor              | $R_T$          |       | 100  |       | Ohm  | -                     |

Note (1) The parameters of LVDS signals are defined as the following figures.



## 4.4.2 LVDS DATA FORMAT



#### 4.4.3 COLOR DATA INPUT ASSIGNMENT

The brightness of each primary color (red, green and blue) is based on the 6-bit gray scale data input for the color. The higher the binary input the brighter the color. The table below provides the assignment of color versus data input.

| Color               |               | Data Signal |    |    |    |    |    |       |    |    |    |    |    |      |    |    |    |    |    |
|---------------------|---------------|-------------|----|----|----|----|----|-------|----|----|----|----|----|------|----|----|----|----|----|
|                     |               | Red         |    |    |    |    |    | Green |    |    |    |    |    | Blue |    |    |    |    |    |
|                     |               | R5          | R4 | R3 | R2 | R1 | R0 | G5    | G4 | G3 | G2 | G1 | G0 | B5   | B4 | B3 | B2 | B1 | B0 |
| Basic Colors        | Black         | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  |
|                     | Red           | 1           | 1  | 1  | 1  | 1  | 1  | 0     | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  |
|                     | Green         | 0           | 0  | 0  | 0  | 0  | 0  | 1     | 1  | 1  | 1  | 1  | 1  | 0    | 0  | 0  | 0  | 0  | 0  |
|                     | Blue          | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  | 0  | 0  | 1    | 1  | 1  | 1  | 1  | 1  |
|                     | Cyan          | 0           | 0  | 0  | 0  | 0  | 0  | 1     | 1  | 1  | 1  | 1  | 1  | 1    | 1  | 1  | 1  | 1  | 1  |
|                     | Magenta       | 1           | 1  | 1  | 1  | 1  | 1  | 0     | 0  | 0  | 0  | 0  | 0  | 1    | 1  | 1  | 1  | 1  | 1  |
|                     | Yellow        | 1           | 1  | 1  | 1  | 1  | 1  | 1     | 1  | 1  | 1  | 1  | 1  | 0    | 0  | 0  | 0  | 0  | 0  |
|                     | White         | 1           | 1  | 1  | 1  | 1  | 1  | 1     | 1  | 1  | 1  | 1  | 1  | 1    | 1  | 1  | 1  | 1  | 1  |
| Gray Scale Of Red   | Red(0)/Dark   | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  |
|                     | Red(1)        | 0           | 0  | 0  | 0  | 0  | 1  | 0     | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  |
|                     | Red(2)        | 0           | 0  | 0  | 0  | 1  | 0  | 0     | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  |
|                     | :             | :           | :  | :  | :  | :  | :  | :     | :  | :  | :  | :  | :  | :    | :  | :  | :  | :  | :  |
|                     | Red(61)       | 1           | 1  | 1  | 1  | 0  | 1  | 0     | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  |
|                     | Red(62)       | 1           | 1  | 1  | 1  | 1  | 0  | 0     | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  |
|                     | Red(63)       | 1           | 1  | 1  | 1  | 1  | 1  | 0     | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  |
|                     | Green(0)/Dark | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  |
| Gray Scale Of Green | Green(1)      | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  | 0  | 0  | 1    | 0  | 0  | 0  | 0  | 0  |
|                     | Green(2)      | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  |
|                     | :             | :           | :  | :  | :  | :  | :  | :     | :  | :  | :  | :  | :  | :    | :  | :  | :  | :  | :  |
|                     | Green(61)     | 0           | 0  | 0  | 0  | 0  | 0  | 1     | 1  | 1  | 1  | 0  | 1  | 0    | 0  | 0  | 0  | 0  | 0  |
|                     | Green(62)     | 0           | 0  | 0  | 0  | 0  | 0  | 1     | 1  | 1  | 1  | 1  | 0  | 0    | 0  | 0  | 0  | 0  | 0  |
|                     | Green(63)     | 0           | 0  | 0  | 0  | 0  | 0  | 1     | 1  | 1  | 1  | 1  | 0  | 0    | 0  | 0  | 0  | 0  | 0  |
|                     | Blue(0)/Dark  | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  |
|                     | Blue(1)       | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 1  |
| Gray Scale Of Blue  | Blue(2)       | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  |
|                     | :             | :           | :  | :  | :  | :  | :  | :     | :  | :  | :  | :  | :  | :    | :  | :  | :  | :  | :  |
|                     | Blue(61)      | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  | 0  | 0  | 1    | 1  | 1  | 1  | 0  | 1  |
|                     | Blue(62)      | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  | 0  | 0  | 1    | 1  | 1  | 1  | 1  | 0  |
|                     | Blue(63)      | 0           | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0  | 0  | 0  | 1    | 1  | 1  | 1  | 1  | 1  |

Note (1) 0: Low Level Voltage, 1: High Level Voltage

## 4.5 DISPLAY TIMING SPECIFICATIONS

The input signal timing specifications are shown as the following table and timing diagram.

| Signal | Item                              | Symbol | Min. | Typ.  | Max.  | Unit | Note |
|--------|-----------------------------------|--------|------|-------|-------|------|------|
| DE     | Frequency                         | 1/Tc   | 72.6 | 76.42 | 80.24 | MHz  | -    |
|        | Vertical Total Time               | TV     | 775  | 800   | 808   | TH   | -    |
|        | Vertical Active Display Period    | TVD    | 768  | 768   | 768   | TH   | -    |
|        | Vertical Active Blanking Period   | TVB    | 7    | 32    | 40    | TH   | -    |
|        | Horizontal Total Time             | TH     | 1466 | 1592  | 1648  | Tc   | -    |
|        | Horizontal Active Display Period  | THD    | 1366 | 1366  | 1366  | Tc   | -    |
|        | Horizontal Active Blanking Period | THB    | 100  | 226   | 282   | Tc   | -    |

Note (1) Because this module is operated by DE only mode, Hsync and Vsync are ignored.

## INPUT SIGNAL TIMING DIAGRAM



## 4.6 POWER ON/OFF SEQUENCE

The power sequence specifications are shown as the following table and diagram.

| Symbol         | Value |      |      | Unit | Note |
|----------------|-------|------|------|------|------|
|                | Min.  | Typ. | Max. |      |      |
| t <sub>1</sub> | 0.5   | -    | 10   | ms   |      |
| t <sub>2</sub> | 0     | -    | 50   | ms   |      |
| t <sub>3</sub> | 0     | -    | 50   | ms   |      |
| t <sub>4</sub> | 500   | -    | -    | ms   |      |
| t <sub>5</sub> | 200   | -    | -    | ms   |      |
| t <sub>6</sub> | 200   | -    | -    | ms   |      |
| t <sub>7</sub> | 0.5   | -    | 10   | ms   |      |
| t <sub>A</sub> | 0.5   | -    | 10   | ms   |      |
| t <sub>B</sub> | 0     | -    | 10   | ms   |      |
| t <sub>C</sub> | 1     | -    | -    | ms   |      |
| t <sub>D</sub> | 1     | -    | -    | ms   |      |
| t <sub>E</sub> | 1     | -    | -    | ms   |      |
| t <sub>F</sub> | 1     | -    | -    | ms   |      |



Note (1) Please don't plug or unplug the interface cable when system is turned on.

Note (2) Please avoid floating state of the interface signal during signal invalid period.

Note (3) It is recommended that the backlight power must be turned on after the power supply for LCD and the interface signal is valid.

## 5. OPTICAL CHARACTERISTICS

## 5.1 TEST CONDITIONS

| Item                        | Symbol                                                        | Value | Unit |
|-----------------------------|---------------------------------------------------------------|-------|------|
| Ambient Temperature         | T <sub>a</sub>                                                | 25±2  | °C   |
| Ambient Humidity            | H <sub>a</sub>                                                | 50±10 | %RH  |
| Supply Voltage              | V <sub>CC</sub>                                               | 3.3   | V    |
| Input Signal                | According to typical value in "3. ELECTRICAL CHARACTERISTICS" |       |      |
| LED Light Bar Input Current | I <sub>L</sub>                                                | 57    | mA   |

The measurement methods of optical characteristics are shown in Section 5.2. The following items should be measured under the test conditions described in Section 5.1 and stable environment shown in Note (5).

## 5.2 OPTICAL SPECIFICATIONS

| Item                        | Symbol           | Condition                                                      | Min.  | Typ.          | Max.          | Unit              | Note            |
|-----------------------------|------------------|----------------------------------------------------------------|-------|---------------|---------------|-------------------|-----------------|
| Contrast Ratio              | CR               | θ <sub>x</sub> =0°, θ <sub>y</sub> =0°<br>Viewing Normal Angle | 300   | 500           | -             | -                 | (2), (5)<br>(7) |
| Response Time               | T <sub>R</sub>   |                                                                | -     | 3             | 8             | ms                | (3),(7)         |
|                             | T <sub>F</sub>   |                                                                | -     | 7             | 12            | ms                |                 |
| Average Luminance of White  | L <sub>AVE</sub> |                                                                | 170   | 200           | -             | cd/m <sup>2</sup> | (4),<br>(6),(7) |
| Color Chromaticity          | Red              |                                                                | 0.589 | Typ -<br>0.03 | Typ +<br>0.03 | -                 | (1),(7)         |
|                             | R <sub>x</sub>   |                                                                | 0.343 |               |               | -                 |                 |
|                             | R <sub>y</sub>   |                                                                | 0.330 |               |               | -                 |                 |
|                             | Green            |                                                                | 0.570 |               |               | -                 |                 |
|                             | G <sub>x</sub>   |                                                                | 0.157 |               |               | -                 |                 |
|                             | G <sub>y</sub>   |                                                                | 0.137 |               |               | -                 |                 |
|                             | Blue             |                                                                | 0.313 |               |               | -                 |                 |
|                             | B <sub>x</sub>   |                                                                | 0.329 |               |               | -                 |                 |
|                             | B <sub>y</sub>   |                                                                |       |               |               |                   |                 |
|                             | White            |                                                                |       |               |               |                   |                 |
| Viewing Angle               | Horizontal       | θ <sub>x</sub> +                                               | 40    | 45            |               | Deg.              | (1),(5),<br>(7) |
|                             |                  | θ <sub>x</sub> -                                               | 40    | 45            | -             |                   |                 |
|                             | Vertical         | θ <sub>y</sub> +                                               | 15    | 20            | -             |                   |                 |
|                             |                  | θ <sub>y</sub> -                                               | 40    | 45            | -             |                   |                 |
| White Variation of 5 Points |                  | θ <sub>x</sub> =0°, θ <sub>y</sub> =0°                         | 80    | -             | -             | %                 | (5),(6),<br>(7) |

Note (1) Definition of Viewing Angle ( $\theta_x$ ,  $\theta_y$ ): Normal



Note (2) Definition of Contrast Ratio (CR):

The contrast ratio can be calculated by the following expression.

$$\text{Contrast Ratio (CR)} = L_{63} / L_0$$

$L_{63}$ : Luminance of gray level 63

$L_0$ : Luminance of gray level 0

$$CR = CR (1)$$

CR (X) is corresponding to the Contrast Ratio of the point X at Figure in Note (6).

Note (3) Definition of Response Time ( $T_R$ ,  $T_F$ ):



Note (4) Definition of Average Luminance of White ( $L_{AVE}$ ):

Measure the luminance of White at 5 points

$$L_{AVE} = [L (1) + L (2) + L (3) + L (4) + L (5)] / 5$$

$L (x)$  is corresponding to the luminance of the point X at Figure in Note (6)

## Note (5) Measurement Setup:

The LCD module should be stabilized at given temperature for 20 minutes to avoid abrupt temperature change during measuring. In order to stabilize the luminance, the measurement should be executed after lighting Backlight for 20 minutes in a windless room.

Note (6) Definition of White Variation ( $\delta W$ ):

Measure the luminance of White at 5 points

$$\delta W_{5p} = \{\text{Minimum } [L(1) \sim L(5)] / \text{Maximum } [L(1) \sim L(5)]\} * 100\%$$



Note (7) The listed optical specifications refer to the initial value of manufacture, but the condition of the specifications after long-term operation will not be warranted.

## 6. RELIABILITY TEST ITEM

| Test Item                                       | Test Condition                                                                                         | Note    |
|-------------------------------------------------|--------------------------------------------------------------------------------------------------------|---------|
| High Temperature Storage Test                   | 60°C, 240 hours                                                                                        | (1) (2) |
| Low Temperature Storage Test                    | -20°C, 240 hours                                                                                       |         |
| Thermal Shock Storage Test                      | -20°C, 0.5hour $\leftrightarrow$ 60°C, 0.5hour; 100cycles, 1hour/cycle                                 |         |
| High Temperature Operation Test                 | 50°C, 240 hours                                                                                        |         |
| Low Temperature Operation Test                  | 0°C, 240 hours                                                                                         |         |
| High Temperature & High Humidity Operation Test | 50°C, 80% RH, 240 hours                                                                                |         |
| ESD Test (Operation)                            | 150pF, 330Ω, 1sec/cycle<br>Condition 1 : Contact Discharge, ±8KV<br>Condition 2 : Air Discharge, ±15KV | (1)     |
| Shock (Non-Operating)                           | 220G, 2ms, half sine wave, 1 time for each direction of ±X,±Y,±Z                                       | (1)(3)  |
| Vibration (Non-Operating)                       | 1.5G / 10-500 Hz, Sine wave, 30 min/cycle, 1cycle for each X, Y, Z                                     | (1)(3)  |

Note (1) criteria : Normal display image with no obvious non-uniformity and no line defect.

Note (2) Evaluation should be tested after storage at room temperature for more than two hour

Note (3) At testing Vibration and Shock, the fixture in holding the module has to be hard and rigid enough so that the module would not be twisted or bent by the fixture.

## 7. PACKING

### 7.1 MODULE LABEL

The barcode nameplate is pasted on each module as illustration, and its definitions are as following explanation.



- (a) Model Name: N140BGE – L33
- (b) Revision: Rev. XX, for example: C1, C2 ...etc.
- (c) Serial ID: XX XXXXX YMD X NNNNN



- (d) Production Location: MADE IN XXXX.
- (e) UL Logo : XXXX is UL factory ID.

Serial ID includes the information as below:

- (a) Manufactured Date: Year: 1~9, for 2010~2019
  - Month: 1~9, A~C, for Jan. ~ Dec.
  - Day: 1~9, A~Y, for 1<sup>st</sup> to 31<sup>st</sup>, exclude I , O and U
- (b) Revision Code: cover all the change
- (c) Serial No.: Manufacturing sequence of product
- (d) Product Line: 1 -> Line1, 2 -> Line 2, ...etc.

## 7.2 CARTON

Box Dimensions : 435(L)\*350(W)\*275(H)  
Weight : Approx. 8.09Kg (20 module .per. 1box)



**Figure. 7-2 Packing method**

## 7.3 PALLET



Figure. 7-3 Packing method

## 7.4 UN-PACKAGING METHOD



Figure. 7.4 un-packing method

## 8. PRECAUTIONS

### 8.1 HANDLING PRECAUTIONS

- (1) The module should be assembled into the system firmly by using every mounting hole. Be careful not to twist or bend the module.
- (2) While assembling or installing modules, it can only be in the clean area. The dust and oil may cause electrical short or damage the polarizer.
- (3) Use fingerstalls or soft gloves in order to keep display clean during the incoming inspection and assembly process.
- (4) Do not press or scratch the surface harder than a HB pencil lead on the panel because the polarizer is very soft and easily scratched.
- (5) If the surface of the polarizer is dirty, please clean it by some absorbent cotton or soft cloth. Do not use Ketone type materials (ex. Acetone), Ethyl alcohol, Toluene, Ethyl acid or Methyl chloride. It might permanently damage the polarizer due to chemical reaction.
- (6) Wipe off water droplets or oil immediately. Staining and discoloration may occur if they left on panel for a long time.
- (7) If the liquid crystal material leaks from the panel, it should be kept away from the eyes or mouth. In case of contacting with hands, legs or clothes, it must be washed away thoroughly with soap.
- (8) Protect the module from static electricity, it may cause damage to the C-MOS Gate Array IC.
- (9) Do not disassemble the module.
- (10) Do not pull or fold the LED wire.
- (11) Pins of I/F connector should not be touched directly with bare hands.

### 8.2 STORAGE PRECAUTIONS

- (1) High temperature or humidity may reduce the performance of module. Please store LCD module within the specified storage conditions.
- (2) It is dangerous that moisture come into or contacted the LCD module, because the moisture may damage LCD module when it is operating.
- (3) It may reduce the display quality if the ambient temperature is lower than 10 °C. For example, the response time will become slowly, and the starting voltage of LED will be higher than the room temperature.

### 8.3 OPERATION PRECAUTIONS

- (1) Do not pull the I/F connector in or out while the module is operating.
- (2) Always follow the correct power on/off sequence when LCD module is connecting and operating. This can prevent the INXS LSI chips from damage during latch-up.
- (3) The startup voltage of Backlight is approximately 1000 Volts. It may cause electrical shock while assembling with converter. Do not disassemble the module or insert anything into the Backlight unit.

## Appendix. EDID DATA STRUCTURE

The EDID (Extended Display Identification Data) data formats are to support displays as defined in the VESA Plug & Display and FPDI standards.

| Byte # (decimal) | Byte # (hex) | Field Name and Comments                      | Value (hex) | Value (binary) |
|------------------|--------------|----------------------------------------------|-------------|----------------|
| 0                | 0            | Header                                       | 00          | 00000000       |
| 1                | 1            | Header                                       | FF          | 11111111       |
| 2                | 2            | Header                                       | FF          | 11111111       |
| 3                | 3            | Header                                       | FF          | 11111111       |
| 4                | 4            | Header                                       | FF          | 11111111       |
| 5                | 5            | Header                                       | FF          | 11111111       |
| 6                | 6            | Header                                       | FF          | 11111111       |
| 7                | 7            | Header                                       | 00          | 00000000       |
| 8                | 8            | EISA ID manufacturer name ("CMN")            | 0D          | 00001101       |
| 9                | 9            | EISA ID manufacturer name (Compressed ASCII) | AE          | 10101110       |
| 10               | 0A           | ID product code (N140BGE-L33)                | 89          | 10000000       |
| 11               | 0B           | ID product code (hex LSB first; N140BGE-L33) | 14          | 00010100       |
| 12               | 0C           | ID S/N (fixed "0")                           | 00          | 00000000       |
| 13               | 0D           | ID S/N (fixed "0")                           | 00          | 00000000       |
| 14               | 0E           | ID S/N (fixed "0")                           | 00          | 00000000       |
| 15               | 0F           | ID S/N (fixed "0")                           | 00          | 00000000       |
| 16               | 10           | Week of manufacture (fixed week code)        | 1E          | 00101000       |
| 17               | 11           | Year of manufacture (fixed year code)        | 16          | 00010101       |
| 18               | 12           | EDID structure version # ("1")               | 01          | 00000001       |
| 19               | 13           | EDID revision # ("3")                        | 03          | 00000011       |
| 20               | 14           | Video I/P definition ("digital")             | 80          | 10000000       |
| 21               | 15           | Max H image size ("30.94cm")                 | 1F          | 00011111       |
| 22               | 16           | Max V image size ("17.385cm")                | 11          | 00010001       |
| 23               | 17           | Display Gamma (Gamma = "2.2")                | 78          | 01111000       |
| 24               | 18           | Feature support ("Active off, RGB Color")    | 0A          | 00001010       |
| 25               | 19           | Rx1, Rx0, Ry1, Ry0, Gx1, Gx0, Gy1, Gy0       | CB          | 11010001       |
| 26               | 1A           | Bx1, Bx0, By1, By0, Wx1, Wx0, Wy1, Wy0       | 45          | 01000101       |
| 27               | 1B           | Rx=0.589                                     | 96          | 10011011       |
| 28               | 1C           | Ry=0.340                                     | 57          | 01011001       |
| 29               | 1D           | Gx=0.334                                     | 55          | 01010111       |
| 30               | 1E           | Gy=0.569                                     | 91          | 10001110       |
| 31               | 1F           | Bx=0.157                                     | 28          | 00101011       |
| 32               | 20           | By=0.152                                     | 27          | 00100011       |
| 33               | 21           | Wx=0.313                                     | 50          | 01010000       |
| 34               | 22           | Wy=0.329                                     | 54          | 01010100       |
| 35               | 23           | Established timings 1                        | 00          | 00000000       |
| 36               | 24           | Established timings 2                        | 00          | 00000000       |
| 37               | 25           | Manufacturer's reserved timings              | 00          | 00000000       |
| 38               | 26           | Standard timing ID # 1                       | 01          | 00000001       |
| 39               | 27           | Standard timing ID # 1                       | 01          | 00000001       |
| 40               | 28           | Standard timing ID # 2                       | 01          | 00000001       |

|    |    |                                                                                          |    |          |
|----|----|------------------------------------------------------------------------------------------|----|----------|
| 41 | 29 | Standard timing ID # 2                                                                   | 01 | 00000001 |
| 42 | 2A | Standard timing ID # 3                                                                   | 01 | 00000001 |
| 43 | 2B | Standard timing ID # 3                                                                   | 01 | 00000001 |
| 44 | 2C | Standard timing ID # 4                                                                   | 01 | 00000001 |
| 45 | 2D | Standard timing ID # 4                                                                   | 01 | 00000001 |
| 46 | 2E | Standard timing ID # 5                                                                   | 01 | 00000001 |
| 47 | 2F | Standard timing ID # 5                                                                   | 01 | 00000001 |
| 48 | 30 | Standard timing ID # 6                                                                   | 01 | 00000001 |
| 49 | 31 | Standard timing ID # 6                                                                   | 01 | 00000001 |
| 50 | 32 | Standard timing ID # 7                                                                   | 01 | 00000001 |
| 51 | 33 | Standard timing ID # 7                                                                   | 01 | 00000001 |
| 52 | 34 | Standard timing ID # 8                                                                   | 01 | 00000001 |
| 53 | 35 | Standard timing ID # 8                                                                   | 01 | 00000001 |
| 54 | 36 | Detailed timing description # 1 Pixel clock ("76.42MHz", According to VESA CTV Rev1.1)   | DA | 11011010 |
| 55 | 37 | # 1 Pixel clock (hex LSB first)                                                          | 1D | 00011101 |
| 56 | 38 | # 1 H active ("1366")                                                                    | 56 | 01010110 |
| 57 | 39 | # 1 H blank ("226")                                                                      | E2 | 11100010 |
| 58 | 3A | # 1 H active : H blank ("1366 : 226")                                                    | 50 | 01010000 |
| 59 | 3B | # 1 V active ("768")                                                                     | 00 | 00000000 |
| 60 | 3C | # 1 V blank ("32")                                                                       | 20 | 00100000 |
| 61 | 3D | # 1 V active : V blank ("768 :32")                                                       | 30 | 00110000 |
| 62 | 3E | # 1 H sync offset ("68")                                                                 | 44 | 01000100 |
| 63 | 3F | # 1 H sync pulse width ("45")                                                            | 2D | 00101101 |
| 64 | 40 | # 1 V sync offset : V sync pulse width ("4 : 7")                                         | 47 | 01000111 |
| 65 | 41 | # 1 H sync offset : H sync pulse width : V sync offset : V sync width ("68: 45 : 4 : 7") | 00 | 00000000 |
| 66 | 42 | # 1 H image size ("309 mm")                                                              | 35 | 00110101 |
| 67 | 43 | # 1 V image size ("174 mm")                                                              | AE | 10101110 |
| 68 | 44 | # 1 H image size : V image size ("309 : 174")                                            | 10 | 00010000 |
| 69 | 45 | # 1 H boarder ("0")                                                                      | 00 | 00000000 |
| 70 | 46 | # 1 V boarder ("0")                                                                      | 00 | 00000000 |
| 71 | 47 | # 1 Non-interlaced, Normal, no stereo, Separate sync, H/V pol Negatives                  | 18 | 00011000 |
| 72 | 48 | Detailed timing description # 2                                                          | 00 | 00000000 |
| 73 | 49 | # 2 Flag                                                                                 | 00 | 00000000 |
| 74 | 4A | # 2 Reserved                                                                             | 00 | 00000000 |
| 75 | 4B | # 2 FE (hex) defines ASCII string (Model Name "N140BGE-L23", ASCII)                      | FE | 11111110 |
| 76 | 4C | # 2 Flag                                                                                 | 00 | 00000000 |
| 77 | 4D | # 2 1st character of name ("N")                                                          | 4E | 01001110 |
| 78 | 4E | # 2 2nd character of name ("1")                                                          | 31 | 00110001 |
| 79 | 4F | # 2 3rd character of name ("4")                                                          | 34 | 00110100 |
| 80 | 50 | # 2 4th character of name ("0")                                                          | 30 | 00110000 |
| 81 | 51 | # 2 5th character of name ("B")                                                          | 42 | 01000010 |
| 82 | 52 | # 2 6th character of name ("G")                                                          | 47 | 01000111 |
| 83 | 53 | # 2 7th character of name ("E")                                                          | 45 | 01000101 |
| 84 | 54 | # 2 8th character of name ("")                                                           | 2D | 00101101 |

|     |    |                                                                     |    |          |
|-----|----|---------------------------------------------------------------------|----|----------|
| 85  | 55 | # 2 9th character of name ("L")                                     | 4C | 01001100 |
| 86  | 56 | # 2 10th character of name ("3")                                    | 33 | 00110010 |
| 87  | 57 | # 2 11th character of name ("3")                                    | 33 | 00110011 |
| 88  | 58 | # 2 New line character indicates end of ASCII string                | 0A | 00001010 |
| 89  | 59 | # 2 Padding with "Blank" character                                  | 20 | 00100000 |
| 90  | 5A | Detailed timing description # 3                                     | 00 | 00000000 |
| 91  | 5B | # 3 Flag                                                            | 00 | 00000000 |
| 92  | 5C | # 3 Reserved                                                        | 00 | 00000000 |
| 93  | 5D | # 3 FE (hex) defines ASCII string (Vendor "CMN", ASCII)             | FE | 11111110 |
| 94  | 5E | # 3 Flag                                                            | 00 | 00000000 |
| 95  | 5F | # 3 1st character of string ("C")                                   | 43 | 01000011 |
| 96  | 60 | # 3 2nd character of string ("M")                                   | 4D | 01001101 |
| 97  | 61 | # 3 3rd character of string ("N")                                   | 4E | 01001110 |
| 98  | 62 | # 3 New line character indicates end of ASCII string                | 0A | 00001010 |
| 99  | 63 | # 3 Padding with "Blank" character                                  | 20 | 00100000 |
| 100 | 64 | # 3 Padding with "Blank" character                                  | 20 | 00100000 |
| 101 | 65 | # 3 Padding with "Blank" character                                  | 20 | 00100000 |
| 102 | 66 | # 3 Padding with "Blank" character                                  | 20 | 00100000 |
| 103 | 67 | # 3 Padding with "Blank" character                                  | 20 | 00100000 |
| 104 | 68 | # 3 Padding with "Blank" character                                  | 20 | 00100000 |
| 105 | 69 | # 3 Padding with "Blank" character                                  | 20 | 00100000 |
| 106 | 6A | # 3 Padding with "Blank" character                                  | 20 | 00100000 |
| 107 | 6B | # 3 Padding with "Blank" character                                  | 20 | 00100000 |
| 108 | 6C | Detailed timing description # 4                                     | 00 | 00000000 |
| 109 | 6D | # 4 Flag                                                            | 00 | 00000000 |
| 110 | 6E | # 4 Reserved                                                        | 00 | 00000000 |
| 111 | 6F | # 4 FE (hex) defines ASCII string (Model Name "N140BGE-L33", ASCII) | FE | 11111110 |
| 112 | 70 | # 4 Flag                                                            | 00 | 00000000 |
| 113 | 71 | # 2 1st character of name ("N")                                     | 4E | 01001110 |
| 114 | 72 | # 2 2nd character of name ("1")                                     | 31 | 00110001 |
| 115 | 73 | # 2 3rd character of name ("4")                                     | 34 | 00110100 |
| 116 | 74 | # 2 4th character of name ("0")                                     | 30 | 00110000 |
| 117 | 75 | # 2 5th character of name ("B")                                     | 42 | 01000010 |
| 118 | 76 | # 2 6th character of name ("G")                                     | 47 | 01000111 |
| 119 | 77 | # 2 7th character of name ("E")                                     | 45 | 01000101 |
| 120 | 78 | # 2 8th character of name ("")                                      | 2D | 00101101 |
| 121 | 79 | # 2 9th character of name ("L")                                     | 4C | 01001100 |
| 122 | 7A | # 2 10th character of name ("3")                                    | 33 | 00110010 |
| 123 | 7B | # 2 11th character of name ("3")                                    | 33 | 00110011 |
| 124 | 7C | # 2 New line character indicates end of ASCII string                | 0A | 00001010 |
| 125 | 7D | # 2 Padding with "Blank" character                                  | 20 | 00100000 |
| 126 | 7E | Extension flag                                                      | 00 | 00000000 |
| 127 | 7F | Checksum                                                            | 56 | 01001101 |

## Appendix. OUTLINE DRAWING





## NOTES:

1. LCD MODULE INPUT CONNECTOR : I-PEX 20455-040E-12
2. IN ORDER TO AVOID ABNORMAL DISPLAY, POOLING AND WHITE SPOT, NO OVERLAPPING IS SUGGESTED AT CABLES, ANTENNAS, CAMERA, WLAN, WAN OR FOREIGN OBJECTS OVER CDF, T-CON AND VR LOCATIONS.
3. LVDS CONNECTOR IS MEASURED AT PIN1 AND ITS MATING LINE.
4. MODULE FLATNESS SPEC 0.5mm MAX.
5. '< >' MARKS THE REFERENCE DIMENSIONS.

## Appendix. SYSTEM COVER DESIGN GUIDANCE

| 0. Permanent deformation of system cover after reliability test     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                     |                                                                                                                                                                                                                                                 |
| Definition                                                          | System cover including front and rear cover may deform during reliability test. Permanent deformation of system front and rear cover after reliability test should not interfere with panel. Because it may cause issues such as pooling, abnormal display, and also white spot.                                                                                                                                                                                                                    |
| 1. Design gap A between panel & any components on system rear-cover |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Definition                                                          | <p>a). Sufficient gap between panel &amp; system is recommended for preventing from backpack or pogo test fail.</p> <p>b). Zero gap from panel's maximum thickness boundary to any components, foreign objects, wire, cable or extrusion on system cover inner surface is forbidden.</p> <p>c). Interference between panel and system rear-cover is forbidden after reliability test.</p> <p>Note: Recommend at least 0.6mm gap. If the gap is less than recommendation, please check with INX.</p> |
| 2 Design gap B1 & B2 between panel & protrusions                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



|            |                                                                                                                                                                                                                                                                                                                                                                              |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Definition | <ul style="list-style-type: none"> <li>a). Sufficient gap is recommended between panel &amp; protrusions for preventing from shock related failures.</li> <li>b). Interference between panel and system rear-cover is forbidden after reliability test.</li> </ul> <p>Note: Recommend at least 2.0mm gap. If the gap is less than recommendation, please check with INX.</p> |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

### 3 Design gap C between system front-cover & panel surface.



|            |                                                                                                                                                                                                                                                                                       |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Definition | <ul style="list-style-type: none"> <li>a). Sufficient gap between system front-cover &amp; panel surface is a must for preventing from pooling or glass broken.</li> <li>b). Interference between panel and system (front &amp; rear) cover is forbidden after reliability</li> </ul> |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | <p>test.</p> <p>c). Interference is also forbidden in the act of system front-cover deformation during swing test, hinge test, knock test, or during pooling inspection procedure.</p> <p>d). To remain sufficient gap, design with system rib higher than maximum panel thickness is recommended.</p> <p>Note: Recommend at least 0.1mm gap. If the gap is less than recommendation, please check with INX.</p>                                                                                                                                                                                                                                                                                                     |
| 4          | <b>Design gap D1 &amp; D2 between system front-cover &amp; PCB Assembly.</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Definition | <p>a). Sufficient gap between system front-cover &amp; PCB assembly is a must for preventing from abnormal display after backpack test, hinge test, twist test or pogo test.</p> <p>b). Interference between panel and system front-cover is forbidden after reliability test.</p> <p>c). Interference is also forbidden in the act of system front-cover deformation during swing test, hinge test, knock test, or during pooling inspection procedure.</p> <p>d). To remain sufficient gap, design with system rib higher than maximum panel thickness is recommended.</p> <p>Note: Recommend for D1 at least 0.1mm gap, D2 at least 2.0mm gap. If the gap is less than recommendation, please check with INX.</p> |
| 5          | <b>Interference examination of antenna cable and WebCam wire</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Definition | <p>a). Antenna cable or WebCam wire overlap with panel outline is forbidden for preventing from abnormal display &amp; white spot after backpack test, hinge test, twist test or pogo test.</p> <p>b). Antenna cable or WebCam wire bypass panel outline is recommended.</p> <p>c). Interference between panel and system rear-cover is forbidden after reliability test.</p>                                                                                                                                                                                                                                                                                                                                        |
| 6          | <b>System rear-cover inner surface examination</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



|            |                                                                                                                                                                                                                                                                                                                           |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Definition | <ul style="list-style-type: none"> <li>a). Burr at logo edge, step, protrusion or PCB board will easily cause white spot or glass broken.</li> <li>b). Keeping flat surface underneath backlight is recommended.</li> <li>c). Interference between panel and system cover is forbidden after reliability test.</li> </ul> |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

#### 7 Tape/sponge design on system inner surface



|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Definition | <ul style="list-style-type: none"> <li>a) To prevent abnormal display &amp; white spot after scuffing test, hinge test, pogo test, backpack test, it is not recommended to add tape/sponge in separate location. Since each tape/sponge may act as pressure concentration location.</li> <li>b) We suggest to design with a tape/sponge that well covered under panel rear-cover.</li> <li>c). Interference between panel and system rear-cover is forbidden after reliability test.</li> </ul> |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

#### 8 Assembly SOP examination



|            |                                                                                           |
|------------|-------------------------------------------------------------------------------------------|
| Definition | To prevent panel crack during system front-cover assembly process with hook design, it is |
|------------|-------------------------------------------------------------------------------------------|

|            |                                                                                                                                                                                                                                                                                                                                               |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | prohibited to press panel or any location that related directly to the panel.                                                                                                                                                                                                                                                                 |
| <b>9</b>   | <b>Assembly SOP examination</b>                                                                                                                                                                                                                                                                                                               |
|            |                                                                                                                                                                                                                                                             |
| Definition | To prevent panel crack during system front-cover assembly process without hook design, it is only allowed to give slight pressure with large contact area. This can help to distribute the stress and prevent stress concentration. Also it is suggest to put the system on a flat surface stage during the assembly.                         |
| <b>10</b>  | <b>Material used for system rear-cover</b>                                                                                                                                                                                                                                                                                                    |
|            |                                                                                                                                                                                                                                                           |
| Definition | <p>a) To prevent abnormal display &amp; white spot after scuffing test, hinge test, pogo test, backpack test, as the poor rigidity result from deformation of system rear-cover during the test.</p> <p>b) We suggest using aluminum-magnesium alloy as the system rear-cover material with thickness min 1.5mm, instead of using PC/ABS.</p> |
| <b>11</b>  | <b>System base unit design near keyboard and mouse pad</b>                                                                                                                                                                                                                                                                                    |
|            |                                                                                                                                                                                                                                                           |
| Definition | To prevent abnormal display & white spot after scuffing test, hinge test, pogo test, backpack test, no sharp edge design is allowed in any area that may damage the panel during the test. We suggest to remove all sharp edges, or to reduce the thickness difference of keyboard/mouse pad from the nearby surface.                         |

12

## Screw boss height design



## Definition

- a). Gap left between panel rear-cover bracket and screw boss surface is prohibited.
- b). To remain sufficient gap between panel and system rear-cover, screw boss height must be designed with respect to the height of bracket bottom surface to panel bottom surface + flatness change of panel itself.