

# NAU83G10 DataSheet

| Table of Contents                          |    |  |  |  |  |  |  |
|--------------------------------------------|----|--|--|--|--|--|--|
| TABLE OF CONTENTS                          | 2  |  |  |  |  |  |  |
| IST OF FIGURES                             |    |  |  |  |  |  |  |
| LIST OF TABLES                             | 7  |  |  |  |  |  |  |
| 1 GENERAL DESCRIPTION                      |    |  |  |  |  |  |  |
| 1.1 Overview                               |    |  |  |  |  |  |  |
| 1.2 Features                               |    |  |  |  |  |  |  |
| 2 PIN CONFIGURATIONS                       | 9  |  |  |  |  |  |  |
| 2.1 Pin Diagrams                           | 9  |  |  |  |  |  |  |
| 2.2 PIN DESCRIPTIONS                       |    |  |  |  |  |  |  |
| 3 BLOCK DIAGRAM                            |    |  |  |  |  |  |  |
| 4 ELECTRICAL CHARACTERISTICS               |    |  |  |  |  |  |  |
| 4.1 Absolute Maximum Ratings               |    |  |  |  |  |  |  |
| 4.2 Operating Conditions                   |    |  |  |  |  |  |  |
| 4.3 Thermal Information                    |    |  |  |  |  |  |  |
| 4.4 Electrical Parameters                  | 14 |  |  |  |  |  |  |
| 4.5 Digital I/O Parameters                 |    |  |  |  |  |  |  |
| 4.6 THD+N Plots                            |    |  |  |  |  |  |  |
| 4.7 PSRR Plots                             | 21 |  |  |  |  |  |  |
| 4.8 Frequency Response Plots               |    |  |  |  |  |  |  |
| 4.9 Power Plots                            |    |  |  |  |  |  |  |
| 5 FUNCTIONAL DESCRIPTION                   |    |  |  |  |  |  |  |
| 5.1 Inputs                                 |    |  |  |  |  |  |  |
| 5.2 Outputs                                |    |  |  |  |  |  |  |
| 5.3 ADC, DAC and Digital Signal Processing |    |  |  |  |  |  |  |
| 5.4 Digital Interfaces                     |    |  |  |  |  |  |  |
| 5.5 Power Supply                           |    |  |  |  |  |  |  |
| 5.6 Power-On-and-Off Reset                 |    |  |  |  |  |  |  |
| 5.7 Voltage Reference (VREF)               |    |  |  |  |  |  |  |
| 5.8 DAC Soft Mute                          |    |  |  |  |  |  |  |
| 5.9 Hardware and Software Reset            |    |  |  |  |  |  |  |
| 5.10 SAR ADC                               |    |  |  |  |  |  |  |
| 5.10.1 SAR ADC Requirements                |    |  |  |  |  |  |  |
| 5.10.2 SAR ADC Functions                   |    |  |  |  |  |  |  |
| 5.10.3 SAR ADC Control                     |    |  |  |  |  |  |  |
| 5.11 Clock Detection                       |    |  |  |  |  |  |  |
| 5.11.1 Enabling Clock Detection            |    |  |  |  |  |  |  |
| 5.11.2 Disabling Clock Detection           |    |  |  |  |  |  |  |
| 5.11.3 Sampling and Over Sampling Rates    |    |  |  |  |  |  |  |
| 5.12 Boost Converter                       |    |  |  |  |  |  |  |
| 5.12.1 Boost Control                       |    |  |  |  |  |  |  |

| 5.12 | 2.2                    | Boost Clock Divider                                           | 36 |
|------|------------------------|---------------------------------------------------------------|----|
| 5.12 | 5.12.3 Current Limiter |                                                               | 36 |
| 5.13 | Hig                    | h Pass Filters                                                | 37 |
| 5.14 | Aut                    | omatic Level Control                                          | 38 |
| 5.14 | 4.1                    | ALC Operation                                                 | 39 |
| 5.14 | 4.1.1                  | Clip Limiting Mode                                            | 41 |
| 5.14 | 1.1.2                  | Low Battery Clip Limiting Mode                                | 42 |
| 5.14 | 4.1.3                  | Normal Limiting Mode                                          | 43 |
| 5.14 | 4.1.4                  | Low Battery Limiting Mode                                     | 44 |
| 5.14 | 1.1.5                  | Low Battery Limiting Mode with Pre-programmed VBAT Ratio      | 46 |
| 5.14 | 4.1.6                  | Under Voltage Lock Out Prevention Limiter                     | 49 |
| 5.14 | 4.1.7                  | Stereo ALC Gain Tracking Operation                            | 49 |
| 5.14 | 1.2                    | Example ALC Values ALC Hold Time                              | 50 |
| 5.15 | Aut                    | omatic Attenuation                                            | 51 |
| 5.16 | Dev                    | rice Protection                                               | 53 |
| 5.17 | Pov                    | ver-up and Power-Down Control                                 | 53 |
| 5.18 | Вур                    | bass Capacitors                                               | 53 |
| 5.19 | Prir                   | ted Circuit Board Layout Considerations                       | 54 |
| 5.19 | 9.1                    | Recommended PCB Footprint                                     | 54 |
| 5.19 | 9.2                    | PCB Layout Notes                                              | 55 |
| 5.20 | Filte                  | ərs                                                           | 57 |
| 5.20 | ).1                    | Class D without Filters                                       | 57 |
| 5.20 | ).2                    | Class D with Filters                                          | 57 |
| 5.21 | Cor                    | ntrol Interfaces                                              | 58 |
| 5.21 | 1.1                    | 2-Wire-Serial Control Mode (I <sup>2</sup> C Style Interface) | 58 |
| 5.21 | 1.2                    | 2-Wire Protocol Convention                                    | 59 |
| 5.21 | 1.3                    | 2-Wire Write Operation                                        | 59 |
| 5.21 | 1.4                    | 2-Wire Read Operation                                         | 60 |
| 5.21 | 1.5                    | Digital Serial Interface Timing                               | 61 |
| 5.21 | 1.6                    | Software Reset                                                | 62 |
| 5.22 | Digi                   | ital Audio Control Interface                                  | 62 |
| 5.22 | 2.1                    | Digital Control Interface                                     | 62 |
| 5.22 | 2.2                    | Digital Audio Interface                                       | 62 |
| 5.22 | 2.3                    | Digital Audio Interface Timing Diagrams                       | 74 |
| 5.22 | 2.4                    | Digital Audio Interface Timing Parameter                      | 77 |
| 5.23 | Inte                   | rrupt Request                                                 | 78 |
| 5.24 | Digi                   | ital Signal Processor (DSP)                                   | 79 |
| 5.24 | 1.1                    | DSP Core Control and Usage                                    | 79 |
| 5.24 | 1.2                    | Base Register Initialization for DSP                          | 79 |
| 5.24 | 1.2.1                  | Supported Commands                                            | 82 |
| 5.25 | Cor                    | ntrol Registers                                               | 83 |

## NAU83G10

|     | and the second |                             |
|-----|------------------------------------------------------------------------------------------------------------------|-----------------------------|
| 6   | SYSTE                                                                                                            | M DIAGRAM                   |
| 6.1 | 1 Ref                                                                                                            | ference System Diagram110   |
| 6.2 | 2 Sim                                                                                                            | nplified Bill of Materials  |
| 7   | EXAMF                                                                                                            | PLE OF REGISTERS SETTING    |
| 8   | APPLIC                                                                                                           | CATION REFERENCE CIRCUIT114 |
| 9   | PACKA                                                                                                            | AGE SPECIFICATION116        |
| 10  | ORDEF                                                                                                            | RING INFORMATION            |
| 11  | REVISI                                                                                                           | ION HISTORY119              |

List of Figures

| Figure 1    | Pin Diagram of NAU83G10 (Top View)                      | 9  |
|-------------|---------------------------------------------------------|----|
| Figure 2    | NAU83G10 Block Diagram                                  | 12 |
| Figure 3    | NAU83G10 THDN Plot examples                             | 20 |
| Figure 4    | NAU83G10 PSRR Plot examples                             | 21 |
| Figure 5    | NAU83G10 Frequency Response Plot examples               | 22 |
| Figure 6    | NAU83G10 Output Power Plot examples                     | 23 |
| Figure 7    | Power up and down Timing Diagram                        | 25 |
| Figure 8    | VREF Circuitry                                          | 26 |
| Figure 9    | SAR ADC Control                                         | 28 |
| Figure 10   | NAU83G10 Clock Detection Circuit                        | 30 |
| Figure 11   | Automatic Level Control                                 | 39 |
| Figure 12   | UVLOP Gain Limiter                                      | 49 |
| Figure 13   | ALC Operation without Hold Time                         | 51 |
| Figure 14   | ALC Operation with Hold Time                            | 51 |
| Figure 15   | Auto Attenuation Block Diagram                          | 52 |
| Figure 16   | Recommended PCB Footprint                               | 55 |
| Figure 17   | Layout Traces Example                                   | 56 |
| Figure 18   | NAU83G10 Speaker Connections without Filter             | 57 |
| Figure 19   | NAU83G10 Speaker Connections with Ferrite Bead Filters  | 57 |
| Figure 20   | NAU83G10 Speaker Connections with LC Filters            | 58 |
| Figure 21   | NAU83G10 Speaker Connections with Low-Pass Filters      | 58 |
| Figure 22 \ | /alid START Condition                                   | 59 |
| Figure 23 \ | /alid Acknowledge                                       | 59 |
| Figure 24 \ | /alid STOP Condition                                    | 59 |
| Figure 25   | Slave Address Byte, Control Address Byte, and Data Byte | 60 |
| Figure 26   | 2-Wire Write Sequence                                   | 60 |
| Figure 27   | 2-Wire Read Sequence                                    | 61 |
| Figure 28   | Two-wire Control Mode Timing                            | 61 |
| Figure 29   | Left-Justified Audio Data                               | 64 |
| Figure 30   | I2S Audio Data                                          | 64 |
| Figure 31   | TDM Left-Justified Audio Data                           | 65 |
| Figure 32   | TDM I2S Audio Data                                      | 65 |
| Figure 33   | PCM A Audio Data                                        | 66 |
| Figure 34   | PCM B Audio Data                                        | 66 |
| Figure 35   | PCM Time Slot Audio Data                                | 67 |
| Figure 36   | PCM Time Offset Audio Data                              | 68 |
| Figure 37   | Stereo ALC ADUIO Data                                   | 68 |
| Figure 38   | 16-Bit I2S Stereo Mode Timing Diagram                   | 70 |

Figure 39

Figure 40

## NAU83G10

| Figure 41 | 16-Bit I2S PingPong Mode Timing Diagram72         |
|-----------|---------------------------------------------------|
| Figure 42 | 24-Bit I2S PingPong Mode Timing Diagram           |
| Figure 43 | 32-Bit I2S PingPong Mode Timing Diagram73         |
| Figure 44 | 24-Bits I2S PingPong Mode in TDM Timing Diagram   |
| Figure 45 | 32-Bits I2S PingPong Mode in TDM Timing Diagram74 |
| Figure 46 | Audio Interface Slave Mode                        |
| Figure 47 | Audio Interface Master Mode                       |
| Figure 48 | PCM Audio Interface Slave Mode                    |
| Figure 49 | PCM Audio Interface Master Mode                   |
| Figure 50 | PCM Time Slot Audio Interface Slave Mode76        |
| Figure 51 | PCM Time Slot Audio Interface Master Mode         |
| Figure 52 | DSP Connection Diagram                            |
| Figure 53 | NAU83G10 Simplified System Diagram                |
| Figure 54 | Application Reference Circuit Diagram             |
| Figure 55 | NAU83G10 Package Specification                    |
|           |                                                   |

| List of T | <b>Fables</b>                                            |     |
|-----------|----------------------------------------------------------|-----|
| Table 1   | Pin Descriptions for the NAU83G10                        |     |
| Table 2   | Absolute Maximum Ratings                                 |     |
| Table 3   | Recommended Operating Conditions for the NAU83G10        |     |
| Table 4   | Thermal Information for the NAU83G10                     |     |
| Table 5   | Electrical Characteristics                               |     |
| Table 6   | VREF Output Impedance Selection                          |     |
| Table 7   | Voltage Sampling Phase Time                              |     |
| Table 8   | SAR ADC Current Limit Resistor Selection                 |     |
| Table 9   | Compare Cycle Time Settings                              |     |
| Table 10  | SAR ADC Gain Settings                                    |     |
| Table 11  | Range of Input Clocks                                    |     |
| Table 12  | Sampling and Over Sampling Rates (Ranges 1-3)            |     |
| Table 13  | Sampling and Over Sampling Rates (Ranges 4-5)            |     |
| Table 14  | Effective MCLK/FS Ratios (MCLK > 2Mhz)                   |     |
| Table 15  | Boost Input Target Voltage Selection                     |     |
| Table 16  | Programmable Step Time Settings                          |     |
| Table 17  | Programmable Boost Delay                                 |     |
| Table 18  | Boost Clock Divider Settings (Ranges 1-3)                |     |
| Table 19  | Boost Clock Divider Settings (Ranges 4-5)                |     |
| Table 20  | High-Pass Filter Cut-Off Frequencies                     |     |
| Table 21  | Auto Attenuate Settings                                  |     |
| Table 22  | Digital Serial Interface Timing                          | 61  |
| Table 23  | Digital Audio Interface Mode Settings                    |     |
| Table 24  | I/V Sense Data Stereo Mode Settings                      |     |
| Table 25  | 4-Bit Type and 8-Bit Message Values                      |     |
| Table 26  | I/V Sense Data PingPong Mode Settings                    | 71  |
| Table 27  | 4-Bit Type and 8-Bit Message Values                      |     |
| Table 28  | DSP Supported Commands                                   |     |
| Table 29  | Control Registers                                        |     |
| Table 30  | NAU83G10 System Bill of Materials                        | 111 |
| Table 31  | NAU83G10 Application Reference Circuit Bill of Materials |     |

## **1 GENERAL DESCRIPTION**

#### 1.1 Overview

The NAU83G10 is a mono boost amp device with DSP and V/I sense. The DSP ROM is programmed with a speaker excursion control algorithm. The target application for this device is mobile phone, tablet, and laptop market, where small speaker is used. Compared to traditional Class D amp, the NAU83G10 has 2 ADCs integrated such that speaker voltage and current can be sensed and sent back to the DSP for speaker excursion control. This speaker excursion control along with boost amp technology can prevent the speaker membrane excursion from exceeding its rated limit and provide ample headroom for overall loudness and sound quality.

#### 1.2 Features

The NAU83G10 Boosted Amplifier with DSP and I/V Sense. It has a powerful Class-D Amplifier with a highefficiency Class-G Boost Converter. The chip features high output power capability, low-output noise in Receiver Mode, low-current shutdown mode, and click-and-pop suppression. Equipped with a DSP Core, numerous types of device protection schemes are supported, as well as speaker protection schemes, including ambient temperature monitoring input for enhanced speaker module design. The temperature monitoring in the NAU83G10 protects both the chip and the speaker from overheating. The chip is available in a 50-ball Wafer Level Chip Scale Package (WLCSP).

#### **Key Feature List**

- Powerful Class-D Amplifier:
  - Up to 8 Watts into an 8 Ohm load at 10% Total Harmonic Distortion and Noise (THD+N)
- Up to 12 Watts into an 4 Ohm load at max. power
- High Efficiency Class-G Boost Converter
- Low Output Noise in Receiver Mode: 12 μVRMS
- ≥ 90 dB Power Supply Rejection Ratio (PSRR)
- Low Current Shutdown Mode
- Click-and-Pop Suppression (30 µVRMS)
- Programmable Serial Interfaces:
  - I2C Interface
  - I2S Interface
  - PCM Interface
- Device Protection:
  - Over Current Protection (OCP),
  - Over Voltage Protection (OVP)
  - Under Voltage Lock Out (UVLO)
  - Over Temperature Protection (OTP)
  - Clock Termination Protection (CTP)
- Speaker Protection:
  - Current & Voltage Sensing
  - Anti-Clip Protection (ACP)
  - Speaker Module Temperature Sense Input
- Battery Protection: Limiter
- Filter-less Electro Magnetic Interference (EMI) mitigation
- 50-Ball Wafer Level Chip Scale Package (WLCSP) (0.5 mm Pitch)
- Package is Halogen-free, RoHS-compliant and TSCA-compliant

#### Applications

- Smartphones
- Notebooks /Tablets/ Personal Computers
- Personal Media Players/Portable Televisions
- MP3 Lossless Standard Audio Compression Format Players
- Portable Game Players
- Digital Camcorders

### **2 PIN CONFIGURATIONS**

### 2.1 Pin Diagrams

The NAU83G10 Boosted Monophonic Class-D Amplifier with DSP and I/V-Sense is available in a 50-Ball WLCSP package as shown in **Figure 1**.



Figure 1 Pin Diagram of NAU83G10 (Top View)

#### 2.2 PIN DESCRIPTIONS

Pin descriptions for the NAU83G10 Boosted Mono Class-D Amplifier with DSP and I/V Sense are provided in Table 1.

| Pin # | Name  | Type, (Supply Domain) | Description                                             |  |
|-------|-------|-----------------------|---------------------------------------------------------|--|
| A1    | SPKN  | Analog Output (VBST)  | Class-D Negative Speaker Output Terminal                |  |
| A2    | VBST  | Analog I/O (VBST)     | DC-DC Boost Converter Output                            |  |
| A3    | SPKP  | Analog Output (VBST)  | Class-D Positive Speaker Output Terminal                |  |
| A4    | VBST  | Analog I/O (VBAT)     | DC-DC Boost Converter Output                            |  |
| A5    | DCSW  | Analog I/O (VBAT)     | DC-DC Boost Converter Switch                            |  |
| B1    | VSS   | Ground                | Supply Ground                                           |  |
| B2    | VSS   | Ground                | Supply Ground                                           |  |
| B3    | VSS   | Ground                | Supply Ground                                           |  |
| B4    | VSS   | Ground                | Supply Ground                                           |  |
| B5    | DCSW  | Analog I/O (VBST)     | DC-DC Boost Converter Switch                            |  |
| C1    | ТА    | Analog Input (VDDA)   | Ambient Temperature Sense Input, tie to VSS if not used |  |
| C2    | VSS   | Ground                | Supply Ground                                           |  |
| C3    | VSS   | Ground                | Supply Ground                                           |  |
| C4    | VSS   | Ground                | Supply Ground                                           |  |
| C5    | VSS   | Ground                | Supply Ground                                           |  |
| D1    | VSS   | Ground                | Supply Ground                                           |  |
| D2    | VSS   | Ground                | Supply Ground                                           |  |
| D3    | VSS   | Ground                | Supply Ground                                           |  |
| D4    | VDDA  | Supply                | Analog & Core Supply Voltage                            |  |
| D5    | VBAT  | Supply                | Battery Supply Voltage                                  |  |
| E1    | VDDA  | Supply                | Analog & Core Supply Voltage                            |  |
| E2    | VDDA  | Supply                | Analog & Core Supply Voltage                            |  |
| E3    | VSS   | Ground                | Supply Ground                                           |  |
| E4    | VDDA  | Supply                | Analog & Core Supply Voltage                            |  |
| E5    | VREF  | Analog I/O (VDDA)     | Internal DAC & ADC Voltage Reference Decoupling I/O     |  |
| F1    | GPIO2 | Digital I/O (VDDB)    | General Purpose IO2/Address Selection 2                 |  |
| F2    | VDDA  | Supply                | Analog & Core Supply Voltage                            |  |
| F3    | VSS   | Ground                | Supply Ground                                           |  |
| F4    | VDDA  | Supply                | Analog & Core Supply Voltage                            |  |
| F5    | VDDA  | Supply                | Analog & Core Supply Voltage                            |  |
| G1    | SDA   | Digital I/O (VDDB)    | Serial Data for I2C                                     |  |
| G2    | VDDA  | Supply                | Analog & Core Supply Voltage                            |  |
| G3    | VSS   | Ground                | Supply Ground                                           |  |

#### Table 1Pin Descriptions for the NAU83G10

| Pin # | Name   | Type, (Supply Domain) | Description                               |
|-------|--------|-----------------------|-------------------------------------------|
| G4    | VDDA   | Supply                | Analog & Core Supply Voltage              |
| G5    | VDDA   | Supply                | Analog & Core Supply Voltage              |
| H1    | SCL    | Digital Input (VDDB)  | Serial Data Clock for I2C                 |
| H2    | VDDA   | Supply                | Analog & Core Supply Voltage              |
| H3    | VSS    | Ground                | Supply Ground                             |
| H4    | VDDA   | Supply                | Analog & Core Supply Voltage              |
| H5    | GPIO1  | Digital I/O (VDDB)    | General Purpose IO1/Address Selection 1   |
| 11    | BCLK   | Digital I/O (VDDB)    | Serial Audio Data Bit Clock I2S/PCM Input |
| 12    | VDDA   | Supply                | Analog & Core Supply Voltage              |
| 13    | VSS    | Ground                | Supply Ground                             |
| 14    | VDDA   | Supply                | Analog & Core Supply Voltage              |
| 15    | IRQ    | Digital Output (VDDB) | Programmable Interrupt Output             |
| J1    | MCLK   | Digital Input (VDDB)  | Master Clock                              |
| J2    | VDDB   | Supply                | Digital IO Supply                         |
| J3    | FS     | Digital I/O (VDDB)    | Frame Sync I2S/PCM Input                  |
| J4    | ADCOUT | Digital Output (VDDB) | Serial Audio I2S/PCM Data Output          |
| J5    | DACIN  | Digital Input (VDDB)  | Serial Audio Data I2S/PCM Input           |

### **3 BLOCK DIAGRAM**

A Block Diagram for the NAU83G10 is provided in Figure 2.



Figure 2 NAU8

NAU83G10 Block Diagram

## **4 ELECTRICAL CHARACTERISTICS**

The tables in this chapter provide the various electrical parameters for the NAU83G10 and their values.

### 4.1 Absolute Maximum Ratings

| Parameter                     | Min       | Мах        | Units |
|-------------------------------|-----------|------------|-------|
| VDDB Digital I/O Supply Range | -0.3      | 4.0        | V     |
| VBAT Battery Supply Range     | -0.3      | 6.0        | V     |
| VDDA Analog Supply Range      | -0.3      | 2.2        | V     |
| Voltage Input Analog Range    | VSS - 0.3 | VDDA + 0.3 | V     |
| Voltage Input I/O Range       | VSS - 0.3 | VDDB + 0.3 | V     |
| Junction Temperature, TJ      | -40       | +150       | °C    |
| Storage Temperature           | -65       | +150       | °C    |

#### Table 2Absolute Maximum Ratings

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely influence product reliability and result in failures not covered by the warranty.

### 4.2 **Operating Conditions**

#### Table 3 Recommended Operating Conditions for the NAU83G10

| Condition                        | Symbol | Min  | Typical | Мах  | Units |
|----------------------------------|--------|------|---------|------|-------|
| Battery Supply Range             | VBAT   | 2.90 | 4.2     | 5.50 | V     |
| Analog Supply Range              | VDDA   | 1.62 | 1.8     | 1.98 | V     |
| Digital I/O Supply Range         | VDDB   | 1.62 | 3.0     | 3.6  | V     |
| Ground                           | VSS    |      | 0       |      | V     |
| Industrial Operating Temperature |        | -40  |         | +85  | °C    |

CAUTION: The following conditions needed to be followed for regular operation:  $V_{BAT} > V_{DD}A - 1.2V$ ; VDDB > VDDA - 0.6V.

#### 4.3 Thermal Information

#### Table 4 Thermal Information for the NAU83G10

| Deckere             | Power | Та   | т     |       | Theta |              |
|---------------------|-------|------|-------|-------|-------|--------------|
| Раскаде             | (W)   | (°C) | 0 m/s | 1 m/s | 2 m/s | JC<br>(°C/W) |
| WLCSP50 2.57x5.28mm | 1     | 85   | 34.21 | 31.47 | 30.42 | 3.46         |

### 4.4 Electrical Parameters

#### Table 5 Electrical Characteristics

Conditions:  $V_{DD}A = V_{DD}B = 1.8V$ ;  $V_{BAT} = 4.2V$ .  $R_L = 8 \Omega + 33 \mu$ H, f = 1kHz, 48kHz sample rate, MCLK=12.288MHz, Boost Inductor = 1  $\mu$ H, unless otherwise specified. Limits apply for  $T_A = 25^{\circ}$ C

| Symbol | Parameter                            |                   | Conditions                                                                                     | Typical | Limit | Units |
|--------|--------------------------------------|-------------------|------------------------------------------------------------------------------------------------|---------|-------|-------|
|        |                                      | V <sub>DD</sub> A | all clocks off                                                                                 | 12.0    |       |       |
| ISD    | Shutdown Mode*<br>Supply Current     | V <sub>DD</sub> B | all clocks off                                                                                 | 0.3     | 2     | μA    |
|        |                                      | VBAT              | all clocks off                                                                                 | 0.4     | 4     |       |
|        |                                      | VddA              | clocks off, clock gating on                                                                    | 12.0    |       | μA    |
| ISB    | Standby Mode**<br>Supply Current     | V <sub>DD</sub> B | clocks off, clock gating on                                                                    | 0.3     |       | μA    |
|        |                                      | $V_{BAT}$         | clocks off, clock gating on                                                                    | 0.4     |       | μA    |
|        | Idle Channel                         | V <sub>DD</sub> A | idle Channel, DSP off                                                                          | 7.6     |       | mA    |
| IDD    | Operating Mode***                    | V <sub>DD</sub> B | idle Channel, DSP off                                                                          | 0.2     |       | mA    |
|        | Supply Current                       | $V_{\text{BAT}}$  | idle Channel, DSP off                                                                          | 3       |       | mA    |
|        | ·                                    |                   | Class-D Channel                                                                                |         |       |       |
|        |                                      |                   | RL = 8 Ohm + 33 µH and Total<br>Harmonic Distortion+Noise (THD+N) =<br>1%                      | 6       |       | W     |
| 5      | Output Power                         |                   | RL = 8 Ohm + 33 µH and Total<br>Harmonic Distortion+Noise (THD+N) =<br>10%                     | 6.5     |       | W     |
| Po     |                                      |                   | RL = 4 Ohm + 33 µH and Total<br>Harmonic Distortion+Noise (THD+N) =<br>1%                      | 7       |       | W     |
|        |                                      |                   | RL = 4 Ohm + 33 µH and Total<br>Harmonic Distortion+Noise (THD+N) =<br>10%                     | 8       |       | W     |
| THD+N  | Total Harmonic Distortion +<br>Noise |                   | $R_L$ = 8 Ω + 33 µH, f=1kHz, P <sub>0</sub> = 1 W                                              | 0.021   |       | %     |
| eos    | Output Noise                         |                   | A-Weighted, 20Hz-20kHz, Receiver<br>mode or Auto attenuate, no DAC input<br>signal, gain = 0dB | 12      |       | µVrms |
|        |                                      |                   | A-Weighted, 20Hz-20kHz, no DAC<br>input signal, gain = 17.5dB                                  | 55      |       | µVrms |
|        |                                      |                   | DC, V <sub>BAT</sub> = 2.9V – 5.5V, GAIN =<br>17.5dB                                           | 92      |       | dB    |
| DSDD   | Power Supply Poinction               | n Patia           | $f_{RIPPLE} = 217Hz$ , $V_{RIPPLE} = 200mV_{P_P}$<br>GAIN = 17.5dB                             | 92      |       | dB    |
| LOKK   | Power Supply Rejection Ratio         |                   | f <sub>RIPPLE</sub> = 1020Hz, V <sub>RIPPLE</sub> = 200mV <sub>P_P</sub><br>GAIN = 17.5dB 92   |         |       | dB    |
|        |                                      |                   | $f_{RIPPLE} = 4kHz, V_{RIPPLE} = 200mV_{P_P}$<br>GAIN = 17.5dB                                 | 88      |       | dB    |

| Symbol            | Parameter                                           | Conditions                                                                             | Typical | Limit | Units           |
|-------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------|---------|-------|-----------------|
| Fres              | Frequency Response                                  | F = 20Hz ~ 20KHz, 1Watt, R <sub>L</sub> = 8 $\Omega$ + 33 $\mu$ H                      | +-0.8   |       | dB              |
| Vos               | Output Offset Voltage                               | Idle Channel, Gain= 0dB                                                                | ±0.7    | ±5    | mV              |
|                   |                                                     | A-weighted, Idle DAC input, Clock<br>Gating, toggling clocks on/off                    | 0.03    |       | mVrms           |
| Крор              | Pop and Click Noise                                 | A-weighted, Idle DAC input, toggling<br>between -120dBFs DAC In & 2048<br>zero samples | 0.03    |       | mVrms           |
| Rdson-P           | Driver P MOS-FET ON-<br>resistance                  | $V_{BAT}$ = 5.0V. $R_L$ = 8 $\Omega$ + 33 $\mu$ H, DC<br>Output Clipping               | 0.127   |       | Ohm             |
| Rdson-N           | Driver N MOS-FET ON-<br>resistance                  | $V_{BAT}$ = 5.0V. $R_L$ = 8 $\Omega$ + 33 $\mu$ H, DC<br>Output Clipping               | 0.129   |       | Ohm             |
| Fsw               | Switching Frequency                                 | Average                                                                                | 300     |       | kHz             |
|                   |                                                     | Voltage Sense ADC                                                                      |         |       |                 |
| THD+N             | ADC Total Harmonic<br>Distortion + Noise            | VBAT = 5.5V, +10dBVrms, Class-D off                                                    | 0.004   |       | %               |
| SNR               | Signal to Noise Ratio                               | Flat, 20Hz – 20kHz                                                                     | 101     |       | dB              |
| FSADC             | ADC Full Scale Input Level                          |                                                                                        | 15.4    |       | Vрк             |
|                   |                                                     | Current Sense ADC                                                                      |         |       |                 |
| THD+N             | ADC Total Harmonic<br>Distortion + Noise            |                                                                                        | 0.37    |       | %               |
| SNR               | Signal to Noise Ratio                               | Flat, 20Hz – 20kHz                                                                     | 82      |       | dB              |
| FS <sub>ADC</sub> | ADC Full Scale Input Level                          |                                                                                        | 4.04    |       | A <sub>PK</sub> |
|                   |                                                     | Battery Sense ADC                                                                      |         |       |                 |
| INL               | Integrated Non-Linearity                            | V <sub>BAT</sub> = 2.9V-5.5V (gain & offset compensated)                               | +/-1    |       | LSB             |
| DNL               | Differential Non-Linearity                          | V <sub>BAT</sub> = 2.9V-5.5V                                                           | +/-1    |       | LSB             |
|                   |                                                     | Boost Converter                                                                        | 1       |       |                 |
| Fsw               | Switching Frequency                                 |                                                                                        | 2.0     |       | MHz             |
| Vbstmax           | Boost Converter Maximum<br>Output Voltage           |                                                                                        | 12      |       | V               |
|                   | Vbstmin                                             |                                                                                        | 2.9     |       | V               |
| Vbststp           | Boost Converter Step Voltage                        |                                                                                        | 0.177   |       | V               |
| Vovp              | Boost Converter Overvoltage<br>Protection Threshold |                                                                                        | 14      |       | V               |
| Rdson-P           | Boost Converter P MOS-FET<br>ON-resistance          |                                                                                        | 0.1     |       | Ohm             |
| Rdson-N           | Boost Converter N MOS-FET<br>ON- resistance         |                                                                                        | 0.1     |       | Ohm             |

| Symbol                    | Parameter                     | Conditions                         | Typical | Limit | Units |  |
|---------------------------|-------------------------------|------------------------------------|---------|-------|-------|--|
|                           | В                             | oost Converter + Class-D           |         |       |       |  |
|                           |                               | Output Power = 0.45 W, VBAT= 5.0 V | 78      |       | %     |  |
| Neff                      | Power Efficiency              | Output Power = 1.0 W, VBAT = 5.0 V | 78      |       | %     |  |
|                           |                               | Output Power = 6.0 W, VBAT = 5.0 V | 70      |       | %     |  |
|                           | Speaker                       |                                    |         |       |       |  |
| Symbol                    | Parameter                     |                                    |         | Min   | Units |  |
| R <sub>speaker</sub> **** | Minimum Speaker<br>Resistance |                                    |         | 3     | Ohm   |  |

Note: \* Shutdown mode: device has supplies without register loaded

\*\* Standby Mode: device register settings loaded without I2S clocks appear

\*\*\* Idle Channel operating mode: device register loaded and I2S clocks appear without DACIN

\*\*\*\* For optimal operation, the proper audio gain and booster setting need to be applied to avoid the OCP trigger and to reduce the output distortion.

### 4.5 Digital I/O Parameters

| Parameter         | Symbol            | Comments/Conditions                |                          | Min                    | Мах                    | Units                   |
|-------------------|-------------------|------------------------------------|--------------------------|------------------------|------------------------|-------------------------|
|                   | Ma                | $V_{DD}B = 1.8V$                   |                          |                        | 0.3*V <sub>DD</sub> B  | V                       |
|                   | VIL               | V <sub>DD</sub>                    | B = 3.3V                 |                        | 0.34*V <sub>DD</sub> B | V                       |
|                   | Mut               | $V_{DD}B = 1.8V$                   |                          | 0.7*V <sub>DD</sub> B  |                        | N                       |
| Input Indi Lievei | VIH               | V <sub>DD</sub>                    | B = 3.3V                 | 0.66*V <sub>DD</sub> B |                        | V                       |
|                   | Vou               | I <sub>Load</sub> =                | V <sub>DD</sub> B=1.8V   | 0.9*V <sub>DD</sub> B  |                        | V                       |
|                   | ∨он               | 1mA                                | $V_{DD}B = 3.3V$         | 0.95*V <sub>DD</sub> B |                        |                         |
|                   | Vol               | I <sub>Load</sub> =<br>1mA         | $V_{DD}B = 1.8V$         |                        | 0.1*V <sub>DD</sub> B  | V                       |
|                   |                   |                                    | V <sub>DD</sub> B=3.3V   |                        | 0.05*V <sub>DD</sub> B |                         |
|                   |                   | Clock Mu                           | Itiplier Enabled<br>N1=1 | 48                     | 52                     | ~                       |
| MCLK Dutycycle    | D <sub>MCLK</sub> | Clock Multiplier Enabled<br>N1=1/3 |                          | 44                     | 56                     | %                       |
|                   |                   | Clock Mu                           | ltiplier Enabled<br>N1=1 | -                      | 0.1                    | nsec                    |
| MULK Jitter       | JMCLK             | Clock Multiplier Enabled<br>N1=1/3 |                          | -                      | 0.3                    | (Standard<br>Deviation) |

#### Table 6 Digital I/O Characteristics

## NAU83G10

# nuvoTon

### 4.6 THD+N Plots



## NAU83G10



### NAU83G10

# nuvoTon



Figure 3 NAU83G10 THDN Plot examples

### 4.7 PSRR Plots



Figure 4 NAU83G10 PSRR Plot examples

### 4.8 Frequency Response Plots



Figure 5 NAU83G10 Frequency Response Plot examples

## NAU83G10

## nuvoTon

### 4.9 Power Plots



Figure 6 NAU83G10 Output Power Plot examples

## **5 FUNCTIONAL DESCRIPTION**

This chapter provides detailed descriptions of the major functions of the NAU83G10 Boosted Amplifier.

### 5.1 Inputs

The NAU83G10 provides digital inputs to acquire and process audio signals with high fidelity and flexibility. There is an input path from an I2S/PCM Interface. Additionally, the NAU83G10 has logic control inputs and a temperature monitoring input.

### 5.2 Outputs

The NAU83G10 Amplifier has a Class-D PWM driver that can drive an 8 Ohm speaker up a peak voltage of 12 V. A boost converter output provides the supply voltage for the Class-D amplifier. The Class-D output voltage and current sensing data are provided at the I2S/PCM Interface output. Additionally, the NAU83G10 has an output for the interrupt.

### 5.3 ADC, DAC and Digital Signal Processing

The NAU83G10 has two independent, high-quality Analog-to-Digital Converters (ADCs) and one Digital-to-Analog Converter (DAC). These are high-performance, 24-bit sigma-delta converters, which are suitable for a very wide range of applications.

The ADC and DAC blocks also support advanced Digital Signal Processing (DSP) subsystems that enable a very wide range of programmable signal conditioning and signal optimizing functions. All digital processing is done with 24-bit precision to minimize processing artifacts and to maximize the audio dynamic range supported by the NAU83G10.

The ADC and DAC digital signal process can support four-point Dynamic Range Compressors (DRCs), highpass filters, Automatic Level Control (ALC), soft mute, soft unmute and gain compensation. Two-point DRCs can be programmed to limit the maximum output level and/or boost a low output level.

### 5.4 Digital Interfaces

Command and control of the device are accomplished by using a Serial Control Interface. The simple, but highly flexible, 2-wire Serial Control Interface is compatible with most commonly used command and control serial data protocols and host drivers, and industry standard I2S and PCM devices.

The digital audio I/O data streams can be transferred separately from command and control using either I2S or PCM audio data protocols.

### 5.5 Power Supply

This NAU83G10 has been designed to operate reliably under a wide range of power supply conditions and Power-On/Power-Off sequences. However, the Electro Static Detection (ESD) protection diodes between the supplies impact the application of the supplies. Because of these diodes, the following conditions need to be met:

VBAT > VDDA - 1.2 V and VDDB > VDDA - 0.6 V

#### 5.6 Power-On-and-Off Reset

The NAU83G10 includes a Power-On-and-Off Reset circuit on-chip. The circuit resets the internal logic control at VBAT and VDDA supply power-up and this reset function is automatically generated internally when power supplies are too low for reliable operation. Reset thresholds are 1.4 V for VDDA during a power-

on ramp and 1.2 V for VDDA during a power-down ramp. Reset thresholds are 1.9 V for VBAT during a power-on ramp, and 0.8 V for VBAT during a power-down ramp. It should be noted that these values are much lower than the required voltage for normal operation of the chip.

The reset is held ON while the power levels for VBAT and VDDA are below their respective thresholds. Once the power levels rise above their thresholds, the reset is released. Once the reset is released, the registers are ready to be written to.

NOTE: It is also important that all the registers should be kept in their reset state for at least 6 µsec.

An additional internal RC filter-based circuit is added which helps the circuit to respond for fast ramp rates (~3  $\mu$ sec) and to generate the desired reset period width (~3  $\mu$ sec at typical corner). This filter is also used to eliminate supply glitches which can generate a false reset condition, typically 50 nsec.

For reliable operation, it is recommended to write to register **REG0X00** upon power-up. This will reset all registers to the known default state.



NOTE: When VDDA is below the power-on reset threshold, the digital IO pins will go to a tri-state condition.

Figure 7 Power up and down Timing Diagram

#### 5.7 Voltage Reference (VREF)

The NAU83G10 includes a mid-supply, reference circuit that produces voltage close to VDDA/2 that is decoupled to VSS through the VREF pin by means of an external bypass capacitor. Because VREF is used as a reference voltage for the majority of the NAU83G10, a large capacitance is required to achieve good power supply rejection at low frequency, typically 4.7  $\mu$ F is used. The Reference Voltage circuitry is shown in **Figure 8**.





The output impedance can be set using VMID\_SEL REG0X60[5:4]. Refer to Table 6.

| VMID_SEL REG0X60[5:4] | VREF Resistor Selection    | VREF Impedance               |  |
|-----------------------|----------------------------|------------------------------|--|
| 00                    | Open, no resistor selected | Open, no impedance installed |  |
| 01                    | 50 kOhm                    | 2 5 kOhm                     |  |
| 10                    | 250 kOhm                   | 125 kOhm                     |  |
| 11                    | 5 kOhm                     | 2.5 kOhm                     |  |

#### **APPLICATION NOTES:**

- Larger capacitances can be used but increase the rise time of VREF and delay the line output signal.
- Due to the high impedance of the VREF pin, it is important to use a low-leakage capacitor.
- A pre-charge circuit has been implemented to reduce the VREF rise time. Once charged, this can be disabled using PVDMFST REG0X62[3:2] to save power or to prevent rapid changes in level due to fluctuations in VDDA.

#### 5.8 DAC Soft Mute

The Soft Mute function ramps down the DAC digital volume to zero when it is enabled by <u>SMUTE\_EN</u> <u>REG0X13[15]</u>. When disabled, the volume increases to the register-specified volume level for each channel. This function is beneficial for using the DAC without introducing pop-and-click sounds. When **DACEN\_SM REG0X13[13]** is set to '0', the volume will ramp up to the register-specified volume level if the DAC path has been enabled by setting **DACEN REG0X4[3**]. The volume will ramp down to zero if the DAC path is disabled.

#### 5.9 Hardware and Software Reset

The NAU83G10 and all of its control registers can be reset to initial default power-up conditions by writing any value to **REG0X00** once using any of the control interface modes. Writing to any other valid register

address terminates the reset condition, but all registers will be set to their power-on default values. This is typically done during hardware reset.

The NAU83G10 can be reset to initialized power-up conditions by writing any value to **REG0X01** *twice* using any of the control interface modes. Writing to **REG0X01** will reset the NAU83G10, but all registers values will be unaffected. This is typically done during operation to quickly force NAU83G10 in the known initialized startup state.

### 5.10 SAR ADC

The SAR ADC is an 8-bit Analog-to-Digital Converter (ADC) used to detect the voltage level on the VBAT supply voltage, the junction temperature sensor, and the ambient temperature sensor.

#### 5.10.1 SAR ADC Requirements

- <u>SAR\_ENA\_REG0X07</u> Register dedicated for configuring the SAR ADC. This register have an enable bit, sample speed settings, and various other settings that can be tailored to your application. Most settings should be set under guidance from Nuvoton with dependence on the specific chip revision
- <u>PWRUPEN\_REG0X4A[10]</u> Read only signal to detect Power-Up Enable. The SAR ADC is dependent on the NAU83G10 having appropriate power and clock settings for a successful power on cycle. Once this bit is sensed, the SAR ADC will output the appropriate values. These settings can be modified by <u>CLK DET CTRL REG0X40[15:13]</u>.

<u>ANALOG CONTROL 1\_REG0X61[3:0]</u> – Current Bias reference and VMID reference must be enabled for SAR ADC functionality.

ANALOG CONTROL 2 REG0X62[5:4] - Class-D should be enabled for proper output of the SAR ADC.

ANALOG\_CONTROL\_7\_REG0X68[6] – The SAR ADC uses the VREF bandgap voltage buffer and thus, the buffer must be turned on. This is controlled by this specific bit.

#### 5.10.2 SAR ADC Functions

The SAR ADC is enabled by <u>SAR ENA REG0X07[0]</u>. Setting this bit to 1 enables the SAR ADC; setting the bit to 0 disables the function. After the SAR ADC has been enabled using the **SAR\_ENA** bit, the SAR ADC enters a sampling phase. During this phase, the voltage level on the input is sampled at a speed determined by <u>SAMPLE\_SPEED\_REG0X07[3:2]</u>. This time can be adjusted from 2 µsec to 16 µsec, doubling each step, as shown in Table 7 Voltage Sampling Phase Time. During the sampling phase, the sample signal will be high together with the Most Significant Bit (MSB) and low with the Least Significant Bit (LSB).

| SAMPLE_SPEED_REG0X07[3:2] | Voltage Sampling Time |
|---------------------------|-----------------------|
| 00                        | 2 µsec                |
| 01                        | 4 µsec                |
| 10                        | 8 µsec                |
| 11                        | 16 µsec               |

| Table 7 | Voltage | Sampling | Phase | Time |
|---------|---------|----------|-------|------|
|         |         |          |       |      |

The maximum input current of the ADC can be reduced by selecting a bigger input resistor in series with the sampling capacitor. The value of the input resistor can track the sampling time. The SAR series resistor default setting = 001. Additional input limit resister values and settings are shown in Table 8 SAR ADC Current Limit Resistor Selection.



| REL_SEL REG0X07[9:7] | Input Resistor Value |
|----------------------|----------------------|
| 000                  | 35 kOhm              |
| 001                  | 70 kOhm              |
| 010                  | 170 kOhm             |
| 011                  | 360 kOhm             |
| 1xx                  | Short                |

#### Table 8 SAR ADC Current Limit Resistor Selection

After the sampling phase, the ADC enters a conversion phase that consists of eight compare cycles. Each of these compare cycles can last from 500 nsec to 4  $\mu$ sec, doubling each step. See Table 9 Compare Cycle Time Settings. Use <u>COMP\_SPEED\_REG0X07[6:5]</u> to adjust the compare time. The total conversion has 8 compare cycles.

| COMP_SPEED REG0X07[6:5] | Time Settings |
|-------------------------|---------------|
| 00                      | 500 nsec      |
| 01                      | 1 µsec        |
| 10                      | 2 µsec        |
| 11                      | 4 µsec        |

#### Table 9Compare Cycle Time Settings

#### **APPLICATION NOTE:**

SAMPLE\_SPEED REG0x07[3:2] is used for the SAR ADC sampling rate. Before changing the sampling rate, <u>SAR\_ENA\_REG0X07[0]</u> needs to be set to 0. After the sample speed is set, **SAR\_ENA** sets to 1.

#### 5.10.3 SAR ADC Control

The NAU83G10 needs to process and monitor three inputs: Battery Supply Voltage (VBAT), Junction Temperature (Tj), and Ambient Temperature (Ta), as shown in **Figure 9**.



Figure 9 SAR ADC Control

It is important to set the gain in **SAR\_TRACKGAIN REG0X07[13:11]** with Target Full Scale Levels of S2, and S3 inputs. **Table 10** lists the register settings.

| Gain Settings | SAR_TRACKGAIN REG0X07[13:11] |
|---------------|------------------------------|
| 1.0 * VDDA    | 000                          |
| 1.0 * VDDA    | 001                          |
| 1.1 * VDDA    | 010                          |
| 1.2 * VDDA    | 011                          |
| 1.3 * VDDA    | 100                          |
| 1.4 * VDDA    | 101                          |
| 1.54 * VDDA   | 110                          |
| 3.12 * VDDA   | 111                          |

| Table 10 | SAR ADC Gain | Settings |
|----------|--------------|----------|
|----------|--------------|----------|

Notes: The gain for SAR ADC Channel S1 (VBAT) is fixed to 3.12 \* VDDA. Table 10 applies only to the Tj and Ta inputs. It is recommended to keep the gain set to 1.0 \* VDDA; the raw data can be read from <u>SAR\_ADC\_OUT\_01\_REG0x020</u> and <u>SAR\_ADC\_OUT\_23\_REG0x021</u>. To convert from raw SAR ADC from SAR\_ADCOUT\_01 and SAR\_ADC\_OUT23 please refer to the equations below:

$$VBAT = \frac{(raw VBAT)}{255} * (3.12 * VDDA)$$
$$Tj = [(raw Tj) - 89] * 1.6077$$

Ta requires additional configuration through the output pin to activate its output.

### 5.11 Clock Detection

The NAU83G10 includes a Clock Detection circuit that can be used to enable and disable the audio paths, based on an initialized audio path setting. Enable the audio path through the I2C Interface; but, the actual power up/down can be gated by the clock detection circuit. Clock detection works with BCLK in 32bits or more than 32bits Fs format. The block diagram of the clock detection circuit is shown in **Figure 10**. Control register is located at <u>CLK\_DET\_</u>

CTRL\_REG0x40. Divider N1 is selectable as 1, 2 or 3 and divider N2 is selectable as 1, 2, 4, 8.



Figure 10 NAU83G10 Clock Detection Circuit

#### 5.11.1 Enabling Clock Detection

Clock detection in the NAU83G10 is enabled by setting **REG\_CLKPWRUPEN** = 0 (default) and meeting three or four conditions, depending on the configuration. If all conditions are met, the **PWRUPEN** signal will be asserted to 1. If any of the conditions are not met, the **PWRUPEN** signal is set to 0.

Conditions for enabling clock detection:

- The NAU83G10 has custom logic clock detection circuits that detect if MCLK is present. Upon MCLK
  detection, the detector output MCLKDET goes to 1. When the MCLK disappears, MCLKDET goes
  back to 0. Up to 1 µsec is required to detect MCLK and the MCLK release time is about 50 µsec.
- 2) Clock detection logic uses the CLKDET and MCLK\_SRC to initiate detection of MCLK/FS ratio. MCLK\_SRC is derived from MCLK after programmable multiplication and/or division. The target ratios for MCLK/FS after programmable multiplication and/or division are 256, 400 & 500. When the clock detection logic detects a ratio of between 254 and 258 or between 398 and 402 or between

498 and 502 for one frame sync it will assert a valid MCLK/FS ratio. When the detection logic detects a ratio outside these valid ranges for two consecutive frame syncs it will assert an invalid MCLK/FS ratio. Even though it is required for the ratios to be exact 256, 400 or 500, having two extra cycles tolerance allows for occasional clock jitter, without disabling the audio path.

- 3) Clock detection logic also needs to detect the BCLK to make sure data can be recorded and played back. There needs to be at least 32 BCLK cycles per Frame Sync. MCLK can be used to count the number of BCLK with each Frame Sync.
- 4) If **REG APWRUPEN** is set to 1, clock detection will require non-zero samples to enable output of a power-up signal. Any non-zero sample will be sufficient. After power-up, if 2048 zero samples are detected, the PWRUPEN signal is asserted to 0. If REG APWRUPEN is set to 0, this function does not control the **PWRUPEN** signal.

#### 5.11.2 **Disabling Clock Detection**

Clock detection in the NAU83G10 is disabled by setting REG CLKPWRUPEN to 1. In this state, PWRUPEN is no longer controlled by the enabling conditions listed above, but is set to 1. However, the MCLKDET and clock dividers are still active.

The range of the input clocks is shown in Table 11.

| 5                       | •     |        |
|-------------------------|-------|--------|
| Signal                  | Min   | Max    |
| Frame Synch (FS) (kHz)  | 8     | 96     |
| Master Clock MCLK (MHz) | 2.048 | 24.576 |

#### Table 11 Range of Input Clocks

#### 5.11.3 Sampling and Over Sampling Rates

Possible Sampling Rate and MCLK SRC selections are shown in Table 12 and Table 13. Note that **REG SRATE REG 0X40** must be programmed to identify the target sample rate.

| REG_SRATE            |             |     |                        |       |                        |     |          |       |                |     |       |        |
|----------------------|-------------|-----|------------------------|-------|------------------------|-----|----------|-------|----------------|-----|-------|--------|
|                      | Range 1 000 |     |                        |       | Range 2 001            |     |          |       | Range 3 010    |     |       |        |
| MCLK_SRC/FS<br>Ratio | FS (kHz)    |     | MCLK_SRC<br>(MHz) FS ( |       | MCLK_SRC<br>kHz) (MHz) |     | FS (kHz) |       | MCLK_SRC (MHz) |     |       |        |
|                      | Min         | Max | Min                    | Max   | Min                    | Max | Min      | Max   | Min            | Max | Min   | Max    |
| 256                  | 8           | 12  | 2.048                  | 3.072 | 16                     | 24  | 4.096    | 6.144 | 32             | 48  | 8.192 | 12.288 |
| 400                  | 8           | 12  | 3.2                    | 4.8   | 16                     | 24  | 6.4      | 9.6   | 32             | 48  | 12.8  | 19.2   |
| 500                  | 8           | 12  | 4                      | 6     | 16                     | 24  | 8        | 12    | 32             | 48  | 16    | 24     |

#### Table 12 Sampling and Over Sampling Rates (Ranges 1-3)



| REG_SRATE            |             |      |                   |        |  |  |  |  |
|----------------------|-------------|------|-------------------|--------|--|--|--|--|
|                      | Range 4 011 |      |                   |        |  |  |  |  |
| MCLK_SRC/FS<br>Ratio | FS (        | kHz) | MCLK_SRC<br>(MHz) |        |  |  |  |  |
|                      | Min         | Max  | Min               | Max    |  |  |  |  |
| 256                  | 64          | 96   | 16.384            | 24.576 |  |  |  |  |
| 400                  | 64          | 96   | 25.6              | 38.4   |  |  |  |  |
| 500                  | 64          | 96   | 32                | 48     |  |  |  |  |

The only internal MCLK\_SRC/FS ratios allowed are: 256, 400 & 500. The clock divider or multiplier in register 0x03 needs to be setup to achieve one these three possible ratios.

Effective MCLK/FS ratios can be achieved with the clock multiplier under MCLK > 2Mhz condition, as shown in **Table 14**.

| MCLK_SRC/FS<br>ratio | Clock Multiplier<br>(Reg0x03[2:0]) | Effective ratio MCLK/FS |
|----------------------|------------------------------------|-------------------------|
| 256                  | 8                                  | 32                      |
| 400                  | 8                                  | 50                      |
| 500                  | 8                                  | 62.5                    |
| 256                  | 4                                  | 64                      |
| 400                  | 4                                  | 100                     |
| 500                  | 4                                  | 125                     |
| 256                  | 2                                  | 128                     |
| 400                  | 2                                  | 200                     |
| 500                  | 2                                  | 250                     |
| 256                  | 1                                  | 256                     |
| 400                  | 1                                  | 400                     |
| 500                  | 1                                  | 500                     |

#### Table 14 Effective MCLK/FS Ratios (MCLK > 2Mhz)

- For MCLK\_SRC/FS ratios of 256 the Over Sampling Ratio (OSR) can be set in register 0x28 & 0x29 to: 32, 64, 128 & 256. Note that the ADC & DAC clocks need to be set to their matching values in register 0x03.
- For MCLK\_SRC/FS ratios of 400 & 500 the Over Sampling Ratio (OSR) is fixed to 100. For MCLK\_SRC/FS ratios of 400 the ADC & DAC clock dividers need to be set to ¼ in register 0x03. For MCLK\_SRC/FS ratios of 500 the ADC & DAC clock dividers are automatically set to 1/5.

#### 5.12 Boost Converter

#### 5.12.1 Boost Control

The NAU83G10 has a boost converter with digitally programmable voltage and current limiting levels. The boost converter output level is determined by the absolute peak signal level at the output of the DAC ALC amplifier. When the peak signal level is below VBAT, the boost converter is switched off and, in the default off state, the boost converter will connect the output VBST to VBAT. For higher output levels, the boost converter will target a level, depending on the actual signal level. In order for the output signal to remain undistorted, the boost converter responds immediately to a level increase. Also, an offset level (programmable) is maintained between the signal level and target VBST. For a level decrease, the boost target can be decreased after a programmable delay time.

To reduce the stress and current spikes on the boost capacitor, the boost target voltage is not instantly changed. Instead, the voltage is stepped up and down in about 0.177 V increments at 4  $\mu$ sec or more per step (programmable). This limits the boost capacitor charge/discharge current to about:

The boost input target has a resolution of 6 bits. Not all of the possible target levels are used due to the minimum VBAT supply voltage of 2.9 V. If the target level is below 2.7 V, the boost converter will be off. Target levels are listed in **Table 15**.

| BSTTARGET[5:0] | Boost Target Voltage<br>(V) | Comment                                 |
|----------------|-----------------------------|-----------------------------------------|
| 0              | 0.9                         |                                         |
| 1              | 1.08                        |                                         |
| 2              | 1.25                        |                                         |
| 3              | 1.43                        |                                         |
| 4              | 1.61                        |                                         |
| 5              | 1.79                        | Boost OFF (Below Minimum VBAT of 2.7 V) |
| 6              | 1.96                        |                                         |
| 7              | 2.14                        |                                         |
| 8              | 2.32                        |                                         |
| 9              | 2.49                        |                                         |
| 10             | 2.67                        |                                         |
| 11             | 2.85                        |                                         |
| 12             | 3.02                        | Boost ON (Above Minimum VBAT of 2.7 V)  |
| 13             | 3.20                        |                                         |
| 61             | 11.7                        |                                         |
| 62             | 11.87                       |                                         |
| 63             | 12.05                       |                                         |

#### Table 15 Boost Input Target Voltage Selection

The Target Boost Voltage, **BSTTARGET[5:0] (Reg 0x1C),** is an unsigned binary number described as: VBST, target = 0.9 V + 0.177 V x BSTTARGET[5:0]. The **BSTTARGET[5:0**] signal is derived from the peak signal level at the DAC ALC amplifier signal output and **VBAT**.

To avoid distortion, a Boost Signal Margin **BSTMARGIN[5:0]** (programmable, 64 x 0.177 V) is retained between the Boost Target Voltage and the Peak Output Level. **BSTMARGIN[5:0]** is an unsigned binary number that is programmed in a register. Additionally, **BSTTARGET[5:0]** is limited to the maximum set in the Boost Limit register, **BSTLIMIT[5:0]**, an programmable unsigned binary number. Thus, the **BSTTARGET[5:0]** signal is described as:

#### **BSTTARGET[5:0]** = MINIMUM (**BSTLIMIT[5:0]**, (**DACPEAK[5:0]** + **BSTMARGIN[5:0]**))

**DACPEAK[5:0]** is an unsigned binary number that represents the DAC ALC amplifier output real time rectified peak level. '000000' represents no signal and '111111' represents full scale. If the computation, of **BSTTARGET[5:0]**) exceeds 0x3F (63 decimal), then it will clip to 0x3F.

Additionally, a signal **BSTVBATB (Reg 0x4A)** is set low when the Boost Target is less than VBAT or less than 2.7 V. It indicates when the boost converter is enabled.

The Boost Voltage VBST only changes one LSB per step, until it reaches the computed **BSTTARGET[5:0]** value.

The step time is programmable and is set by register **BSTSTEPTIME[2:0]** as shown in **Table 16**. The time step values can be derived from the internal 2 MHz reference clock.

| BSTSTEPTIME[2:0] | Time per 0.177 V step (usec) |
|------------------|------------------------------|
| 000              | 4 (default)                  |
| 001              | 8                            |
| 010              | 16                           |
| 011              | 32                           |
| 100              | 1                            |
| 101              | 2                            |
| 110              | 64                           |
| 111              | 128                          |

#### Table 16Programmable Step Time Settings

When **BSTVBATB** = 1 *AND* the computed **BSTTARGET[5:0]** has decreased from the previous target for more than a programmable delay, set in **BSTDELAY[3:0]**, then the Boost Voltage VBST is reduced to the new target, one step at a time. The time per step is programmable per the settings given in **Table 16**. The programmable delay is shown in **Table 17**.

| BSTDELAY[3:0] | Boost Step Down Delay<br>(msec) |  |  |  |  |
|---------------|---------------------------------|--|--|--|--|
| 0             | 0                               |  |  |  |  |
| 1             | 1                               |  |  |  |  |

**Programmable Boost Delay** 

Feb 1, 2023

Table 17



| 2 | 2   |
|---|-----|
| 3 | 4   |
| 4 | 8   |
| 5 | 16  |
| 6 | 32  |
| 7 | 64  |
| 8 | 128 |

Note: For NAU83G10 with best operation condition for output power, power efficiency, and THD+N performance, Register Reg17[13:8] BSTLIMIT less than 11.2Volt and Reg6B[15:11] less than 4A.

#### 5.12.2 Boost Clock Divider

The NAU83G10 includes a divider that provides a fixed clock of about 2 MHz, depending on the sample rate setting and the MCLK\_SRC/FS ratio. The boost converter clock is derived from the MCLK\_SRC. As well as programming the REG\_SRATE REG 0X40 register, the user can program REG\_MINMAX to identify the approximate sample rate within the selected range. Based on this, the divider is determined as shown in Table 18 and Table 19.

#### Table 18 Boost Clock Divider Settings (Ranges 1-3)

| REG_SRATE            |             |     |             |                                |             |                    |     |          |             |                    |     |     |
|----------------------|-------------|-----|-------------|--------------------------------|-------------|--------------------|-----|----------|-------------|--------------------|-----|-----|
|                      | Range 1 000 |     |             |                                | Range 2 001 |                    |     |          | Range 3 010 |                    |     |     |
| MCLK_SRC/FS<br>Ratio | FS (kHz)    |     | CLK2<br>Div | CLK2 (MHz)<br>Divider FS (kHz) |             | CLK2 (MHz) Divider |     | FS (kHz) |             | CLK2 (MHz) Divider |     |     |
|                      | Min         | Max | Min         | Max                            | Min         | Max                | Min | Max      | Min         | Max                | Min | Max |
| 256                  | 8           | 12  | 1           | 1.5                            | 16          | 24                 | 2   | 3        | 32          | 48                 | 4   | 6   |
| 400                  | 8           | 12  | 1.5         | 2.5                            | 16          | 24                 | 3   | 5        | 32          | 48                 | 6   | 10  |
| 500                  | 8           | 12  | 2           | 3                              | 16          | 24                 | 4   | 6        | 32          | 48                 | 8   | 12  |

#### Table 19 Boost Clock Divider Settings (Ranges 4-5)

| REG_SRATE            |             |       |                    |     |  |  |  |  |
|----------------------|-------------|-------|--------------------|-----|--|--|--|--|
|                      | Range 4 011 |       |                    |     |  |  |  |  |
| MCLK_SRC/FS<br>Ratio | FS          | (kHz) | CLK2 (MHz) Divider |     |  |  |  |  |
|                      | Min         | Max   | Min                | Max |  |  |  |  |
| 256                  | 64          | 96    | 8                  | 12  |  |  |  |  |
| 400                  | 64          | 96    | 12                 | 20  |  |  |  |  |
| 500                  | 64          | 96    | 16                 | 24  |  |  |  |  |

#### 5.12.3 Current Limiter

The NAU83G10 has a dual programmable boost input current-limiting function. The boost supply input current limit can be programmed in <u>ANALOG\_CONTROL 8[15:11]</u> and <u>ANALOG\_CONTROL 9[4:0]</u> to select from a range of 1.0A to 7.2A in 200mA steps. <u>ANALOG\_CONTROL 9[4:0]</u> limits the current drain on the battery when the battery supply voltage drops to a certain threshold defined in register <u>ANALOG\_CONTROL 8[7:4]</u>. This can prevent the battery supply from dropping too low during high output power operation. Register <u>ANALOG\_CONTROL 8[15:11]</u> sets the limit of the peak boost supply current when the boost supply is operating above the VBAT threshold set in <u>ANALOG\_CONTROL 8[7:4]</u>. The current limit function can be disabled in register <u>ANALOG\_CONTROL 8[1]</u>. The peak current limit for VBAT high
can be turned off by register <u>ANALOG\_CONTROL\_8[0]</u>. This is used to defeat the current limiting function for higher currents, but this is not advised.

# 5.13 High Pass Filters

There is a High-Pass Filter for each ADC Channel and each DAC Channel. The High-Pass Filters may be enabled by setting **HPF\_EN REGOX12[15}**, **[13]**, and **[5]**. The High-Pass Filter has two operation modes that apply to both channels simultaneously. In the Audio Mode, the filter is a simple first-order DC blocking filter, with a cut-off frequency of 3.7 Hz. In the Application-Specific Mode, the filter is a second-order audio frequency filter, with a programmable cut-off frequency. The programmable filter mode may be enabled by setting **HPF\_APP REGOX12[14]**, **[9]**, and **[4]**.

Table 20 identifies the cut-off frequencies with different sample rates.

| HPFCUT | Sample Rate in KHz (FS) |     |                                     |     |       |                |     |                    |
|--------|-------------------------|-----|-------------------------------------|-----|-------|----------------|-----|--------------------|
|        | REG_SRATE=<br>3'b000    |     | REG_SRATE= REG_SRATE= 3'b000 3'b001 |     | REG3' | SRATE=<br>b010 | RE  | G_SRATE=<br>3'b011 |
|        | 8                       | 12  | 16                                  | 24  | 32    | 48             | 64  | 96                 |
| 000    | 87                      | 130 | 87                                  | 130 | 87    | 130            | 87  | 130                |
| 001    | 103                     | 155 | 103                                 | 155 | 103   | 155            | 103 | 155                |
| 010    | 132                     | 198 | 132                                 | 198 | 132   | 198            | 132 | 198                |
| 011    | 165                     | 248 | 165                                 | 248 | 165   | 248            | 165 | 248                |
| 100    | 207                     | 311 | 207                                 | 311 | 207   | 311            | 207 | 311                |
| 101    | 265                     | 398 | 265                                 | 398 | 265   | 398            | 265 | 398                |
| 110    | 335                     | 503 | 335                                 | 503 | 335   | 503            | 335 | 503                |
| 111    | 409                     | 614 | 409                                 | 614 | 409   | 614            | 409 | 614                |

#### Table 20 High-Pass Filter Cut-Off Frequencies



The NAU83G10 employs several limit thresholds on the battery voltage (VBAT) and the boost voltage (VBST). These limit thresholds can be used to program gain changes in order to protect the system from shutting down or to prevent excessive current draw. On VBAT an ALC threshold between 3.14V and 4.6V can be programmed in order to adjust the digital gain when the battery voltage drops due to discharge. The ALC can reduce the output level in order to reduce the power consumed from the battery supply. See the NAU83G10 ALC section below for more details. When the battery voltage drops further down an Under Voltage Lockout Prevention (UVLOP) threshold can be set between 4.3V and 2.8V in order to limit the boost converter input current (see boost control). This will prevent large currents from being drawn at low battery voltage as the boost converter tries to supply the load and allow for the battery voltage to recover such that it does not approach the Under Voltage Lockout Threshold (UVLO). In addition, a second gain limiter can be activated to reduce the gain even further at a faster attack rate. The operation of this limiter will be described in this specification.

When the battery drops even further down despite the gain and current limiters, the class-D driver will shut down at the Under Voltage Lockout Threshold (UVLO) threshold of about 2.4V. If the VBAT drops even further below 1.6V then the device control and registers will reset.

On the VBST output, the NAU83G10 employs only two limits. The NAU83G10 Boost voltage has an Over Voltage LockOut (OVLO) voltage of about 14V. If VBST reaches above this voltage, the class-D driver will shut down and the outputs will remain at ground until the VBST reaches below the OVLO threshold.

When the boost voltage reaches below VBAT, the NAU83G10 will disable the boost converter and VBST will track VBAT. This event does not trigger a signal level change. The lower limit of 2.9V is the minimum supply operating voltage and this does also not trigger an output level change.

This section describes the various level control options based on the thresholds outlined above.

The digital Automatic Level Control (ALC) supports the input digital audio path of the NAU83G10 by providing an optimized signal level at the output of the Class-D Amplifier. This is achieved by automatically decreasing the amplitude of the input signal according to the user's set amplitude, clipping, or low battery voltage, and restoring amplitude when conditions are lifted. **Figure 11** illustrates the basic relationship of the ALC to other major functions of the NAU83G10.



Figure 11 Automatic Level Control

# 5.14.1 ALC Operation

The ALC is enabled by <u>ALC CTRL3.ALC EN REG0x2E[15]</u> and operates according to the Limiter Mode register <u>ALC\_CTRL3.LIM\_MDE\_REG0x2E[14:12]</u>. It uses feedback to detect the signal output level from output of the soft mute gain compensation through a Peak Detector. Using the output of the **dPGA** provides a direct feedback for control while using the output of the soft mute gain compensation allows for the ALC to adjust based on the activation of the soft mute, deactivating when the soft-mute function drops the signal below the user's set amplitude or reactivating when disabling the soft mute when signal rises above the set amplitude and/or clipping. More information can be read about the soft mute in Section <u>5.8</u>.

The Peak Detector can be configured by either using a full-wave rectification peak, ensuring equal ALC operation on both positive and negative signals, or absolute value calculated peak, which updates at every peak and degrades until a new peak is detected. This is set in <u>ALC\_CTRL1.ALCPKSEL\_REG0x2C[11]</u>. Additionally, the ALC can update either from the zero crossing point of the signal or immediately upon triggering. This is determined by the register <u>ALC\_CTRL1.ALC\_ZC\_REG0x2C[14]</u> and when enabled also overrides the register <u>ALC\_CTRL4.LPGAZC\_REG0x2F[14]</u> to ensure zero crossing point reference consistency. ALC updating on the zero crossing point ensures that if the ALC responds faster than the signal degrades, the ALC will wait until the signal reaches close to zero before changing the gain on the **dPGA**, or input signal gain. This may be helpful depending on the application and can reduce popping on speakers. If immediate action is needed for input signal attenuation then <u>ALC\_ZC</u> can be disabled. The ALC has three operational states: ALC *Attack*, ALC *Release*, and ALC *Hold*. In the ALC *Attack* state, the ALC decreases the **dPGA** gain at a single dB decrement at a time, gradually based on the <u>ALCATK</u> register; in the ALC *Release* state, the ALC increases the **dPGA** gain at a single dB increment at a time gradually based on the <u>ALCDCY</u> register; in the ALC *Hold* state, the ALC holds constant the **dPGA** gain for a specified time determined by the <u>ALCHLD</u> register. While the attack state is immediate upon meeting conditions, the ALC

will enter the hold state before releasing the signal. This is to account for any noise or fluctuations that may occur on the input signal.

The registers below are used in every ALC operational mode that are defined in ALC\_CTRL3.LIM\_MDE\_REG0x2E[14:12].

- ALC\_CTRL3.ALC\_EN\_REG0x2E[15] ALC Enable Register, enables the ALC for operation.
- ALC\_CTRL1.ALCPKSEL\_REG0x2C[11] Selects between full-wave rectification peak (0) or absolute value calculated peak (1).
- ALC\_CTRL1.ALC\_ZC\_REG0x2C[14] Selects whether the ALC should update immediately at peak detection or at the zero crossing point of the signal. This is recommended as it prevents sudden changes that may occur.
- ALC CTRL1.ALCMAXGAIN REG0x2C[7:5] The maximum gain level allowed to be set by the ALC on the dPGA when enabled. This is applied automatically when ALC is enabled and acts as the upper limit the input signal is allowed until ALC is disabled.
- ALC CTRL1.ALCMINGAIN REG0x2C[3:1] The minimum gain level allowed to be set by the ALC on the dPGA when enabled. This acts as the lowest limit the input signal is allowed until the ALC is disabled.
- ALC CTRL2.ALCDCY REG0x2D[15:12] The rate at which the ALC will release, or increase the gain of, the signal determined by step time doubling its increment from 500µs to 1024ms at 0.1875dB per step. Typically, the decay time is much slower than the attack time. When the DAC output level is below the ALC Target value by at least 1.5 dB, the gain increases at a rate determined by this parameter. In Limiter Mode, the time constants are faster than in ALC mode.
- ALC\_CTRL2.ALCATK\_REG0x2D[11:8] The rate at which the ALC will attack, or attenuate, the signal determined by step time doubling its increment from 2µs to 4196µs at 0.1875dB per step. Typically, the attack time is much faster than the decay time. In the NAU83G10, when the absolute value of the DAC output exceeds the ALC Target Value <u>ALCLVL</u>, the gain will be reduced at a step-size and rate determined by this parameter. When the peak DAC output is at least 1.5 dB lower than the <u>ALCLVL</u>, the stepped gain reduction will halt.
- ALC CTRL2.ALCHLD REG0x2D[7:4] The length of time at which the ALC will hold the signal for, ranging from 0ms to 512ms. Hold time refers to the duration of time when no action is taken. This is typically used to avoid undesirable sounds that can happen when an ALC responds too quickly to a changing input signal. In the NAU83G10, the hold time value is the duration of time that the ADC output peak value must be less than the target value, <u>ALCLVL</u>, before there is an actual gain increase.
- ALC\_CTRL2.ALCLVL\_REG0x2D[3:1] A requirement for the input signal level to hold at after clearing the conditions specified in each of the ALC operational mode for the amount of time set in the ALCHLD register before entering the ALC Release state, or increase the gain of the dPGA at the rate specified by the ALCDCY register. This value is expressed as a fraction of Full Scale (FS) output from the DAC. Depending on the logic conditions, the output value used in the comparison may be either the instantaneous value of the DAC or a time weighted average of the DAC peak output level.

The following are different operational modes allowed by the **<u>LIM\_MDE</u>** control register:

- Clip Limiting Mode
- Low-Battery Clip Limiting Mode
- Normal Limiting Mode
- Low-Battery Limiting Mode
- Low-Battery Limiting Mode with Preprogrammed VBAT Ratio

<u>NOTE</u>: The gain range for the **dPGA** is restricted between <u>ALCMAXGAIN</u> and <u>ALCMINGAIN</u>. Upon enabling of the ALC, the **dPGA** is automatically set to the <u>ALCMAXGAIN</u> and when an ALC event triggers, the gain is adjusted according to the conditions as long as the target attenuation level is below the <u>ALCMAXGAIN</u> and above the <u>ALCMINGAIN</u> restrictions.

### 5.14.1.1 Clip Limiting Mode

Registers used in Clip Limiting Mode:

- ALC\_CTRL3.LIM\_MDE\_REG0X2E[14:12] = 000 ALC limiter mode set to 000 for operation based on clipping
- ALC\_CTRL4.ALCCLIPSTEP\_REG0x2F[12:10] Maximum attenuation adjustment level as a comparison from the level clipping is detected. This value can range between the ranges of 0 to -1.75dB and will act as a soft wall, limiting the max gain change in each Attack State session or clipping event. This adjustment is limited by the <u>ALCMINGAIN</u> register, restricted to -32dB in this mode, where the maximum attenuation change cannot surpass this value.
- CLIP\_CTRL\_REG0x69[4] Activation register for clip detection circuit is set to enable for detecting clipping. This is required to detect clipping in this mode.

#### Description:

In **Clip Limiting Mode**, <u>ALC\_CTRL3.LIM\_MDE\_REG0X2E[14:12]=000</u>, the DAC output is programmed to limit clipping by lowering the **dPGA** gain when clipping is detected. Immediately upon enable, the ALC will set the **dPGA** gain according to the <u>ALCMAXGAIN</u> value without delay or decay. A clip detection signal is provided by the NuvoClip detection circuit so long as the <u>CLIP\_CTRL</u> register is enabled. As soon as a clipping event is detected, the ALC goes into the *Attack* State, lowering the **dPGA** gain at the pre-programmed rate in the <u>ALCATK</u> register. This continues until the clipping event has been reached. If another consecutive clipping event occurs the ALC gain continues ramping down until another *maximum attenuation* (<u>CLIP\_GAINADJUST</u>) per clipping event has been reached. If another consecutive gain applied by this method will remain constant until the output signal no longer clips <u>AND</u> the input signal level becomes 1.5dBFS *below* the ALC Target Level specified in the <u>ALCLVL</u> register for the entirety of the ALC *Hold* state specified in the ALC Hold Register <u>ALCHLD</u>, before the ALC enters the *Release* State to increase the gain at the rate specified in the <u>ALCDCY</u> register until the signal is at full scale or it clips again. If clipping again, the ALC will repeat this process to ensure no clipping.

Example Problem Set: Ensure that no clipping occurs. Limit the attenuation and release rate by a manageable amount to prevent any audible change.

Register Settings for problem set:

- <u>ALC\_CTRL1.REG0x2C</u> = 0x<u>60E0</u>
  - o [14] ALC ZC set to update the ALC instantaneously prevent clipping as soon as possible
  - o [11] ALCPK\_SEL set to update Peak Detection on rectified value.
  - [7:5] <u>ALCMAXGAIN</u> set to 0dB. The absolute maximum gain that the dPGA is allowed. Upon enable, the ALC will immediately set the dPGA to this level and will restrict the *Release* state from going beyond this level.
  - [3:1] <u>ALCMINGAIN</u> set to -6dB. The absolute minimum gain that the dPGA is allowed. Upon enable, the ALC will restrict the *Attack* state from going beyond this level.
  - The rest is left at default.

#### ALC\_CTRL2.REG0x2D = 0x5353

- [15:12] <u>ALCDCY</u> set to 16ms/step at 0.1875dB *increase* per step. Main occurrence in the ALC *Release* state. After each step the signal peak level is compared to the <u>ALCLVL</u> register. If the signal peak is *lower*, then the ALC takes another step. If the signal peak is *higher*, then the ALC enters the ALC *Attack* state. This setting is the recommended rate but can be adjusted to be faster or slower depending on user design.
- [11:8] <u>ALCATK</u> set to 16us/step at 0.1875dB *decrease* per step. Main occurrence in the ALC *Attack* state. After each step the signal peak level is compared to the <u>ALCLVL</u> register. If the signal peak is higher, then the ALC takes another step. If the signal peak is lower, then the ALC enters the ALC *Hold* state. This setting is the recommended rate but can be adjusted to be faster or slower depending on user design.
- [7:4] <u>ALCHLD</u> set to 32ms pause that occurs after the ALC Attack state where the ALC attenuates the signal based on the rate set in the <u>ALCATK</u> register. After occurring, the ALC will enter the ALC *Release* state. This setting is the recommended delay but can be adjusted to be faster or slower depending on user design.

- [3:1] <u>ALCLVL</u> set to -6dBFS. This is the comparison level which triggers the state of the ALC to go into Release or Hold and can affect stability of the signal.
- The rest is left at default.
- ALC\_CTRL3.REG0x2E = 0x8010
  - [15] <u>ALC\_EN</u> is set to 1. This is the ALC Enable bit and should be the last register to write to ensure proper setup.
  - [14:12] <u>LIM MDE</u> is set to 000. This is set to Clip Limiting mode and follows the operation explained in the description portion of this section.
- The rest is left at default. • ALC CTRL4.REG0x2F = 0x0C20
  - o [12:10] ALCCLIPSTEP set to -.75dB as a soft-wall to change at a single clipping event.
- CLIP\_CTRL\_REG0x69 = 0x0010
  - [4] Enable the Nuvo Clip Detection Circuit.

The register settings above should be implemented as either part of or after the desired ON-sequence. To ensure proper sequence control, use I<sup>2</sup>C to write to each of the addresses in the following sequence from first to last: *0x2C*, *0x2D*, *0x2E*. The register *0x2E* is written to last as it holds the enable bit and will ensure proper activation of the ALC.

# 5.14.1.2 Low Battery Clip Limiting Mode

Registers used in Low Battery Clip Limiting Mode:

- ALC\_CTRL3.LIM\_MDE\_REG0x2E[14:12] = 001 ALC limiter mode set to 001 for operation based on low battery and clipping mode
- ALC\_CTRL3.VBAT\_THRESHOLD\_REG0x2E[9:5] VBAT threshold value as an additional condition for ALC activation. This can be paired with other conditions or can require additional settings depending on the ALC operational mode.
- ALC\_CTRL4.ALCCLIPSTEP\_REG0x2F[12:10] Maximum attenuation adjustment level as a comparison from the level clipping is detected. This value can range between the ranges of 0 to -1.75dB and will act as a soft wall, limiting the max gain change in each Attack State session or clipping event. This adjustment is limited by the <u>ALCMINGAIN</u> register, restricted to -32dB in this mode, where the maximum attenuation change cannot surpass this value.
- CLIP\_CTRL\_REG0x69[4] Activation register for clip detection circuit is set to enable for detecting clipping. This is required to detect clipping in this mode.

#### Description:

In Low Battery Clip Limiting Mode, ALC CTRL3.LIM MDE REG0x2E[14:12]=001, the DAC output is programmed to limit clipping by lowering the dPGA gain when clipping is detected with the condition of activating during low battery voltage operation. Immediately upon enable, the ALC will set the dPGA gain according to the ALCMAXGAIN value without delay or decay. A clip detection signal is provided by the NuvoClip detection circuit so long as the CLIP\_CTRL register is enabled. Immediately when a clipping event is detected AND the VBAT voltage is below the voltage specified in the VBAT\_THRESHOLD register, ALC will go into ALC Attack state, lowering the dPGA gain at the pre-programmed rate specified in the ALCATK register until the clipping detection no longer detects a clipping signal or if the maximum attenuation (CLIP GAINADJUST) per clipping event has been reached. If another consecutive clipping event occurs the ALC gain continues ramping down until another maximum attenuation (CLIP GAINADJUST) per clipping event has been reached or until the ALCMINGAIN has been reached. If either of the conditions are lifted, i.e. battery voltage is above VBAT\_THRESHOLD or the clipping is no longer detected, then the ALC will wait until the input signal level becomes 1.5dBFS below the ALC Target Level, set in the ALCLVL register, for the period of the ALC Hold state, based on time specified in the ALCHLD register. The ALC will then enter the *Release* state, increasing the gain at the rate specified in the **ALCDCY** register until reaching the maximum gain allowed, ALCMAXGAIN, or another clipping event is detected.

Example Problem Set: Ensure that no clipping occurs when VBAT lowers below 3.83V, this is most likely to happen when using a battery. Limit the attenuation and release rate by a manageable amount to prevent any audible change.

#### Register Settings for problem set:

- ALC\_CTRL1.REG0x2C = 0x20E2
  - [14] <u>ALC ZC</u> set to update the ALC instantaneously prevent clipping as soon as possible
  - o [11] ALCPK\_SEL set to update Peak Detection on rectified value.
  - [7:5] <u>ALCMAXGAIN</u> set to 0dB. The absolute maximum gain that the dPGA is allowed. Upon enable, the ALC will immediately set the dPGA to this level and will restrict the *Release* state from going beyond this level.
  - [3:1] <u>ALCMINGAIN</u> set to -6dB. The absolute minimum gain that the dPGA is allowed. Upon enable, the ALC will restrict the *Attack* state from going beyond this level.
  - The rest is left at default.
- ALC\_CTRL2.REG0x2D = 0x5353
  - [15:12] <u>ALCDCY</u> set to 16ms/step at 0.1875dB *increase* per step. Main occurrence in the ALC *Release* state. After each step the signal peak level is compared to the <u>ALCLVL</u> register. If the signal peak is *lower*, then the ALC takes another step. If the signal peak is *higher*, then the ALC enters the ALC *Attack* state. This setting is the recommended rate but can be adjusted to be faster or slower depending on user design.
  - [11:8] <u>ALCATK</u> set to 16us/step at 0.1875dB *decrease* per step. Main occurrence in the ALC *Attack* state. After each step the signal peak level is compared to the <u>ALCLVL</u> register. If the signal peak is higher, then the ALC takes another step. If the signal peak is lower, then the ALC enters the ALC *Hold* state. This setting is the recommended rate but can be adjusted to be faster or slower depending on user design.
  - [7:4] <u>ALCHLD</u> set to 32ms pause that occurs after the ALC Attack state where the ALC attenuates the signal based on the rate set in the <u>ALCATK</u> register. After occurring, the ALC will enter the ALC *Release* state. This setting is the recommended delay but can be adjusted to be faster or slower depending on user design.
  - [3:1] <u>ALCLVL</u> set to -6dBFS. This is the comparison level which triggers the state of the ALC to go into Release or Hold and can affect stability of the signal.
  - The rest is left at default.
- ALC\_CTRL3.REG0x2E = 0x9210
  - [15] <u>ALC\_EN</u> is set to 1. This is the ALC Enable bit and should be the last register to write to ensure proper setup.
  - [14:12] <u>LIM\_MDE</u> is set to 001. This is set to Low Battery Clip Limiting mode and follows the operation explained in the description portion of this section.
  - o [9:5] **VBAT THRESHOLD** is set to 4 to ensure ALC activation at this voltage.
  - The rest is left at default.
- ALC\_CTRL4.REG0x2F = 0x0C20
  - [12:10] <u>ALCCLIPSTEP</u> set to step as a soft-wall to change at a single clipping event.
- CLIP\_CTRL\_REG0x69 = 0x0010
  - [4] Enable the Nuvo Clip Detection Circuit.

The register settings above should be implemented as either part of or after the desired ON-sequence. To ensure proper sequence control, use  $l^2C$  to write to each of the addresses in the following sequence from first to last: *0x2C*, *0x2D*, *0x2E*. The register *0x2E* is written to last as it holds the enable bit and will ensure proper activation of the ALC.

### 5.14.1.3 Normal Limiting Mode

Registers used in Normal Limiting Mode:

ALC CTRL3.LIM MDE REG0x2E[14:12]=010 – ALC limiter mode set to 010 for operation based on user's set amplitude.

#### Description:

In **Normal Limiting Mode**, <u>ALC\_CTRL3.LIM\_MDE Reg0x2E[14:12] =010</u>, a maximum DAC output level is programmed to limit the full scale output level. Immediately upon enable, the ALC will set the **dPGA** gain according to the <u>ALCMAXGAIN</u> value without delay or decay. The signal peak is read continuously until the level reaches above the user's set amplitude in the <u>ALCLVL</u> register. Upon overstepping the set amplitude, the ALC will enter the *Attack* state, lowering the **dPGA** gain at the pre-programmed rate specified in the

<u>ALCATK</u> register until the peak detector returns a lower level than the <u>ALCLVL</u> register. When the input signal level becomes 1.5dBFS below the ALC target level (<u>ALCLVL</u> register), then the ALC enters *Hold* state, holding the **dPGA** gain for a specified time determined by the <u>ALCHLD</u> register. The ALC then goes into the *Release* state, increasing the **dPGA** gain at the pre-programmed rate specified in the <u>ALCDCY</u> register until the **dPGA** gain is at maximum or until the peak returns a level above the <u>ALCLVL</u> register, in which the ALC will be triggered and enter the *Attack* state again.

Example Problem Set: Limit maximum output to not exceed -3dBFS limit and update on the zero crossing point to prevent any spontaneous change in the signal. Limit the attenuation and release rate by a manageable amount to prevent any audible change.

Register Settings for problem set:

- ALC\_CTRL1.REG0x2C = 0x68E2
  - [14] <u>ALC\_ZC</u> set to update the ALC on the zero crossing point of the signal, so there is no instantaneous changes on the signal when ALC adjusts.
  - o [11] <u>ALCPK\_SEL</u> set to update Peak Detection on a calculated absolute value.
  - [7:5] <u>ALCMAXGAIN</u> set to 0dB. The absolute maximum gain that the dPGA is allowed. Upon enable, the ALC will immediately set the dPGA to this level and will restrict the *Release* state from going beyond this level.
  - [3:1] <u>ALCMINGAIN</u> set to -6dB. The absolute minimum gain that the dPGA is allowed. Upon enable, the ALC will restrict the *Attack* state from going beyond this level.
  - The rest is left at default.

### ALC\_CTRL2.REG0x2D = 0x5353

- [15:12] <u>ALCDCY</u> set to 16ms/step at 0.1875dB *increase* per step. Main occurrence in the ALC *Release* state. After each step the signal peak level is compared to the <u>ALCLVL</u> register. If the signal peak is *lower*, then the ALC takes another step. If the signal peak is *higher*, then the ALC enters the ALC *Attack* state. This setting is the recommended rate but can be adjusted to be faster or slower depending on user design.
- [11:8] <u>ALCATK</u> set to 16us/step at 0.1875dB *decrease* per step. Main occurrence in the ALC *Attack* state. After each step the signal peak level is compared to the <u>ALCLVL</u> register. If the signal peak is higher, then the ALC takes another step. If the signal peak is lower, then the ALC enters the ALC *Hold* state. This setting is the recommended rate but can be adjusted to be faster or slower depending on user design.
- [7:4] <u>ALCHLD</u> set to 32ms pause that occurs after the ALC Attack state where the ALC attenuates the signal based on the rate set in the <u>ALCATK</u> register. After occurring, the ALC will enter the ALC *Release* state. This setting is the recommended delay but can be adjusted to be faster or slower depending on user design.
- [3:0] <u>ALCLVL</u> set to -3dBFS. The main component for ALC Normal Limiting Mode. This is the comparison level which triggers the state of the ALC to go into Attack, Release, or Hold as mentioned above.
- The rest is left at default.

#### ALC\_CTRL3.REG0x2E = 0x<u>A010</u>

- [15] <u>ALC\_EN</u> is set to 1. This is the ALC Enable bit and should be the last register to write to ensure proper setup.
- [14:12] <u>LIM MDE</u> is set to 010. This is set to Normal Limiting mode and follows the operation explained in the description portion of this section.
- o The rest is left at default.
- ALC\_CTRL4.REG0x2F = 0x0020
  - Left at default settings

The register settings above should be implemented as either part of or after the desired ON-sequence. To ensure proper sequence control, use I<sup>2</sup>C to write to each of the addresses in the following sequence from first to last: *0x2C*, *0x2D*, *0x2E*. The register *0x2E* is written to last as it holds the enable bit and will ensure proper activation of the ALC.

# 5.14.1.4 Low Battery Limiting Mode

Registers used in Low Battery Limiting Mode:

- ALC\_CTRL3.LIM\_MDE\_REG0x2E[14:12]=011 ALC limiter mode set to 011 for operation based on low battery mode.
- ALC CTRL3.VBAT THRESHOLD REG0x2E[9:5] VBAT threshold value as the condition for ALC activation within <u>LIM\_MDE</u> = 011 and 100. The available values range from 2.5V (11111) to 5.6V (00000) at ~0.10V steps. For exact values, please refer to the Section <u>5.25</u>, the Control Register List.

#### Description:

In **Low-Battery Limiting Mode**, <u>ALC\_CTRL3.LIM\_MDE\_REG0x2E[14:12]=011</u>, a maximum DAC output level is programmed to limit the full scale output level with the additional constraint of low-battery activation. Immediately upon enable, the ALC will set the **dPGA** gain according to the <u>ALCMAXGAIN</u> value without delay or decay.

The ALC activates when the VBAT voltage declines below the set value in the <u>VBAT\_THRESHOLD</u> register. The signal peak is read continuously until the level reaches above the user's set amplitude in the <u>ALCLVL</u> register. Upon overstepping the set amplitude, the ALC will enter the *Attack* state, lowering the **dPGA** gain at the pre-programmed rate specified in the <u>ALCATK</u> register until the peak detector returns a lower level than the <u>ALCLVL</u> register.

When the input signal level becomes 1.5dBFS below the ALC target level (<u>ALCLVL</u> register), then the ALC enters *Hold* state, holding the **dPGA** gain for a specified time determined by the <u>ALCHLD</u> register. The ALC then goes into the *Release* state, increasing the **dPGA** gain at the pre-programmed rate specified in the <u>ALCDCY</u> register until the **dPGA** gain is at maximum or until the peak returns a level above the <u>ALCLVL</u> register, in which the ALC will be triggered and enter the *Attack* state again.

If VBAT were to be recharged at any given moment, the ALC will cease triggering and return to an idle state until VBAT lowers its level below the **VBAT\_THRESHOLD** register again.

<u>Example Problem Set</u>: When battery becomes discharged lower than 3.53V, limit maximum output to not exceed -3dBFS limit to lessen battery discharge. Additionally, update on the zero crossing point to prevent any spontaneous change in the signal. Limit the attenuation and release rate by a manageable amount to prevent any audible change.

Register Settings for problem set:

#### ALC\_CTRL1.REG0x2C = 0x68E2

- [14] <u>ALC\_ZC</u> set to update the ALC on the zero crossing point of the signal, so there is no instantaneous changes on the signal when ALC adjusts.
- o [11] <u>ALCPK\_SEL</u> set to update Peak Detection on a calculated absolute value.
- [7:5] <u>ALCMAXGAIN</u> set to 0dB. The absolute maximum gain that the dPGA is allowed. Upon enable, the ALC will immediately set the dPGA to this level and will restrict the *Release* state from going beyond this level.
- [3:1] <u>ALCMINGAIN</u> set to -6dB. The absolute minimum gain that the dPGA is allowed. Upon enable, the ALC will restrict the *Attack* state from going beyond this level.
- The rest is left at default.

#### ALC CTRL2.REG0x2D = 0x5353

- [15:12] <u>ALCDCY</u> set to 16ms/step at 0.1875dB *increase* per step. Main occurrence in the ALC *Release* state. After each step the signal peak level is compared to the <u>ALCLVL</u> register. If the signal peak is *lower*, then the ALC takes another step. If the signal peak is *higher*, then the ALC enters the ALC *Attack* state. This setting is the recommended rate but can be adjusted to be faster or slower depending on user design.
- [11:8] <u>ALCATK</u> set to 16us/step at 0.1875dB *decrease* per step. Main occurrence in the ALC *Attack* state. After each step the signal peak level is compared to the <u>ALCLVL</u> register. If the signal peak is higher, then the ALC takes another step. If the signal peak is lower, then the ALC enters the ALC *Hold* state. This setting is the recommended rate but can be adjusted to be faster or slower depending on user design.
- [7:4] <u>ALCHLD</u> set to 32ms pause that occurs after the ALC Attack state where the ALC attenuates the signal based on the rate set in the <u>ALCATK</u> register. After occurring, the ALC will enter the ALC *Release* state. This setting is the recommended delay but can be adjusted to be faster or slower depending on user design.

- [3:1] <u>ALCLVL</u> set to -3dBFS. The main component for ALC Normal Limiting Mode. This is the comparison level which triggers the state of the ALC to go into Attack, Release, or Hold as mentioned above.
- o The rest is left at default.

#### ALC\_CTRL3.REG0x2E = 0x<u>B260</u>

- [15] <u>ALC\_EN</u> is set to 1. This is the ALC Enable bit and should be the last register to write to ensure proper setup.
- [14:12] <u>LIM\_MDE</u> is set to 011. This is set to Low Battery Limiting mode and follows the operation explained in the description portion of this section.
- o [9:5] **VBAT\_THRESHOLD** is set to 3.7V for ALC activation at this voltage.
- The rest is left at default.

ALC\_CTRL4.REG0x2F = 0x0020

o Left at default settings

The register settings above should be implemented as either part of or after the desired ON-sequence. To ensure proper sequence control, use I<sup>2</sup>C to write to each of the addresses in the following sequence from first to last: *0x2C*, *0x2D*, *0x2E*. The register *0x2E* is written to last as it holds the enable bit and will ensure proper activation of the ALC.

### 5.14.1.5 Low Battery Limiting Mode with Pre-programmed VBAT Ratio

Registers used in Low Battery Limiting Mode with Pre-programmed VBAT Ratio:

- ALC\_CTRL3.LIM\_MDE\_Reg0x2E[14:12]=100 ALC limiter mode set to 100 for operation based on a split operation, #1 or #2, between above or below VBAT threshold, respectively. Operation 1: Normal Limiting Mode as specified in 0. Operation 2: ALC Target Level follows a ratio of the sense VBAT voltage. More information of the two modes can be found in the description of this section.
- ALC\_CTRL3.VBAT\_THRESHOLD\_REG0x2E[9:5] VBAT threshold value as the condition for ALC activation within <u>LIM\_MDE</u> = 011 and 100. The available values range from 2.5V (11111) to 5.6V (00000) at ~0.10V steps. For exact values, please refer to the Section <u>5.25</u>, the Control Register List.
- ALC\_CTRL3.VBAT\_RATIO\_REG0x2E[11:10] VBAT ratio, an additional setting only used for LIM\_MDE=100. This changes the ALC output level based on the sensed VBAT voltage.

Description:

In Low-Battery Limiting Mode with Preprogrammed VBAT Ratio, <u>ALC\_CTRL3.LIM\_MDE\_REG0x2E[14:12]=100</u>, there are <u>two modes</u> within its <u>operation</u>, one above the VBAT Threshold and another below the VBAT Threshold, in which the threshold can be set in the <u>VBAT\_THRESHOLD</u> register. Above the VBAT Threshold (<u>Operation 1</u>), the ALC functions the same as Normal Limiting Mode as specified in <u>0</u>. Below the VBAT Threshold (<u>Operation 2</u>), the maximum DAC output level is programmed to attenuate the full scale output level based on the ratio, specified in the <u>VBAT\_RATIO</u> register, of the <u>VBAT\_THRESHOLD</u>, also in its own register, minus the sensed VBAT voltage. The equation describing this operation is shown below:

$$V_{out} = V_{out (VBAT > VBAT_{threshold})} - [RATIO_{VBAT} * (VBAT_{threshold} - V_{BAT})]$$

The output voltage,  $V_{peak}$ , is determined by the VBAT acquired when VBAT is greater than the threshold voltage, minus by the ratio multiplied by the difference of threshold voltage and current VBAT voltage. The ALC activates when the VBAT voltage declines below the set value in the <u>VBAT\_THRESHOLD</u> register. Before the activation, the peak voltage of the output is recorded from the peak detector and used for the variable  $V_{out(VBAT>VBATthreshold)}$  in the equation above. The  $V_{out(VBAT>VBATthreshold)}$  is determined by the <u>ALCLVL</u> register. For example, if <u>ALCLVL</u> register is set to -3dBFs, since the Vboost,max is 12V in this chip, we can take it as 0dBFs, then we can calculate the  $V_{out(VBAT>VBATthreshold)}$  as below:

 $V_{out(VBAT>VBATthreshold)} = 12 * 10^{-3/20} = 8.5V.$ 

Immediately upon activation, the ALC will enter the *Attack* state, lowering the **dPGA** gain by the preprogrammed rate specified in the <u>ALCATK</u> register until the peak detector returns a level lower or equal to the *Vout* described in the equation above where *Vout* is the representation of the output ALC level. This level can be calculated from the equation below and is rounded to the nearest whole number:

ALC Attenuation Level = 
$$20 \log \left( \frac{V_{out}}{V_{out (VBAT > VBAT_{threshold})}} \right)$$

Actually the calculated *Vout* will be the new target level instead of the <u>ALCLVL</u> register. Continue the example above, if the <u>ALCLVL</u> register is set to -3dBFs, the <u>VBAT\_THRESHOLD</u> register is set to 4.5V, the <u>VBAT\_RAT</u>IO register is set to 3:1, if the VBAT is down to 4.0V, then the *Vout* will be:

$$Vout = 8.5V - (3 * (4.5-4)) = 7V$$

So the new ALCLVL will be:

ALCLVL = 20log(7/12) = -4.7dBFs instead of -3dBFs.

Also *Vout* should be larger than 0, since the voltage cannot be minus, which means that in the operation:

$$V_{out} = V_{out (VBAT > VBAT_{threshold})} - [RATIO_{VBAT} * (VBAT_{threshold} - V_{BAT})]$$

If  $V_{out (VBAT > VBAT_{threshold})} < [RATIO_{VBAT} * (VBAT_{threshold} - V_{BAT})]$ , then the Vout should be the last value it can get from the decrementing VBAT which make it larger than 0.

Take note that the ALC attenuation occurs at incremental steps of 1dB and thus the steps can be accurately calculated if the V<sub>out</sub> is known. If the input signal extends beyond *Vout* while the VBAT voltage is lower than the VBAT Threshold, the ALC enters the ALC *Attack* state, lowering the **dPGA** gain at the pre-programmed rate set in the <u>ALCATK</u> register. This continues until the DAC output level has been reduced to below the limit threshold. This limits DAC clipping if there is a sudden increase in the input signal level. During the whole of <u>Operation 2</u>, while the VBAT is charging and the ALC has been activated, the ALC will remain at its current gain level until VBAT has increased above **VBAT\_Threshold**. An example of this is when VBAT starts at 3.6V, while **VBAT\_Threshold** is 3.4V, and drops to 2.7V, this is theoretically enough make the ALC gain at -1dB when there's constant input, i.e. music or a wave. When the VBAT is being charged, the ALC gain will remain at -1dB until the VBAT is above 3.4V.

**NOTE:** The maximum gain at full scale input is set by the ALC Target Level, **ALCLVL**.

<u>Example Problem Set</u>: When battery becomes discharged lower than 3.93V, limit maximum output to not exceed -3dBFS limit to lessen battery discharge. Additionally, update on the zero crossing point to prevent any spontaneous change in the signal. Limit the attenuation and release rate by a manageable amount to prevent any audible change.

Register Settings for problem set:

- ALC\_CTRL1.REG0x2C = 0x68E0
  - [14] <u>ALC\_ZC</u> set to update the ALC on the zero crossing point of the signal, so there is no instantaneous changes on the signal when ALC adjusts.
  - o [11] ALCPK\_SEL set to update Peak Detection on a calculated absolute value.
  - [7:5] <u>ALCMAXGAIN</u> set to 0dB. The absolute maximum gain that the dPGA is allowed. Upon enable, the ALC will immediately set the dPGA to this level and will restrict the *Release* state from going beyond this level.
  - [3:1] <u>ALCMINGAIN</u> set to -6dB. The absolute minimum gain that the **dPGA** is allowed. Upon enable, the ALC will restrict the *Attack* state from going beyond this level.
  - The rest is left at default.
- ALC CTRL2.REG0x2D = 0x5353
  - [15:12] <u>ALCDCY</u> set to 16ms/step at 0.1875dB *increase* per step. Main occurrence in the ALC *Release* state. After each step the signal peak level is compared to the <u>ALCLVL</u> register. If the signal peak is *lower*, then the ALC takes another step. If the signal peak is *higher*, then the ALC enters the ALC *Attack* state. This setting is the recommended rate but can be adjusted to be faster or slower depending on user design.
  - [11:8] <u>ALCATK</u> set to 16us/step at 0.1875dB *decrease* per step. Main occurrence in the ALC *Attack* state. After each step the signal peak level is compared to the <u>ALCLVL</u> register. If the signal peak is higher, then the ALC takes another step. If the signal peak is lower, then the ALC enters the ALC *Hold* state. This setting is the recommended rate but can be adjusted to be faster or slower depending on user design.

- [7:4] <u>ALCHLD</u> set to 32ms pause that occurs after the ALC Attack state where the ALC attenuates the signal based on the rate set in the <u>ALCATK</u> register. After occurring, the ALC will enter the ALC *Release* state. This setting is the recommended delay but can be adjusted to be faster or slower depending on user design.
- [3:1] <u>ALCLVL</u> set to -3dBFS. The main component for ALC Normal Limiting Mode. This is the comparison level which triggers the state of the ALC to go into Attack, Release, or Hold as mentioned above.
- The rest is left at default.
- ALC CTRL3.REG0x2E = 0xB660
  - [15] <u>ALC\_EN</u> is set to 1. This is the ALC Enable bit and should be the last register to write to ensure proper setup.
  - [14:12] <u>LIM\_MDE</u> is set to 011. This is set to Low Battery Limiting mode and follows the operation explained in the description portion of this section.
  - [11:10] <u>VBAT\_RATIO</u> is set to 6:1 to lower the input signal gain following this linear pattern based on VBAT. As VBAT lowers, the input signal gain will also lower by this amount in 1dB increments.
  - o [9:5] VBAT\_THRESHOLD is set to 3.7V for ALC activation at this voltage.
  - The rest is left at default.
- <u>ALC CTRL4.REG0x2F</u> = 0x<u>0020</u>
  - Left at default settings

The register settings above should be implemented as either part of or after the desired ON-sequence. To ensure proper sequence control, use  $l^2C$  to write to each of the addresses in the following sequence from first to last: *0x2C*, *0x2D*, *0x2E*. The register *0x2E* is written to last as it holds the enable bit and will ensure proper activation of the ALC.

### 5.14.1.6 Under Voltage Lock Out Prevention Limiter

The NAU83G10 incorporates another battery voltage dependent gain limiter, which can be used independently from the digital ALC described above. It does share the same VBAT threshold setting as the boost current limiter in REG0x6B[7:4]. This additional limiter can be used to prevent the system from reaching the Under Voltage Lock Out threshold of 2.4V. Hence, this limiter is referred to as the Under Voltage Lock Out Prevention limiter (UVLOP limiter). The UVLOP limiter provides an attenuation directly at the modulator inputs, allowing for minimal group delay. The gain can be attenuated from 0 to -15.5dB in 0.5dB steps, Reg0x32[4:0]. However, up to 2 dB attack steps can be chosen by Reg0x31[1:0]. The block diagram of the UVLOP Gain Limiter is shown below.

The UVLOP limiter is enabled by setting Reg0x31.UVLO CTRL0[11] (ENABLE UVLOP) to 1. Also, Reg0x6B[2]=1 to enable the comparator. When the battery voltage VBAT goes below the threshold set in REG0x6B.ANALOG CTRL 8[7:4], the UVLOP limiter will start to attenuate the output signal at the attack rate Reg0x31.UVLO CTRL0.UVLOP ATK set in and the gain step set in Reg0x31.UVLO\_CTRL0.UVLOP\_STEP. The UVLOP limiter attenuations stops at the minimum gains set in Reg0x32.UVLO\_CTRL1.UVLOP\_ATTN. Once the battery voltage recovers above the threshold, the UVLOP limiter will gain up the signal back to 0dB after a hold time Reg0x31.UVLO\_CTRL0.UVLOP\_HLD and using a release step time of Reg0x31. UVLO CTRL0.UVLOP RLS.



Figure 12 UVLOP Gain Limiter

# 5.14.1.7 Stereo ALC Gain Tracking Operation

The NAU83G10 incorporates ALC gain communication paths to be used in stereo applications, supported in both I2S and PCM modes. The stereo devices can be setup such that each other's ALC gain can be received. The actual gain applied will then be set to the minimum value of either ALC gain of the stereo devices. Note that this only applies to the ALC gain limiter gain and not the UVLOP limiter gain.

In order to establish the ALC gain communication between the two NAU83G10 devices, the gain data is mutually passed from one device to the other by connecting GPIO1 pins of the two devices together. The communication is enabled by setting <u>I2S PCM CTRL0.ALC MODE REGx0B [15]</u> to 1. By default, NAU83G10 receives 6-bit ALC gain data from GPIO1 on the first 8 BCLK cycles after the LRCLK falling edge, and transmits its in-use 6-bit ALC gain data to GPIO1 on the second 8 BCLK cycles. The gain data is outputted on the BCLK falling edge, and received on the BCLK rising edge. The BCLK falling edge needs to align with the LRCLK falling edge, and occur at least 15ns before the LRCLK falling edge in order

to receive the data correctly. To reverse the order of transmitting and receiving phases, I2S\_PCM\_CTRL0.ALC\_SEND\_ON\_LOC REG0xB [14] needs to be set to 1. The stereo ALC gain tracking mode is enabled when <u>ALC CTRL1.ALCGAIN SEL MODE REGx2C [0]</u> is set to 1. In this mode, NAU83G10 selects the minimum ALC gain value between the two devices, and both shall apply the same minimum ALC gain to their outputs.

A simple test case (Figure 11.1) is to configure both chips into the Low Battery Limiter mode with preprogrammed limit level (<u>ALC CTRL3.LIM MDE REGx2E [14:12] = 3'b011</u>), and set two different battery threshold for the chips, for example, one is 4.2V, one is 3.2V. When the battery drops below 4.2V, the ALC gain of one device shall be reduced while the other one stays unchanged. When the stereo ALC gain tracking mode is enabled, both devices shall use the lower gain. The applied ALC gain can be monitored in the register <u>ALC\_READOUT1.PGA\_GAIN REGx22 [13:8]</u>, and from ALC gain data on GPIO1. The ALC gain tracking can be reflected by observing these two monitors before and after enabling the mode.



Figure 11.1 Stereo ALC Gain Tracking

Note: In the I2S protocol, the falling edge of the BCLK and the falling edge of the FS should be align. If BCLK has more delay than FS, then can make the ALC Gain Sharing function not work correctly. As shown below, the maximum allowed delay for BCLK falling edge is 1.2ns slower than FS.

# 5.14.2 Example ALC Values ALC Hold Time

Input signals with different characteristics (such as voice vs. music) may require different settings of the ALC Hold Time parameter for optimum performance. A shorter Hold Time may be useful in voice applications where a faster reaction time helps adjust the volume setting for speakers with different volumes. **Figure 13** shows ALC Input and Output waveforms when no Hold Time is set.







Increasing the ALC Hold Time prevents the ALC from reacting too quickly to brief periods of silence such as those that may occur in music recordings. **Figure 14** shows ALC Input and Output waveforms when a Hold Time has been set. The Hold Time parameter is set in the **ALC\_CTRL2 ALCHLD REG0x2D[7:4]**. In the example, a Hold Time of 16 msec has been set.



Figure 14 ALC Operation with Hold Time

# 5.15 Automatic Attenuation

The Automatic Attenuation Circuit reduces the output level and noise at very low output levels. It greatly enhances the Signal-to Noise Ratio (SNR). **Figure 15** shows the Auto Attenuation block diagram. The digital audio signal comes in from the I2S Interface, passes through the high-pass filter, and then to the Digital-to-Analog Converter (DAC), which drives the Class-D modulator which drives the speaker. The DAC input signal feeds into the Auto Attenuate Control circuit that measures signal level and generates the attenuation control signals which set the attenuation level inside the Class-D modulator.





Figure 15 Auto Attenuation Block Diagram

The relation between the input level, the control signal, and the output level is shown in **Table 21**. ENAUTOATT enables the auto attenuator when set to 1 and disables the auto attenuator when set to 0.

| In much Laural | Output Level  |               |  |  |
|----------------|---------------|---------------|--|--|
| Input Level    | ENAUTOATT = 1 | ENAUTOATT = 0 |  |  |
| -123 dBFs      | -110.957      | -106.255      |  |  |
| -120 dBFs      | -107.285      | -103.255      |  |  |
| -117 dBFs      | -103.613      | -100.255      |  |  |
| -114 dBFs      | -99.9415      | -97.2547      |  |  |
| -111 dBFs      | -96.2698      | -94.2547      |  |  |
| -108 dBFs      | -92.5981      | -91.2547      |  |  |
| -105 dBFs      | -88.9264      | -88.2547      |  |  |
| -102 dBFs      | -85.2547      | -85.2547      |  |  |
| -99 dBFs       | -82.2547      | -82.2547      |  |  |
| -96 dBFs       | -79.2547      | -79.2547      |  |  |
| -93 dBFs       | -76.2547      | -76.2547      |  |  |
| -90 dBFs       | -73.2547      | -73.2547      |  |  |
| -87 dBFs       | -70.2547      | -70.2547      |  |  |
| -84 dBFs       | -67.2547      | -67.2547      |  |  |
| -81 dBFs       | -64.2547      | -64.2547      |  |  |

| Table 21 | Auto Attenuate Settin | gs |
|----------|-----------------------|----|
|----------|-----------------------|----|

When the input signal goes down below -105 dBFs (the dBrms level becomes more negative), the auto attenuate control circuit will increment the Control Signal by 1 for every 512 audio samples. Thus, it will take

 $7 \times 512 = 3584$  audio samples to reach full attenuation if the input signal goes below -123 dBFs. It will take 512 audio samples to reach the next attenuation level if the input signal goes from -106 dBFs to -109 dBFs.

When the input signal level goes up (the dBrms level becomes less negative), the auto attenuate control circuit will decrement the Control Signal by 1 instantly for every input level that it crosses. It would take 0 audio samples to disable the attenuation if the input signal jumps from -124 dBFs to -102 dBFs.

# **5.16 Device Protection**

The NAU83G10 includes the following types of device protection:

- Over Current Protection (OCP)
- Supply Over Voltage Protection (OVP)
- Under Voltage Lock Out (UVLO)
- Over Temperature Protection (OTP)
- Clock Termination Protection (CTP)

**Over Current Protection** is provided in the NAU83G10. If a short circuit is detected on any of the pull-up or pull-down devices on the output drivers for at least 16.7 µsec, the output drivers will be disabled for 100 msec. The output drivers will then be enabled again and checked for the short circuit. If the short circuit is still present, the output drivers are disabled after 16.7 µsec. This cycle will continue until the short circuit is removed. The short circuit threshold is 4.0 A at 3.6 V.

**Supply Over Voltage Protection (OVP)** is provided in the NAU83G10. If the VBST supply voltage reaches 14.1 V, the output drivers will be set to pull down to ground while the NAU83G10 control circuitry continues to operate. If the supply drops below 12 V, the output drivers are re-enabled.

**Under Voltage Lock Out (UVLO)** provides Supply Under Voltage Protection in the NAU83G10. If the VBAT supply voltage drops below 2.4 V, the output drivers will be disabled while the NAU83G10 control circuitry continues to operate. This will prevent the battery supply from going too low before the host processor can safely shut down the devices on the system. If the supply goes back up, the drivers will be enabled again at 2.55 V. If the supply drops further (below 1.6 V), the internal power-on reset is activated and puts the entire device into the power-down state.

**Over Temperature Protection (OTP)** is provided in the event of thermal overload. When the internal junction temperature of the device reaches 135°C, the NAU83G10 will disable the output drivers. When the device cools down and a safe operating temperature of 120°C has been achieved for at least 100 usec, the output drivers will be enabled again.

**Clock Termination Protection (CTP)** is provided in the NAU83G10. If the clock stops running, the NAU83G10 automatically shuts down the Class-D driver and Boost converter if Clock Detection is enabled (see clock detection section).

# 5.17 Power-up and Power-Down Control

When the supply voltage ramps up, the internal power on reset circuit is triggered. At this time, all internal circuits will be set to the power-down state. The device can be enabled by initializing the registers and starting the clocks. Upon starting the clocks, the device will go through an internal power-up sequence in order to minimize 'pops' on the speaker output. The complete power-up sequence requires about 4 msec. The device will power down in about 30 µsec, when the clocks are stopped.

NOTE: It is important to keep the input signal at zero amplitude or enable the mute condition in order to minimize the 'pops' when the clocks are stopped.

# **5.18 Bypass Capacitors**

Bypass capacitors are required to remove the AC ripple on the VDD pins. The value of these capacitors depends on the length of the VDD trace. In most cases, 10  $\mu$ F and 0.1  $\mu$ F are sufficient to achieve good performance.

# 5.19 Printed Circuit Board Layout Considerations

Good Printed Circuit Board (PCB) layout and grounding techniques are essential to achieve good audio performance. It is better to use low-resistance traces as these devices are driving low impedance loads. The resistance of the traces has a significant effect on the output power delivered to the load. In order to dissipate more heat, use wide traces for the power and ground lines.

# 5.19.1 Recommended PCB Footprint

The recommended footprint for the PCB layout for the NAU83G10 is provided in **Figure 16**, as viewed from the top of the pcb.



SPKN

VBST

SPKP

VBST

DCSW

### 5.19.2 PCB Layout Notes

Given the efficiency of the Boost Converter and the Class-D Amplifier, this requires up to 6 Amperes of peak current through the boost converter inductor. The Boost Converter and the Class-D Amplifier are both high power switching circuits that can cause Electro Magnetic Interference (EMI) when they are poorly connected.

# nuvoTon

Therefore, care must be taken to design the PCB eliminate Electro Magnetic Interference (EMI), reduce IR drops, and maximize heat dissipation.

The following notes are provided to assist product design and enhance product performance:

- Use a VSS plane, preferably on both sides, to shield clocks and reduce EMI
- Maximize the copper to the VSS balls and have solid connections to the plane
- Planes on VDDA, VDDB & VBAT are optional
- The VBAT connection needs to be a solid piece of copper
- Use thick copper options on the supply layers if cost permits
- Use 2Mil copper or plated copper on the top layer
- The total capacitance on DCSW needs to be as small as possible. Therefore, remove ground and power planes around this node and place the shielded inductor close to DCSW
- Place the VBAT decoupling capacitor close to the other side of the inductor
- Use a big VIA outside the NAU83G10 to connect the VBST balls in parallel with the inner trace
- Keep the speaker connections short and thick. Do not use VIAs
- Use a small speaker connector like a wire terminal block (Phoenix Contact)
- Keep the VREF capacitor close to the ball and shielded from the inductor
- For better heat dissipation, use ball VIAs to conduct heat to the other side of the PCB
- Do not use VIA's to connect L1, C1, C2, C3, SPK+ & SPK- to U1. Use a direct top layer copper connection to the balls. Thick copper is preferred.
- Use large or multiple parallel VIAs to decoupling capacitors when connecting to a ground plane
- The digital IO lines can be shielded between power planes
- The ground return of D0 should run separately back to the NAU83G10
- For the traces that run between the balls, follow the guidelines listed in **Figure 16** and see the example illustrated in **Figure 17**.



Figure 17 Layout Traces Example

# 5.20 Filters

The NAU83G10 is designed for use without any filter on the output line. However, the NAU83G10 may be used with or without various types of filters, depending on the needs of the application.

# 5.20.1 Class D without Filters

The NAU83G10 is designed for use without any filter on the output line. That means the outputs can be directly connected to the speaker in the simplest configuration. This type of filter-less design is suitable for portable applications where the speaker is very close to the amplifier. In other words, this is preferable in applications where the length of the traces between the speaker and amplifier is short. **Figure 18** illustrates this simple configuration.



Figure 18 NAU83G10 Speaker Connections without Filter

# 5.20.2 Class D with Filters

In some applications, shorter trace lengths are not possible because of speaker size limitations and other layout reasons. In these applications, long traces will cause EMI issues. Several types of filter circuits are available to reduce the EMI effects. These are Ferrite Bead Filters, LC filters, Low-Pass LCR Filters, and High-Pass Filters.

**Ferrite Bead Filters** are used to reduce high-frequency emissions. The characteristic of a Ferrite Bead Filter is such that it offers higher impedance at high frequencies. For better EMI performance, select a Ferrite Bead Filter which offers the highest impedance at high frequencies, so that it will attenuate the signals at higher frequencies. The typical circuit diagram using a Ferrite Bead Filter for each output to the speaker is shown **Figure 19**.

NOTE: Usually, the ferrite beads have low impedance in the audio range, so they will act as pass-through filters in the audio frequency range.



Figure 19 NAU83G10 Speaker Connections with Ferrite Bead Filters



**LC Filters** are used to suppress low-frequency emissions. The diagram in **Figure 20** shows the NAU83G10 outputs connected to the speaker with an LC Filter circuit.  $R_{\perp}$  is the resistance of the speaker coil.



Figure 20 NAU83G10 Speaker Connections with LC Filters

Low-Pass LCR Filters may also be useful in some applications where long traces or wires to the speakers are used. Figure 21 shows the speaker connections using standard Low-Pass LCR Filters.



Figure 21 NAU83G10 Speaker Connections with Low-Pass Filters

The following equations apply for critically damped ( $\zeta = 0.707$ ) standard Low-Pass LCR Filters:

$$2\pi fc = \frac{1}{\sqrt{(LC)}}$$
 fc is the cut-off frequency  
 $\zeta = 0.707 = \frac{1}{2R} * \sqrt{\frac{L}{C}}$ 

NOTE: The L and C values for differential configuration can be calculated by duplicating the single-ended configuration values and substituting RL = 2R.

# **5.21 Control Interfaces**

The NAU83G10 includes a serial control bus that provides access to all of the device control registers and may be configured as a 2-wire interface that conforms to industry standard implementations of the I2C serial bus.

# 5.21.1 2-Wire-Serial Control Mode (I<sup>2</sup>C Style Interface)

The 2-wire bus is a bidirectional serial bus protocol. This protocol defines any device that sends data onto the bus as a transmitter (or master), and the receiving device as the receiver (or slave). The NAU83G10 can function only as a slave device when in the 2-wire interface configuration.

# 5.21.2 2-Wire Protocol Convention

To initiate communication, all 2-Wire interface operations must begin with a START condition, which is a HIGH-to-LOW transition of SDIO while SCLK is HIGH.

Following a START condition, the master must output a device address byte consisting of a 7-bit device address, and a Read/Write control bit in the LSB of the address byte. To read from the slave device, the R/W bit must be set to 1. To initiate a write to the slave device, the R/W bit must be 0. If the device address matches the address of a slave device, the slave will output an acknowledgement bit.

An acknowledge (ACK), is a software convention used to indicate a successful data transfer. To allow for the ACK response, the transmitting device releases the SDIO bus after transmitting eight bits and during the ninth clock cycle, the receiver (slave) pulls the SDIO line LOW to acknowledge the reception of the eight bits of data.

To terminate a read/write session, all 2-Wire interface operations must end with a STOP condition, which is a LOW to HIGH transition of SDIO while SCLK is HIGH. A STOP condition at the end of a read or write operation places the device in a standby mode.

Application Notes:

The NAU83G10 is programmed with 0x10, 0x11, 0x40, and 0x41 as the Device Address.



Figure 22 Valid START Condition Figure 23 Valid Acknowledge

Figure 24 Valid STOP Condition

# 5.21.3 2-Wire Write Operation

A Write operation consists of a three-byte instruction followed by one or more data bytes as seen in Figure 24. These instructions consist of the Address byte and two Control Address bytes that precede the START condition and are followed by the STOP condition. Figure 25 shows the data bus and the corresponding clock cycles with device address is 0x10 case as an example.

| 0   | 0   | 1   | 0   | 0   | 0   | 0  | R/W | Device<br>Address Byte |
|-----|-----|-----|-----|-----|-----|----|-----|------------------------|
| A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8  | Control                |
|     |     |     |     |     |     |    |     | Address Byte           |
| A7  | A6  | A5  | A4  | A3  | A2  | A1 | A0  |                        |
|     |     |     |     |     |     | 1  | 1   |                        |
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8  |                        |
|     |     |     |     |     |     |    |     | Data Byte              |
| D7  | D6  | D5  | D4  | D3  | D2  | D1 | D0  |                        |
|     |     |     |     |     |     |    |     |                        |





Figure 26 2-Wire Write Sequence

# 5.21.4 2-Wire Read Operation

A Read operation consists of the three-byte Write instruction followed by a Read instruction of one or more data bytes. The bus master initiates the operation issuing the following sequence: a START condition, Device Address byte with the R/W bit set to "0", and a Control Register Address byte. This indicates to the NAU83G10 which of its control registers is going to be accessed.

After this, the NAU83G10 will respond with an ACK as it accepts the Control Register Address that the master is transmitting to it. After the Control Register Address has been sent, the master will send a second START condition and Device address but with R/W = 1.

After the NAU83G10 recognizes its Device Address the second time, it will transmit an ACK followed by a two byte value containing the 16 bits of data in the NAU83G10 control registers requested by the master. During this phase, the master generates an ACK with each byte of data transferred.

After the two bytes have been transmitted, the master will send a STOP condition ending the read phase. If no STOP condition is received, the NAU83G10 will automatically increment the target Control Register Address and then start sending the two bytes of data for the next register in the sequence. This will continue as long as the master continues to send ACK signals. Once the target register reaches 0xFFFF, it will send the associated data then roll over to 0x0000 and continue as before.

Figure 25 shows the data bus and the corresponding clock cycles with device address is 0x10 case as an example.





Figure 27 2-Wire Read Sequence





|    | Symbol     | Description |                | min | typ | max | unit    |
|----|------------|-------------|----------------|-----|-----|-----|---------|
| Fe | eb 1, 2023 |             | Page 61 of 121 |     |     |     | Rev 2.8 |

| Тѕтан              | SDIO falling edge to SCLK falling edge hold timing in START / Repeat START condition | 600 | - | -   | ns |
|--------------------|--------------------------------------------------------------------------------------|-----|---|-----|----|
| Tstas              | SCLK rising edge to SDIO falling edge setup timing<br>in Repeat START condition      |     | - | -   | ns |
| T <sub>STOS</sub>  | SCLK rising edge to SDIO rising edge setup timing in STOP condition                  |     | - | -   | ns |
| Тѕскн              | SCLK High Pulse Width                                                                | 600 | - | -   | ns |
| T <sub>SCKL</sub>  | SCLK Low Pulse Width                                                                 |     | - | -   | ns |
| T <sub>RISE</sub>  | Rise Time for all 2-wire Mode Signals                                                | -   | - | 300 | ns |
| T <sub>FALL</sub>  | Fall Time for all 2-wire Mode Signals                                                | -   | - | 300 | ns |
| T <sub>SDIOS</sub> | SDIO to SCLK Rising Edge DATA Setup Time                                             | 100 | - | -   | ns |
| Тѕлюн              | SCLK falling Edge to SDIO DATA Hold Time                                             | 0   | - | 600 | ns |

# 5.21.6 Software Reset

The NAU83G10 and all of its control registers can be reset to default initial conditions by writing any value to REG0X00 twice using any of the control interface modes. Writing to any other valid register address terminates the reset condition, but all registers will now be set to their power-on default values.

# 5.22 Digital Audio Control Interface

The NAU83G10 includes an I2C Control Interface as well as an I2S/PCM Audio Interface. The following sections describe the Control and Audio Interfaces and registers.

# 5.22.1 Digital Control Interface

The NAU83G10 uses an I2C Interface with pin programmable (GPIO1, GPIO2) addresses. The I2C address = 0x10, 0x11, 0x40, 0x41.

 $\begin{array}{l} {\rm GPIO2=0, \ GPIO1=0, \ selects \ I2C_DEVID=7'h10} \\ {\rm GPIO2=0, \ GPIO1=1, \ selects \ I2C_DEVID=7'h11} \\ {\rm GPIO2=1, \ GPIO1=0, \ selects \ I2C_DEVID=7'h40} \\ {\rm GPIO2=1, \ GPIO1=1, \ selects \ I2C_DEVID=7'h41} \end{array}$ 

# 5.22.2 Digital Audio Interface

The NAU83G10 can be configured as either the Master or the Slave, by setting register <u>I2S\_PCM\_CTRL2</u> <u>MS0 REG0XE[3]</u> to 1 for Master Mode or setting it to 0 for Slave Mode. Slave Mode is the default if this bit is not written. In Master Mode, NAU83G10 outputs both Frame Sync (FS) and the audio data Bit Clock (BCLK) and has full control of the data transfer. In Slave Mode, an external controller supplies BCLK and FS. Data is latched on the rising edge of BCLK; and ADCOUT clocks out ADC data, while DACIN clocks in data for the DACs.

When not transmitting data, ADCOUT pulls LOW in the default state. Depending on the application, the output can be configured to pull up or pull down. When the Time Slot function is enabled, there are additional output state modes, including controlled tri-state capability (see **Section 9.2.9**).

The NAU83G10 has one DAC channel and two ADC channels. The ADC left and right channel data could be swapped in the I2S Interface by setting register I2S\_PCM\_CTRL1 ADCPHS0 REG0XD[5] to 1.

WHEN ADC\_RATE I2S\_MODE REG0X28[15], the I2S Interface ADC path will transmit normal audio data . If both of them are set to 0, the ADC path will transmit I/V Sense data and SAR ADC data, which could be in either signed or unsigned format by setting <u>TDM\_CTRL\_UNSIGN\_IV REG0XC[9]</u> to be 0 or 1, respectively. The I2S Interface DAC path will transmit normal audio data at any situation.

The NAU83G10 supports four port data lengths: 16, 20, 24, and 32 bits by setting <u>I2S\_PCM\_CTRL1</u> <u>WLEN0 REG0XD[3:2]</u> The chip also supports 8-bit word length for Compounding Mode operation by setting <u>I2S\_PCM\_CTRL1 CMB8\_0 REG0XD[10]</u> to 1.

The NAU83G10 supports ten audio formats: I2S, Right Justified, Left Justified, TDM I2S, TDM Right Justified, TDM Left Justified, PCM A, PCM B, PCM Offset, and PCM Time Slot.

When operated in the TDM I2S, TDM Right Justified, or TDM Left Justified mode and in all PCM modes, the NAU83G10 supports 8-channel data transmission on both ADC and DAC paths simultaneously. <u>TDM\_CTRL TDM REG0XC[15]</u> should be set = 1 if using TDM I2S, TDM Right Justified, or TDM Left Justified modes.

| PCM Mode        | <u>I2S_PCM_</u> CTRL1<br>AIFMT0 <b>REG0XD[1:0]</b> | <u>I2S_PCM_</u> CTRL1<br>LRP0 <b>REG0XD[6]</b> | <u>I2S_PCM_CTRL2</u><br><u>PCM_TS_EN0</u><br><u><b>REG0XE[10]</b></u> | TDM_CTRL<br>PCM_OFFSET_<br>MODE_CTRL <b>REG0XC[14]</b> |
|-----------------|----------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------|
| Right Justified | 00                                                 | 0                                              | 0                                                                     | 0                                                      |
| Left Justified  | 01                                                 | 0                                              | 0                                                                     | 0                                                      |
| 12S             | 10                                                 | 0                                              | 0                                                                     | 0                                                      |
| PCM A           | 11                                                 | 0                                              | 0                                                                     | 0                                                      |
| PCM B           | 11                                                 | 1                                              | 0                                                                     | 0                                                      |
| PCM Offset      | 11                                                 | Don't care                                     | 0                                                                     | 1                                                      |
| PCM Time Slot   | 11                                                 | Don't care                                     | 1                                                                     | 0                                                      |

 Table 23
 Digital Audio Interface Mode Settings

#### Left-Justified Audio Data

In Left-Justified Mode, the MSB is clocked on the first BCLK rising edge after the FS transitions. When FS is HIGH, Channel 0 data are transmitted; when FS is LOW, Channel 1 data are transmitted. This can be seen in **Figure 29**.



#### **I2S Audio Data**

In I2S Mode, the MSB is clocked on the second BCLK rising edge after the FS transitions. When FS is LOW, Left Channel data are transmitted; when FS is HIGH, Right Channel data are transmitted. This can be seen in **Figure 30.** Note: In standard I2S mode the V-sense channel has one sample delay with respect to the I-sense channel.



Figure 30 I2S Audio Data

#### **TDM Left-Justified Audio Data**

In TDM Left-Justified Mode, the MSB is clocked on the first BCLK rising edge after the FS transitions. When FS is LOW, Channel 1 data are transmitted, then Channel 3, 5, and 7 data are transmitted; when FS is HIGH, Channel 0 data are transmitted, then Channel 2, 4, and 6 data are transmitted. This is shown in **Figure 31**.



Figure 31 TDM Left-Justified Audio Data

#### TDM I2S Audio Data

In I2S Mode, the MSB is clocked on the second BCLK rising edge after the FS transitions. When FS is LOW, Channel 0 data are transmitted, then Channel 2, 4, and 6 data are transmitted; when FS is HIGH, Channel 1 data are transmitted, then Channel 3, 5, and 7 data are transmitted. This is shown in **Figure 32**.



Figure 32 TDM I2S Audio Data

#### PCM A Audio Data

In PCM A Mode, Channel 0 data are transmitted first, followed sequentially by Channel 1, 2, and 3, 4, 5, 6, and 7 data immediately after. The Channel 0 MSB is clocked on the second BCLK rising edge after the FS pulse rising edge, and the subsequent channel's MSB is clocked on the next BCLK after the previous channel's LSB. This is shown in **Figure 33.** Note that this supports only 8 channels as shown here.



Figure 33 PCM A Audio Data

#### PCM B Audio Data

In PCM B Mode, Channel 0 data are transmitted first, followed immediately by Channel 1, 2, and 3, 4, 5, 6, and 7 data immediately after. The Channel 0 MSB is clocked on the first BCLK rising edge after the FS pulse rising edge, and the Channel 1 MSB is clocked on the next SCLK after the Channel 0 LSB. This is shown in **Figure 34**.



Figure 34 PCM B Audio Data

### PCM Time Slot Audio Data

PCM Time Slot Mode is used to delay the time at which the DAC and/or ADC data are clocked. This can be useful when multiple NAU83G10 chips or other devices share the same audio bus. This will allow the audio from the chips to be delayed around each other without interference.

Normally, the DAC and ADC data are clocked immediately after the Frame Sync (FS); however, in PCM Time Slot Mode, the audio data can be delayed by setting <u>LEFT\_TIME\_SLOT TSLOT L0 REG0XF[9:0]</u> and <u>RIGHT\_TIME\_SLOT TSLOT R0 REG0X10[9:0]</u> for the left and right channels, respectively. <u>I2S\_PCM\_CTRL2 PCM\_TS\_EN0 REG0XE[10]</u> needs to be set to 1. These delays can be seen before the MSB in **Figure 35**.



Figure 35 PCM Time Slot Audio Data

#### **APPLICATION NOTES:**

- When using the NAU83G10 with other driver chips, the ADCOUT pin can be set to pull up or pull down by enabling <u>I2S\_PCM\_CTRL2\_ADCDAT0\_PE\_REG0XE[6]</u> and selecting up or down with <u>I2S\_PCM\_CTRL2ADCDAT0\_PS\_REG0XE[5]</u>. This allows for wired-OR type bus sharing. If both are set to 0, ADCOUT is high impedance, except when transmitting channel audio data. Tri-stating on the negative edge allows the transmission of data by multiple sources in adjacent time slots with reduced risk of bus- driver contention.
- If <u>I2S\_PCM\_CTRL2 ADCDATO\_OE REG0XE[4]</u> is set to 0, ADCOUT is a output buffer. After ADCOUT sent the last bit, ADCOUT bus line will stay at the last bit value after ADCOUT finished the data. If the last bit is high, then it will slowly drain down to ground, because the output buffer is still on. If 0xE[4] is set to 1, after the last bit, ADCOUT becomes high Z, ADCOUT bus line become 0.

#### PCM Time Offset Audio Data

PCM Time Offset Mode is used to delay the time at which the DAC and/or ADC data are clocked. This increases the flexibility of the NAU83G10 for use in a wide range of system designs. One key application of this feature is to enable multiple NAU83G10 chips or other devices to share the audio data bus, thus enabling more than four channels of audio. This feature may also be used to swap channel data, or to cause multiple channels to use the same data. <u>TDM\_CTRL PCM\_OFFSET\_MODE\_CTRL REGOXC[14]</u> must be set to 1 for this application.

Normally, the DAC and ADC data are clocked immediately after the Frame Sync (FS). In this mode, audio data are delayed by a delay count specified in the device control registers. The Channel 0 MSB is clocked on the BCLK rising edge defined by the delay count set in <u>LEFT\_TIME\_SLOT\_TSLOT\_L0 REG0XF[9:0]</u>. The subsequent channel's MSB is clocked on the next BCLK after the LSB of the previous channel. This can be seen in **Figure 36**.



Figure 36 PCM Time Offset Audio Data

#### Stereo ALC Data

Stereo ALC uses are using GPIO to do the transmission. Two independent stereo configurations are okay. For one group, you set ALC\_SEND\_ON\_LOC to 0 for one devices and ALC\_SEND\_ON\_LOC to 1 for other devices. For the second group, you also set ALC\_SEND\_ON\_LOC to 0 for one devices and ALC\_SEND\_ON\_LOC to 1 for other devices.

We are not using the I2S channel. The device which ALC\_SEND\_ON\_LOC is 0 will receive ALC gain data from GPIO1 on the first 8 BCLK cycles after the LRCLK falling edge, and transmits its in-use ALC gain data to GPIO1 on the second 8 BCLK cycles.



Figure 37 Stereo ALC ADUIO Data

#### I/V Sense Data Stereo Mode

I/V Sense Data Stereo Mode is used to transmit I/V Sense data and SAR ADC data in two ADC channels. This mode may be operated in all ten audio formats and three port word lengths when <u>ADC\_RATE</u>

I2S\_MODE REG0X28[15] and ADC\_RATE UNSIGN\_IV REG0X28[7] are both set to 0 and TDM\_CTRL PINGPONG\_MODE REG0XC[8] is also set to 0.

The ADC path Left and Right Channel transmission data could be swapped in the I2S Interface by setting register I2S\_PCM\_CTRL1 ADCPHS0 REG0XD[5] to 1. By default, the Left Channel will transmit V Sense data and SAR ADC output type; the Right Channel will transmit I Sense data and SAR ADC output messages. The exact bit definition depends on the port word length. Refer to **Table 24** for I/V Sense port word length options. See **Figure 38**, **Figure 39**, and **Figure 40** for the 16-, 24-, and 32-bit timing diagrams.

| 16-bit           | ADCOUT[16:0]        |                     |                     |                        |
|------------------|---------------------|---------------------|---------------------|------------------------|
| Left<br>Channel  | 16-bit V Sense Data |                     |                     |                        |
| Right<br>Channel | 16-bit I Sense Data |                     |                     |                        |
| 24-bit           | ADCOUT[24:8]        | ADCOUT[7:4]         | ADCOUT[3:0]         |                        |
| Left<br>Channel  | 16-bit V Sense Data | 4-bit Preamble      | 4-bit Type          |                        |
| Right<br>Channel | 16-bit I Sense Data | 8-bit Message[7:4]  | 8-bit Message [3:0] |                        |
| 32-bit           | ADCOUT[32:16]       | ADCOUT[16:12]       | ADCOUT[11:8]        | ADCOUT[3:0]            |
| Left<br>Channel  | 16-bit V Sense Data | 4-bit Preamble      | 4-bit Type          | 8-bit Consecutive Zero |
| Right<br>Channel | 16-bit I Sense Data | 8-bit Message [7:4] | 8-bit Message [3:0] | 8-bit Consecutive Zero |

#### Table 24 I/V Sense Data Stereo Mode Settings

The Preamble is a fixed value set to be 4-bit 1010.

The 4-bit type and 8-bit data corresponding chart is shown in **Table 25.** The 8 bit message can also retrieve from Reg0x 20 <u>SAR\_ADC\_OUT\_01</u> and Reg0x21 <u>SAR\_ADC\_OUT\_23.</u>

| 4-bit Type | 8-bit Message |
|------------|---------------|
| 0000       | Tj            |
| 0001       | Та            |
| 0011       | VBAT          |

#### Table 25 4-Bit Type and 8-Bit Message Values



Figure 38 16-Bit I2S Stereo Mode Timing Diagram



Figure 39 24-Bit I2S Stereo Mode Timing Diagram



Figure 40 32-Bit I2S Stereo Mode Timing Diagram

### I/V Sense Data Ping Pong Mode

I/V Sense Data Ping Pong Mode is used to transmit I/V Sense data and SAR ADC data in a single ADC channel. This mode may be operated in all ten audio formats and three port word lengths when <u>ADC\_RATE</u> I2S\_MODE REG0X28[15] and <u>ADC\_RATE UNSIGN\_IV REG0X28[7]</u> are both set to 0 and <u>TDM\_CTRL</u> PINGPONG\_MODE REG0XC[14] is set to 1.

The ADC path Left or Right Channel will transmit I Sense data and SAR ADC output type in one FS time frame and transmit V Sense data and SAR ADC output messages in the next FS time frame, alternately. The exact bit definition depends on the port word length. Refer to **Table 26** for I/V Sense Ping Pong Mode port word length options. See **Figure 41**, **Figure 42**, and **Figure 43** for the 16-, 24-, and 32-bit timing diagrams for I/V Sense Ping Pong Mode.

| 16-bit      | ADCOUT[16:0]        |                     |                     |                         |
|-------------|---------------------|---------------------|---------------------|-------------------------|
| FS Phase I  | 16 bit V Sense Data |                     |                     |                         |
| FS Phase II | 16 bit I Sense Data |                     |                     | _                       |
| 24-bit      | ADCOUT[24:8]        | ADCOUT[7:4]         | ADCOUT[3:0]         |                         |
| FS Phase I  | 16-bit V Sense Data | 4-bit Preamble      | 4-bit Type          |                         |
| FS Phase II | 16-bit I Sense Data | 8-bit Message[7:4]  | 8-bit Message [3:0] |                         |
| 32-bit      | ADCOUT[32:16]       | ADCOUT[16:12]       | ADCOUT[11:8]        | ADCOUT[7:0]             |
| FS Phase I  | 16-bit V Sense Data | 4-bit Preamble      | 4-bit Type          | 8- bit consecutive zero |
| FS Phase II | 16-bit I Sense Data | 8-bit Message [7:4] | 8-bit Message [3:0] | 8- bit consecutive zero |

#### Table 26 I/V Sense Data PingPong Mode Settings

The Preamble is a fixed value set to be 4-bit 1010.

The 4-bit type and 8-bit data corresponding chart is shown in **Table 27.** The 8 bit message can also retrieve from Reg0x20 <u>SAR\_ADC\_OUT\_01</u> and Reg0x21 <u>SAR\_ADC\_OUT\_23</u>.



| Table 274-Bit Type a | and 8-Bit Message Values |
|----------------------|--------------------------|
| 4-bit Type           | 8-bit Message            |
| 0000                 | Tj                       |
| 0001                 | Та                       |
| 0011                 | VBAT                     |







Figure 42 24-Bit I2S PingPong Mode Timing Diagram


Figure 43 32-Bit I2S PingPong Mode Timing Diagram

#### I/V Sense Data Ping Pong Mode using in TDM Mode

For multiple channels more than stereo, I/V Sense Data Ping Pong Mode is used to transmit I/V Sense data and SAR ADC data in a single ADC channel by using TDM mode. This condition may be operated in 24 bits or 32 bits port word lengths when <u>ADC\_RATE I2S\_MODE REG0X28[15]</u> and <u>ADC\_RATE UNSIGN\_IV</u> <u>REG0X28[7]</u> are both set to 0 and <u>TDM\_CTRL\_TDM\_REG0XC[15]</u> and <u>TDM\_CTRL</u> <u>PINGPONG\_MODE REG0XC[14]</u> are set to 1.

See **Figure 44** and **Figure 45** for the 24-, and 32-bit timing diagrams for I/V Sense Ping Pong Mode in TDM operation.



Figure 44 24-Bits I2S PingPong Mode in TDM Timing Diagram



Figure 45 32-Bits I2S PingPong Mode in TDM Timing Diagram

#### 5.22.3 Digital Audio Interface Timing Diagrams



Audio Interface Slave Mode

#### Figure 46 A

Audio Interface Slave Mode

#### Audio Interface Master Mode



Figure 47 Audio Interface Master Mode

#### PCM Audio Interface Slave Mode



Figure 48 PCM Audio Interface Slave Mode

#### **PCM Audio Interface Master Mode**





#### PCM Time Slot Audio Interface Slave Mode





#### PCM Time Slot Audio Interface Master Mode



Figure 51 PCM Time Slot Audio Interface Master Mode

#### 5.22.4 Digital Audio Interface Timing Parameter

| Description                                         | Symbol            | Min | Тур | Max                   | Unit |
|-----------------------------------------------------|-------------------|-----|-----|-----------------------|------|
| BCLK Cycle Time (Slave Mode)                        | Твск              | 50  |     |                       | ns   |
| BCLK High Pulse Width (Slave Mode)                  | Твскн             | 20  |     |                       | ns   |
| BCLK Low Pulse Width (Slave Mode)                   | TBCKL             | 20  |     |                       | ns   |
| Fs to CLK Rising Edge Setup Time (Slave<br>Mode)    | T <sub>FSS</sub>  | 20  |     |                       | ns   |
| BCLK Rising Edge to Fs Hold Time (Slave<br>Mode)    | T <sub>FSH</sub>  | 20  |     |                       | ns   |
| Fs to SCK Falling to Fs Transition (Master<br>Mode) | T <sub>FSD</sub>  |     |     | 10                    | ns   |
| Rise Time for All Audio Interface Signals           | T <sub>RISE</sub> |     |     | 0.135Т <sub>ВСК</sub> | ns   |
| Fall Time for All Audio Interface Signals           | T <sub>FALL</sub> |     |     | 0.135Твск             | ns   |
| ADCIN to BCLK Rising Edge Setup Time                | T <sub>DIS</sub>  | 15  |     |                       | ns   |
| BCLK Rising Edge to DACIN Hold Time                 | T <sub>DH</sub>   | 15  |     |                       | ns   |
| Delay Time from SCLK Falling Edge to<br>ADCOUT      | T <sub>DOD</sub>  |     |     | 80                    | ns   |

For Stereo ALC



| BCLK Rising Edge to Fs Hold Time(Slave<br>Mode) | T <sub>FSH</sub> | 1/2 BCLK | <br> | ns |
|-------------------------------------------------|------------------|----------|------|----|

#### 5.23 Interrupt Request

Interrupt Request is a useful error checking feature that can indicate problems on the amplifier during use. Below is the registers used to control the nature of the request. Please refer to the corresponding register for more information.

- INTERRUPT\_CTRL\_REG0x05
- INT CLR STATUS REG0x06
- IO\_CTRL\_REG0x0A[15:11]

A brief overview of the feature is that the physical IRQ pin **[E4]** Figure 1 goes to active logic when one of the bits in INT\_CLR\_STATUS become activated. The IRQ pin can be configured in IO\_CTRL[15:11], in which we will be assuming that it is using active high logic (meaning the register will become one when triggered) set in <u>IO\_CTRL\_REG0x0A[15]</u>. Additionally, this IRQ pin **[E4]** should be connected to the external interrupt of its controller, of which the controller will activate its Interrupt Service Routine (ISR) when IRQ pin goes high. The ISR should then read INT\_CLR\_STATUS register, reset the same register by sending a single bit 1 to the activated bit in that register, and trigger a flag to fix what may have happened depending on the interrupt status shown in INT\_CLR\_STATUS. NOTE: Only one bit can be reset at a time.

What shows in the IRQ pin [E4] and the status register is controlled by the INTERRUPT\_CTRL register. The top bits (disable) [14:8] control whether the conditions would show up in both the INT\_CLR\_STATUS register and IRQ pin while the lower bits (mask) [7:0] will let it show on the INT\_CLR\_STATUS register but not on the IRQ pin. In short, the IRQ pin is latched to all of the triggering bits in the INT\_CLR\_STATUS register and will go low when all bits in the INT\_CLR\_STATUS register is reset.

An example of this is when Over Voltage Protection (OVP) occurs during activation of output. On initial register loading, we set IO\_CTRL to 0x8800 meaning IRQ logic is active high and output is enable. Additionally we want to set the INTERRUPT\_CTRL to 0x6070 which enables the current/temperature protection, clipping, low/over voltage protection, and power detection and masks the interrupt detecting clipping on the output.

Interrupt Triggers:

- INT CLR STATUS REG0x06[0] Power Interrupt Status: Triggered by providing supply power, activating <u>ENA\_CTRL\_REG0x04</u>, and based on the **PWRUPEN** signal.
- INT\_CLR\_STATUS\_REG0x06[1] Over Voltage Protection (OVP) Detection: Triggered by VBST reaching 14.1V

Activating output by triggering ENA\_CTRL, INT\_CLR\_STATUS bit 0 becomes activated and the IRQ pin latches causing a trigger on the external interrupt on the controller. The controller can then acknowledge this in its check on the status register and reset both the IRQ pin and status register by writing 0x0001 to INT\_CLR\_STATUS. However, the IRQ pin is still active, indicating there is something wrong with the NAU83G10. The controller must then invoke a check on INT\_CLR\_STATUS again in which it sees INT\_CLR\_STATUS bit 1 is still high. From this we can deduce that after a short time after resetting the status register, the OVP detection interrupt triggered meaning the VBST voltage ramped up after setting output but slow enough to occur right after resetting the status register. The controller must realize this and take appropriate steps to fix this occurrence.

**NOTE:** When activating the Class-D Driver output either manually through registers or through the **PWRUPEN** signal, OVP may trigger and will require reset.

**NOTE:** Because the on/off trigger is based on the **PWRUPEN** signal and when inducing the **PWRUPEN** signal through the clock detection circuit (Section <u>5.11</u>) using the l<sup>2</sup>S communication protocol, if any of the incoming signals are stopped, specifically DACIN, then the **PWRUPEN** signal is set to 0 and awaits the signal is present again. When present again, the **PWRUPEN** signal will trigger and the on/off interrupt will also trigger.

#### 5.24 Digital Signal Processor (DSP)

#### 5.24.1 DSP Core Control and Usage

The NAU83G10 consist of a Cadence Tensilica LX7 Core, with Fusion F1 core package that runs a specialized Klippel<sup>™</sup> Speaker Protection Algorithm capable of extending life on a speaker while maintaining premium, consistent audio quality.

The DSP core is equipped with 128KB Instruction ROM (IROM0) that houses the Klippel<sup>™</sup> Speaker Protection Algorithm, and 24KB Data RAM (DRAM0). In addition, a communication protocol is implemented through I<sup>2</sup>C to provide different the ability to load speaker configurations, called Klippel Controlled Sound (KCS) Setups. These speaker configurations are fine-tuned to the speakers that the device will be outputting and utilizes Klippel<sup>™</sup> non-linear control algorithm to maximize volume and frequency without causing any harm to the speaker.

Figure 52 DSP Connection Diagram describes the different interfaces connected to the DSP Core.



Figure 52 DSP Connection Diagram

A typical setup would be to initialize through register settings and introduce a KCS setup unique to the speaker used. This KCS setup uses an I<sup>2</sup>C communication protocol which can be found in Section 5.24.2 for register initialization and Section SUPPORTED\_COMMANDS for KCS setup.

#### 5.24.2 Base Register Initialization for DSP

There are a total of 7 registers associated to the DSP Core that utilizes the I<sup>2</sup>C protocol integrated into the NAU83G10 package for all control and status registers.

- CLK\_CTRL.ADC\_DIV2/4\_REG0x03[12:13]
  - Used in conjunction with <u>CLK\_DET\_CTRL\_REG0x40</u>. It is the divider of the sampling rate on the ADC from the input DAC sampling rate, or Frame Sync. Be sure to set only one or the other as setting both is an **invalid** configuration and may have detrimental effects to your design.
- ENA\_CTRL.CLK\_DSP\_SRC\_REG0x04[5:3]
  - Selection of the DSP core clock multiplier which utilizes the DAC MCLK. The minimum value of the core clock should be 2000 times the audio sampling rate but not above 102MHz, which is the maximum speed allowed.

#### DSP CORE CTRL2 REG0x1A

• Controls the DSP Bypass and stall the DSP Core.

#### CLK\_DET\_CTRL\_REG0x40

 Used with Register 0x03 to set the sampling rate and set min or max divider for the input DAC sampling rate.



- [9] REG\_ALT\_SRATE is a special register bit that determines between (0) 48kHz/12kHz or
   (1) 44.1kHz/11.025kHz DAC/ADC sampling rate. If the sampling rate is any other value, this setting does not matter in the configuration.
- ANALOG\_CONTROL\_7\_REG0x68
  - Used to activate the MCLK multipliers to be used for the DSP. The DSP can use the MCLK directly but it is recommended to multiply then divide within chip to reduce jitter.
- **COMMUNICATION REGISTER REG0xF000** 
  - Used as the main channel to communicate directly to the DSP. Can request status information, get or set the current speaker parameters, or get speaker diagnostic data. This is a special register which has a two byte address and will return with four bytes of data. When read without invoking a command, this register will either return all zeros, **0x00000000** in byte segments, or an idle word **0xF4F3F2F1** in byte segments. For more information, please refer to (TBD).

Finally to complete the setup, three additional tasks must be enacted. First, MCLK, BCLK, and Frame Sync, as part of the I2S Signal input, must be provided before the chip is fully initialized. Second, the DSP needs to be stalled during the initialization by setting <u>DSP\_CORE\_CTRL2 REGx1A[4]</u> = 1. Third, after loading the register settings the chip must go through a soft-reset and followed by at least 60ms delay. This is done by writing 0x0 twice to <u>SOFTWARE\_RST\_REG0x1</u>. The DSP then shall be released by setting <u>DSP\_CORE\_CTRL2 REGx1A[4]</u> = 0 to un-stall, and <u>DSP\_CORE\_CTRL2 REGx1A[5]</u> = 1 to select DSP output. This will ensure that the chip is fully initialized.

To verify a correct setup, the register **0xF000** can be read and is the main line of communication to the DSP through the I<sup>2</sup>C communication protocol. After setting the correct register settings, the NAU83G10 will return the four byte idle word, **0xF4F3F2F1**.

Depending on your chosen input DAC frequency, governed by the I<sup>2</sup>S signal Frame Sync, the basic configuration of the DSP must follow a set table of settings for DSP clock and Sense sampling rate. This is detailed in Table 29 Supported Audio/Sense Rates. Take note that the maximum rate the DSP clock can be is 102MHz.

| Audio Sampling Rate | Sense Sampling Rate | Minimum DSP_CLK |  |  |  |  |
|---------------------|---------------------|-----------------|--|--|--|--|
| 8kHz                | 8kHz                | 16MHz           |  |  |  |  |
| 16kHz               | 16kHz               | 32MHz           |  |  |  |  |
| 24kHz               | 12kHz               | 48MHz           |  |  |  |  |
| 32kHz               | 16kHz               | 64MHz           |  |  |  |  |
| 44.1kHz             | 11.025kHz           | 88.2MHz         |  |  |  |  |
| 48kHz               | 12kHz               | 96MHz           |  |  |  |  |

Table 29 Supported Audio/Sense Rates

#### **Example Initial Setup**

For a typical 48kHz Frame Sync I<sup>2</sup>S signal, the ADC Sampling rate must be 12kHz and DSP clock ran at the minimum of 96MHz.

- CLK\_CTRL\_REG0x03 = 0x08D0
  - Used in conjunction with <u>CLK\_DET\_CTRL\_REG0x40</u>. It is the divider of the sampling rate on the ADC from the input DAC sampling rate, or Frame Sync.
- **ENA CTRL REG0x04** = 0x0067
  - Selection of the DSP core clock multiplier which utilizes the DAC MCLK. The minimum value of the core clock should be 2000 times the audio sampling rate but not above 102MHz, which is the maximum speed allowed.
- **DSP\_CORE\_CTRL2\_REG0x1A** = 0x0020
  - Controls the DSP Bypass and stall the DSP Core.
- <u>CLK\_DET\_CTRL\_REG0x40</u> = 0x0801

- Used with Register 0x03 to set the sampling rate and set min or max divider for the input DAC sampling rate.
- ANALOG CONTROL 7 REG0x68 = 0x000F
  - Used to activate the MCLK multipliers to be used for the DSP. The DSP can use the MCLK directly but it is recommended to divide then multiply within chip to reduce jitter.

#### 5.24.2.1 Supported Commands

| CMD_ID | Pnemonic             | Parameters                 | Description                                                                                                                                                                           |
|--------|----------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x01   | CMD_GET_COUNTER      | None                       | Returns an increasing counter each<br>time the command is called, can be<br>used as a heartbeat to see that DSP is<br>alive.                                                          |
| 0x09   | CMD_GET_FRAME_STATUS | None                       | Returns FRAME_STATUS 32bit word<br>that contains the current KCS init,<br>audio/sense sampling rates, and HW<br>indication                                                            |
| 0x0A   | CMD_GET_REVISION     | None                       | Retruns the ROM Code revision and KCS revision.                                                                                                                                       |
| 0x04   | CMD_GET_KCS_RSLTS    | Offset,<br>Length          | Gets Data from internal algorithm<br>results structure. Returns <i>Length</i> bytes<br>from address <i>Offset</i> relative to KCS<br>start                                            |
| 0x06   | CMD_GET_KCS_SETUP    | Offset,<br>Length          | Gets Data from internal algorithm<br>configuration structure. Returns <i>Length</i><br>bytes from address <i>Offset</i> relative to<br>KCS start                                      |
| 0x07   | CMD_SET_KCS_SETUP    | Offset,<br>Length,<br>Data | Sets <i>Data</i> to internal algorithm<br>configuration structure. Write <i>Length</i><br>bytes of <i>Data</i> , starting at address<br><i>Offset</i> . Returns Execution status only |

#### Table 28 DSP Supported Commands

#### DSP ROM Code Frame Status (FRAME\_STATUS)

The following table describes the 32 bit word that the DSP returns after issuing CMD\_ID 0x09 (CMD\_GET\_FRAME\_STATUS).

| 31      | 30                                                                                                                                                                                                     | 29                                                                                                                                                                                                                      | 28                                                                                                                           | 28         27         26         25           ALC_STS         HW_IND_STS [7:4] |                                                                |                                         |                                       |  |  |  |  |  |  |  |  |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------|---------------------------------------|--|--|--|--|--|--|--|--|
| SNS_OVF | AUD_UVF                                                                                                                                                                                                | AUD_OV                                                                                                                                                                                                                  | ALC_STS                                                                                                                      |                                                                                | HW_IND                                                         | _STS [7:4]                              |                                       |  |  |  |  |  |  |  |  |
| 23      | 22                                                                                                                                                                                                     | 21                                                                                                                                                                                                                      | 20                                                                                                                           | 19                                                                             | 18                                                             | 17                                      | 16                                    |  |  |  |  |  |  |  |  |
|         | HW_IND_                                                                                                                                                                                                | _STS [3:0]                                                                                                                                                                                                              |                                                                                                                              |                                                                                | SNSR_R                                                         | ATE [7:4]                               |                                       |  |  |  |  |  |  |  |  |
| 15      | 14                                                                                                                                                                                                     | 13                                                                                                                                                                                                                      | 12                                                                                                                           | 11                                                                             | 10                                                             | 9                                       | 8                                     |  |  |  |  |  |  |  |  |
|         | SNSR_R                                                                                                                                                                                                 | ATE [3:0]                                                                                                                                                                                                               |                                                                                                                              |                                                                                | AUDIO_F                                                        | RATE [7:4]                              |                                       |  |  |  |  |  |  |  |  |
| 7       | 6                                                                                                                                                                                                      | 5                                                                                                                                                                                                                       | 4                                                                                                                            | 3                                                                              | 2                                                              | 1                                       | 0                                     |  |  |  |  |  |  |  |  |
|         | AUDIO_R                                                                                                                                                                                                | ATE [3:0]                                                                                                                                                                                                               |                                                                                                                              | Rese                                                                           | erved                                                          | FEED_TRU                                | ALGO_OK                               |  |  |  |  |  |  |  |  |
| Bits    | Description                                                                                                                                                                                            |                                                                                                                                                                                                                         |                                                                                                                              |                                                                                |                                                                | 1                                       |                                       |  |  |  |  |  |  |  |  |
| [31]    | SNS_OVF                                                                                                                                                                                                | 5<br>ר<br>ר<br>ר                                                                                                                                                                                                        | Sensor Data Overflo<br>This bit indicates that<br>mmited and not buffe<br>configuration is incorre                           | w<br>the sensor data inpured to the protection<br>act.<br>_STATUS, DSP sets    | ut buffer overflowe<br>n algorithm. This n<br>s this bit to 0. | d and some senso<br>ay happen at pow    | r samples were<br>er up, and if clock |  |  |  |  |  |  |  |  |
| [30]    | AUD_UVF                                                                                                                                                                                                | AUD_UVF       Audio Data Underflow         This bit indicates that the audio data underflowed, meaning was no new processed samples transmit on frame sync.         After reading FRAME_STATUS, DSP sets this bit to 0. |                                                                                                                              |                                                                                |                                                                |                                         |                                       |  |  |  |  |  |  |  |  |
| [29]    | AUD_OVF                                                                                                                                                                                                | ר<br>ה<br>ה<br>ע                                                                                                                                                                                                        | Audio Data Overflow<br>This bit indicates that<br>immited and not buffe<br>configuration is incorre-<br>fiter reading FRAME_ | the audio data input<br>red to the protection<br>act.<br>_STATUS, DSP sets     | : buffer overflowed<br>n algorithm. This n<br>s this bit to 0. | and some sensor<br>nay happen at pow    | samples were<br>er up, and if clock   |  |  |  |  |  |  |  |  |
| [28]    | ALC_STS                                                                                                                                                                                                | ע<br>ר<br>2                                                                                                                                                                                                             | ALC Status<br>This bit represents the<br>Ilgorithm. It is set to 1                                                           | latest ALC Change<br>whenever the DSP                                          | e indication the DS<br>detects ALC gain                        | P ROM Code used<br>is different from ze | I for the protection ero.             |  |  |  |  |  |  |  |  |
| [27:20] | HW_IND_STS                                                                                                                                                                                             | ן<br>ד<br>t                                                                                                                                                                                                             | IW Indication Status<br>This field is a reflection<br>the protection algorithm                                               | n of the latest status<br>m                                                    | the DSP read fror                                              | m RD_INT_STATU                          | IS before calling                     |  |  |  |  |  |  |  |  |
| [19:12] | SNSR_RATE                                                                                                                                                                                              | <b>ג</b><br>ר<br>ס                                                                                                                                                                                                      | Gensor Data Rate<br>This field contains the<br>livided by 1000 (e.g. f                                                       | sensor sampling ra<br>or sensor rate of 12                                     | te the DSP calcula<br>kHz, this field will                     | ited according to th<br>have 12).       | ne chip registers,                    |  |  |  |  |  |  |  |  |
| [11:4]  | AUDIO_RATE Audio Data Rate<br>This field contains the audio sampling rate the DSP calculated according to the chip registers,<br>divided by 1000 (e.g. for audio rate of 48kHz, this field will be 48) |                                                                                                                                                                                                                         |                                                                                                                              |                                                                                |                                                                |                                         |                                       |  |  |  |  |  |  |  |  |
| [3:2]   | Reserved                                                                                                                                                                                               |                                                                                                                                                                                                                         |                                                                                                                              |                                                                                |                                                                |                                         |                                       |  |  |  |  |  |  |  |  |
| [1]     | FEED_TRU                                                                                                                                                                                               | <b>F</b><br>ר<br>פ                                                                                                                                                                                                      | eed Through Mode<br>his bit indicates that<br>amples, and bypass                                                             | he DSP is in feed the audio samples (                                          | hrough mode. In th<br>i.e. audio out equa                      | is mode DSP disc<br>lls to audio in).   | ards sensors                          |  |  |  |  |  |  |  |  |
| [0]     | ALGO_OK                                                                                                                                                                                                | ר<br>ר                                                                                                                                                                                                                  | Algorithm Initilazition                                                                                                      | n OK<br>he audio protection                                                    | algorithm was init                                             | ialized successfull                     | y.                                    |  |  |  |  |  |  |  |  |

#### **5.25 Control Registers**

**Table 29** provides detailed information for the NAU83G10 Control Registers. Note that all registers marked as 'Reserved' should not be overwritten, unless it is requested to do so by Nuvoton Technology Corporation.

| REG       | Function        | REG              | Function         |
|-----------|-----------------|------------------|------------------|
| <u>0</u>  | HARDWARE RST    | 26               | DSP STATUS 1     |
| <u>1</u>  | SOFTWARE_RST    | 27               | DSP_STATUS_2     |
| <u>2</u>  | I2C_ADDR        | <u>28</u>        | ADC_RATE         |
| <u>3</u>  | CLK CTRL        | <u>29</u>        | DAC CTRL1        |
| <u>4</u>  | ENA_CTRL        | <u>2A</u>        | DAC_CTRL2        |
| <u>5</u>  | INTERRUPT _CTRL | <u>2C</u>        | ALC_CTRL1        |
| <u>6</u>  | INT_CLR_STATUS  | <u>2D</u>        | ALC_CTRL2        |
| <u>7</u>  | SAR CTRL1       | <u>2E</u>        | ALC CTRL3        |
| <u>8</u>  | GPIO124_CTRL    | <u>2F</u>        | ALC_CTRL4        |
| <u>9</u>  | GPIOOUT         | <u>30</u>        | TEMP_COMP_CTRL   |
| A         | IO_CTRL         | <u>31</u>        | UVLO_CTRL0       |
| B         | I2S PCM CTRL0   | <u>32</u>        | UVLO CTRL1       |
| <u>C</u>  | TDM_CTRL        | <u>33</u>        | LPF_CTRL         |
| D         | I2S_PCM_CTRL1   | <u>40</u>        | CLK_DET_CTRL     |
| E         | I2S_PCM_CTRL2   | <u>46</u>        | I2C_DEVICE_ID    |
| <u>F</u>  | LEFT_TIME_SLOT  | <u>49</u>        | RESERVED         |
| <u>10</u> | RIGHT_TIME_SLOT | <u>4A</u>        | ANALOG_READ      |
| <u>12</u> | HPF_CTRL        | <u>55</u>        | MISC_CTRL        |
| <u>13</u> | MUTE_CTRL       | <u>60</u>        | BIAS_ADJ         |
| <u>14</u> | ADC_VOL_CTRL    | <u>61</u>        | ANALOG_CONTROL_1 |
| <u>15</u> | RESERVED        | <u>62</u>        | ANALOG_CONTROL_2 |
| <u>16</u> | RESERVED        | <u>63</u>        | ANALOG CONTROL 3 |
| <u>17</u> | BOOST_CTRL1     | <u>64</u>        | ANALOG_CONTROL_4 |
| <u>18</u> | BOOST_CTRL2     | <u>65</u>        | ANALOG_CONTROL_5 |
| <u>19</u> | DSP_CORE_CTRL1  | <u>66</u>        | ANALOG_CONTROL_6 |
| <u>1A</u> | DSP_CORE_CTRL2  | <u>68</u>        | ANALOG_CONTROL_7 |
| <u>1B</u> | CLK_DOUBLER_O   | <u>69</u>        | CLIP_CTRL        |
| <u>1C</u> | BOOST_CTRL_O    | <u>6B</u>        | ANALOG_CONTROL_8 |
| <u>1D</u> | GENERAL STATUSO | <u>6C</u>        | ANALOG CONTROL 9 |
| <u>1E</u> | GENERAL_STATUS1 | <u>71</u>        | ANALOG_ADC_1     |
| <u>1F</u> | GENERAL_STATUS2 | <u>72</u>        | ANALOG_ADC_2     |
| <u>20</u> | SAR_ADC_OUT_01  | <u>73</u>        | RDAC             |
| <u>21</u> | SAR ADC OUT 23  | <u>76</u>        | BOOST            |
| <u>22</u> | ALC_READOUT1    | <u>77</u>        | FEPGA            |
| <u>23</u> | ALC_READOUT2    | <u>7F</u>        | PGA_GAIN         |
| <u>24</u> | ALC_READOUT3    | <u>80-</u><br>9D | BIQUAD CONTROL   |
| <u>25</u> | DSP_STATUS_0    |                  |                  |

|   |                  |                      |        |        |        |        |        |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                                                                |
|---|------------------|----------------------|--------|--------|--------|--------|--------|--------|---|---|----|---|---|---|---|---|---|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| # | Function         | Name                 | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                                                                                                                    |
| 0 | HARDWARE<br>_RST | RESET_N1             |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Write any value to this register <b>once</b> to reset all the registers.                                                                                                                                                                                                                       |
| 1 | SOFTWARE<br>_RST | RESET_N_<br>SOFT_PRE |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Write any value to this register <b>twice</b> to reset<br>all internal stated machines without resetting<br>the registers.                                                                                                                                                                     |
| 2 | I2C_ADDR         | I2C_ADDR_<br>SEL     |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | I2C address latch<br>Write operation<br>I2C_ADDR_SEL[0] = 1 to latch the I2C<br>address per the status of GPI01 and GPI02.<br>Read operation<br>I2C_ADDR_SEL[6:0] = latched or non-<br>latched I2C address.                                                                                    |
|   |                  | Default              | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                                                                                                         |
|   |                  | CLK_DAC_<br>INV      |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | DAC clock inversion in analog domain<br>1 = Enable<br>0 = Disable                                                                                                                                                                                                                              |
|   |                  | CLK_ADC_DI<br>V_SRC  |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Choose the CLK ADC source<br>1 = from the MCLK divided by 5<br>0 = from the MCLK                                                                                                                                                                                                               |
|   |                  | ADC_DIV2             |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | In the new design, support different sample<br>Rate for the ADC path and DAC path.<br>1 = SR of DAC is twice SR of ADC<br>0 = SR of DAC is equal to SR of ADC<br>For example, if the DAC path sample rate<br>(SR) is 48kHz, then set this bit to 1, the ADC<br>path sample rate will be 24kHz  |
| 3 | CLK_CTRL         | ADC_DIV4             |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | In the new design, support different sample<br>Rate for the ADC path and DAC path.<br>1 = SR of DAC four times the SR of ADC<br>0 = SR of DAC is equal to SR of ADC<br>For example, if the DAC path sample rate is<br>48kHz, then set this bit to 1, the ADC path<br>sample rate will be 12kHz |
|   |                  | CLK_ADC_<br>PL       |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Invert ADC Clock Polarity<br>1 = Invert<br>0 = No change                                                                                                                                                                                                                                       |
|   |                  | Reserved             |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                                       |
|   |                  | CLK_ADC_<br>SRC      |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Scaling for ADC clock:           00 = 1/2         01: 1/4           10 = 1/8         11: 1/16                                                                                                                                                                                                  |
|   |                  | CLK_DAC_<br>SRC      |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Scaling for DAC clock:           00 = 1         01: 1/2           10 = 1/4         11: 1/8                                                                                                                                                                                                     |
|   |                  | MCLK_SRC             |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Scaling for MCLK (N2 Clock Divider):<br>000: 1 001: 1/2<br>010: 1/4 011:1/ 8<br>100 - 111: Reserved                                                                                                                                                                                            |
|   |                  | Default              | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                                                                                                         |
| 4 | ENA_CTRL         | DSP_OSC_<br>ENA      |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                                       |

#### Table 29 Control Registers

|   |                    |                                           |   |   |   |   |   |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                                            |
|---|--------------------|-------------------------------------------|---|---|---|---|---|--------|---|---|----|---|---|---|---|---|---|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| # | Function           | Name                                      | 1 | 1 | 1 | 1 | 1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                                                                                                |
|   |                    | DSP_MCLK_<br>SEL                          |   |   |   |   |   |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                   |
|   |                    | MCLK_SEL                                  |   |   |   |   |   |        |   |   |    |   |   |   |   |   |   |   | Selection of the MCLK from the Clock<br>Multiplier<br>000 = From MCLK_PIN<br>001: 1<br>010: 2<br>011: 4 (Requires 0x68[0]=1)<br>100: 8 (Requires 0x68[1:0]=11)<br>101: 16 (Requires 0x68[3:0]=1111)<br>110-111: no clock input                                             |
|   |                    | CLK_MUL_<br>SRC                           |   |   |   |   |   |        |   |   |    |   |   |   |   |   |   |   | Selection of the Clock Multiplier Input Clock<br>Speed (N1 clock divider)<br>00: 1 ** 01: 1/2<br>10: 1/3 ** 11: no clock input<br>Note that the N1 Divider only works when<br>x04[10:8] = x1,2,4,8,16<br>** Requires accurate duty-cycle (see 'Digital<br>I/O Parameters') |
|   |                    | CLK_DSP_<br>SRC                           |   |   |   |   |   |        |   |   |    |   |   |   |   |   |   |   | Selection of the DSP core clock speed<br>multiplier from MCLK<br>000: 8 (Requires 0x68[1:0]=11)<br>001: 4 (Requires 0x68[0]=1)<br>010: 2<br>011: 1<br>100: 16 (Requires 0x68[3:0]=1111)<br>101-111: no clock input                                                         |
|   |                    | DACEN                                     |   |   |   |   |   |        |   |   |    |   |   |   |   |   |   |   | DAC Channel Enable<br>1 = ON<br>0 = OFF                                                                                                                                                                                                                                    |
|   |                    | ADCEN_I                                   |   |   |   |   |   |        |   |   |    |   |   |   |   |   |   |   | Current ADC Channel Enable<br>1 = ON<br>0 = OFF                                                                                                                                                                                                                            |
|   |                    | ADCEN_V                                   |   |   |   |   |   |        |   |   |    |   |   |   |   |   |   |   | Voltage ADC Channel Enable<br>1 = ON<br>0 = OFF                                                                                                                                                                                                                            |
|   |                    | Default                                   | 0 | 0 | 0 | 0 | 0 | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                                                                                     |
|   |                    | WD_INTP_<br>MASK                          |   |   |   |   |   |        |   |   |    |   |   |   |   |   |   |   | Watch Dog Timer Interrupt mask<br>1 = Mask the interrupt<br>0 = Unmask                                                                                                                                                                                                     |
| 5 | INTERRUPT<br>_CTRL | DSP2I2C_<br>INTP_MASK                     |   |   |   |   |   |        |   |   |    |   |   |   |   |   |   |   | DSP to I2C outbound data Interrupt mask<br>1 = Mask the interrupt<br>0 = Unmask                                                                                                                                                                                            |
|   |                    | APR_<br>EMRGENCY<br>SHTDWN1_<br>INTP_MASK |   |   |   |   |   |        |   |   |    |   |   |   |   |   |   |   | APR Emergency Shutdown Interrupt mask<br>1 = Mask the interrupt<br>0 = Unmask                                                                                                                                                                                              |

# nuvoton

|   |                    |                                         |        |        |        |        |   |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                                               |
|---|--------------------|-----------------------------------------|--------|--------|--------|--------|---|--------|---|---|----|---|---|---|---|---|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| # | Function           | Name                                    | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                                                                                                   |
|   |                    | CLIP_INTP_<br>MASK                      |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Clip Interrupt mask<br>1 = Mask the interrupt<br>0 = Unmask                                                                                                                                                                                                                   |
|   |                    | LOVDDDETB<br>_INTP_MASK                 |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Low Voltage Detection Interrupt mask<br>1 = Mask the interrupt<br>0 = Unmask                                                                                                                                                                                                  |
|   |                    | OVP_INTP_<br>MASK                       |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Over Voltage Protection Interrupt mask<br>1 = Mask the interrupt<br>0 = Unmask                                                                                                                                                                                                |
|   |                    | PWRUPEN_<br>INTP_MASK                   |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Power Up Interrupt mask<br>1 = Mask the interrupt<br>0 = Unmask                                                                                                                                                                                                               |
|   |                    | WD_INT_DIS                              |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Watch Dog Timer Interrupt Disable Control<br>1 = Disable<br>0 = Enable                                                                                                                                                                                                        |
|   |                    | DSP2I2C_INT<br>_DIS                     |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | DSP to I2C outbound data Interrupt Disable<br>Control<br>1 = Disable<br>0 = Enable                                                                                                                                                                                            |
|   |                    | APR_<br>EMRGENCY_<br>SHTDWN1<br>INT_DIS |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | APR Emergency Shutdown Interrupt Disable<br>Control<br>1 = Disable<br>0 = Enable                                                                                                                                                                                              |
|   |                    | CLIP_INT_<br>DIS                        |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Clip Interrupt Disable Control<br>1 = Disable<br>0 = Enable                                                                                                                                                                                                                   |
|   |                    | LOVDDDETB<br>_INT_DIS                   |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Low Voltage Detection Interrupt Disable<br>Control<br>1 = Disable<br>0 = Enable                                                                                                                                                                                               |
|   |                    | OVP_INT_<br>DIS                         |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Over Voltage Protection Interrupt Disable<br>Control<br>1 = Disable<br>0 = Enable                                                                                                                                                                                             |
|   |                    | PWRUPEN_<br>INT_DIS                     |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Power Up Interrupt Disable Control<br>1 = Disable<br>0 = Enable                                                                                                                                                                                                               |
|   |                    | Default                                 | 0      | 0      | 0      | 0      | 0 | 0      | 0 | 0 | 0  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0x007f                                                                                                                                                                                                                                                                        |
|   |                    |                                         |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Write Operation:<br>Write bits [6:0] 1s to clear the corresponding<br>Interrupt Status.                                                                                                                                                                                       |
| 6 | INT_CLR_<br>STATUS | INT_CLR_<br>STATUS                      |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Read Operation:<br>REG6 [6:0] reads the interrupt status<br>Bit6 = Watch Dog Timer<br>Bit5 = DSP to I2C outbound data Valid<br>Bit4 = Over current / temperature shutdown<br>Bit3 = Clip<br>Bit2 = Low Voltage Detection<br>Bit1 = Over Voltage Protection<br>Bit0 = Power Up |
|   |                    | Default                                 | х      | Х      | Х      | Х      | Х | Х      | Х | Х | Х  | х | Х | Х | х | Х | Х | Х | Read/Write                                                                                                                                                                                                                                                                    |
|   |                    | SAR_OUT_<br>INV                         |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | SAR Channel output invert enable<br>1 = Enable<br>0 = Disable                                                                                                                                                                                                                 |
|   |                    | Reserved                                |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                      |
| 7 | SAR_CTRL1          | SAR_TRACK<br>GAIN                       |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | SAR Gain Tracking.           Default setting = 001           000 = 1.0*VDDA         100 = 1.3*VDDA           001 = 1.0*VDDA         101 = 1.4*VDDA           010 = 1.1*VDDA         110 = 1.54*VDDA           011 = 1.2*VDDA         111 = 3.12*VDDA                          |

|   |                 |                  |        |        |        |        |          |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                                      |
|---|-----------------|------------------|--------|--------|--------|--------|----------|--------|---|---|----|---|---|---|---|---|---|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| # | Function        | Name             | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>  1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                                                                                          |
|   |                 | Reserved         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                             |
|   |                 | RES_SEL          |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | SAR Series Resistor,         default set = 001           00 = 35 kOhms         001 = 70 kOhms           010 = 170 kOhms         011 = 360 kOhms           1xx = Short         011 = 360 kOhms                                                                        |
|   |                 | COMP_<br>SPEED   |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Time Setting for Compare Cycle. The totalconversion has 8 compare cycles. $00 = 500$ nsec $01 = 1 \ \mu$ sec $10 = 2 \ \mu$ sec $11 = 4 \ \mu$ sec                                                                                                                   |
|   |                 | SAMPLE_<br>SPEED |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Sampling Phase Time           00 = 2 μsec         01 = 4 μsec           10 = 8 μsec         11 = 16 μsec                                                                                                                                                             |
|   |                 | SAR_ENA          |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | SAR Enable<br>1 = Enable 0 = Disable                                                                                                                                                                                                                                 |
|   |                 | Default          | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 1  | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0x00b4                                                                                                                                                                                                                                                               |
|   |                 |                  |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | reserved                                                                                                                                                                                                                                                             |
|   |                 |                  |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | reserved                                                                                                                                                                                                                                                             |
|   |                 |                  |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | reserved                                                                                                                                                                                                                                                             |
|   |                 | GPIO2OUT         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | GPIO2 Pull Select                                                                                                                                                                                                                                                    |
| 8 | GPIO12_<br>CTRL | GPIO2_PS         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | GPIO2 input Pull Select<br>0 = Pull Down 1 = Pull Up                                                                                                                                                                                                                 |
|   |                 | GPIO2_DS         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | GPIO2JD1 Drive Current Select<br>1 = High 0 = Low                                                                                                                                                                                                                    |
|   |                 | GPIO2_PE_N       |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | GPIO2 Pin Pull enable<br>1 = Enable 0 = Disable                                                                                                                                                                                                                      |
|   |                 | GPIO2_OE         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | GPIO2 programmable I/O mode selection<br>1 = Output 0 = Input                                                                                                                                                                                                        |
|   |                 | GPIO1OUT         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | GPIO1 pull selection<br>0 = Pull Down 1 = Pull Up                                                                                                                                                                                                                    |
|   |                 | GPIO1_PS         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | GPIO1CSB Pull Select<br>0 = Pull Down 1 = Pull Up                                                                                                                                                                                                                    |
|   |                 | GPIO1_DS         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | GPIO1CSB Current Drive Select<br>1 = High 0 = Low                                                                                                                                                                                                                    |
|   |                 | GPIO1_PE         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | GPIO1CSB Pin Pull enable<br>1 = Enable 0 =Disable                                                                                                                                                                                                                    |
|   |                 | GPIO1_OE         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | GPIO1CSB programmable I/O mode<br>selection<br>1 = Output 0 = Input                                                                                                                                                                                                  |
|   |                 | Default          | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 1 | 0  | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0x0102                                                                                                                                                                                                                                                               |
| 9 | GPIOOUT         | GPIOOUTSEL       |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | GPIO1/GPIO2 Output Function Select<br>(input default)<br>000 = GPIO1OUT / GPIO2OUT<br>001 = MCLK / SDB<br>010 = MCLKDET / OSC_CLK<br>011 = TALARM / MUTEB<br>100 = OVP / SHUTDWNDRVRR<br>101 = SHORTR / PWRDOWN1B_D<br>110 = PWRUPEN / PDOSCB<br>111 = SCLK_I / SD_I |

|   |                   |                     |        |        |        |        |          |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                                                                                                                            |
|---|-------------------|---------------------|--------|--------|--------|--------|----------|--------|---|---|----|---|---|---|---|---|---|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| # | Function          | Name                | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>  1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                                                                                                                                                                                |
|   |                   | Default             | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                                                                                                                                                                     |
|   |                   | IRQ_PL              |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Default IRQ Logic<br>1 = Active High<br>0 = Active Low                                                                                                                                                                                                                                                                                                     |
|   |                   | IRQ_PS              |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | IRQ Pin Pull Select<br>0 = Pull Down<br>1 = Pull Up                                                                                                                                                                                                                                                                                                        |
|   |                   | IRQ_PE              |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | IRQ Pin Pull Enable<br>0 = Enable<br>1 = Disable                                                                                                                                                                                                                                                                                                           |
|   |                   | IRQ_DS              |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | IRQ Current Drive Select<br>1 = High<br>0 = Low                                                                                                                                                                                                                                                                                                            |
| A | IO_CTRL           | IRQ_OE_N            |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | IRQ Output Enable<br>1 = Enable<br>0 = Disable<br>PCLK IO Drive Streegth                                                                                                                                                                                                                                                                                   |
|   |                   | BCLK_DS             |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | BCLK IO Drive Strength<br>1 = Stronger<br>0 = Default<br>LPC IO Drive Strength                                                                                                                                                                                                                                                                             |
|   |                   | LRC_DS              |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | 1 = Stronger<br>0 = Default                                                                                                                                                                                                                                                                                                                                |
|   |                   | ADCDAC_DS           |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | 1 = Stronger<br>0 = Default                                                                                                                                                                                                                                                                                                                                |
|   |                   | Default             | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                                                                                                                                                                     |
|   |                   | ALC_MODE            |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | ALC data communication on GPIO1 pin<br>1 = On<br>0 = Off                                                                                                                                                                                                                                                                                                   |
|   |                   | ALC_SEND_O<br>N_LOC |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | <ul> <li>1 = Device will send the ALC data in the first<br/>8 cycles of BCLK when LRC is low,<br/>and will receive the ALC data during<br/>the second 8 cycles of BCLK.</li> <li>0 = Device will receive the ALC data in the<br/>first 8 cycles of BCLK when LRC is<br/>low, and will send the ALC data<br/>during the second 8 cycles of BCLK.</li> </ul> |
|   |                   |                     |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                                                                                                   |
| в | I2S_PCM_<br>CTRL0 | DAC_SEL             |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | DAC Channel Source in TDM Mode           000 : from Slot 0         001 : from Slot 1           010 : from Slot 2         011 : from Slot 3           100 : from Slot 4         101 : from Slot 5           110 : from slot 6         111 : from Slot 7                                                                                                     |
|   |                   | AEC_CH_SEL          |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | <ul> <li>1 = Device will send AEC reference data</li> <li>through I2S left channel</li> <li>0 = Device will send AEC reference data</li> <li>through I2S right channel</li> </ul>                                                                                                                                                                          |
|   |                   | AEC_SRC_<br>SEL     |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | <ul> <li>1 = Take the data before DAC digital filter as<br/>the AEC reference data</li> <li>0 = Take the data from the DSP as the AEC<br/>reference data</li> </ul>                                                                                                                                                                                        |
|   |                   | AEC_MODE            |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | 1 = 12S will send out the AEC reference data<br>0 = 12S will send out the voltage and current<br>data                                                                                                                                                                                                                                                      |
|   |                   | Default             | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                                                                                                                                                                     |
| с | TDM_CTRL          | TDM                 |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | TDM Enable<br>1 = Enable<br>0 = Disable                                                                                                                                                                                                                                                                                                                    |

|   |                   |                              |   |   |   |   |   |   |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                        |
|---|-------------------|------------------------------|---|---|---|---|---|---|---|---|----|---|---|---|---|---|---|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| # | Function          | Name                         | 1 | 1 | 1 | 1 | 1 | 1 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                            |
|   |                   | PCM_<br>OFFSET_<br>MODE_CTRL |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | PCM Offset Control in TDM<br>1 = Enable<br>0 = Disable                                                                                                                                                 |
|   |                   | PINGPONG_<br>MODE            |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | PingPong Mode Selection. In PingPong<br>mode, the ISENSE data and VSENSE data<br>will not be transmitted out every cycle but<br>every two cycles.<br>1 = Enable<br>0 = Disable                         |
|   |                   | ADC_I_ SEL                   |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | ADC Current Channel Source in TDM Mode<br>100: from Slot 1 101: from Slot 3<br>110: from Slot 5 111: from Slot 7                                                                                       |
|   |                   | ADC_V_ SEL                   |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | ADC Voltage Channel Source in TDM Mode<br>100: from Slot 0 101: from Slot 2<br>110: from Slot 4 111: from Slot 6<br>000 – 011: disable, no data transmission<br>Note: xC[7:0]=24 for ADC output in non |
|   |                   | Default                      | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | TDM modes<br>0x0c00                                                                                                                                                                                    |
|   |                   | Reserved                     |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                               |
|   |                   | Reserved                     |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                               |
|   |                   | ADDAP0                       |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | DAC Audio Data Input Option<br>to route directly from ADC data stream<br>0 = No pass through, normal operation<br>1 = ADC output data stream routed to DAC<br>input data path                          |
|   |                   | CMB8_0                       |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | 8-bit Word Enable<br>0 = Normal operation<br>1 = 8-bit operation                                                                                                                                       |
|   |                   | Reserved                     |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                               |
| D | I2S_PCM_<br>CTRL1 | BCP0                         |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Bit clock phase inversion option for BCLK<br>0 = Normal phase<br>1 = Input logic sense inverted                                                                                                        |
|   |                   | LRP0                         |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | PCMA and PCMB left/right word order<br>control<br>0 = Right Justified/Left Justified/I2S/PCMA<br>mode<br>1 = PCMB Mode Enable: MSB is valid on 1st<br>rising edge of BCLK after rising edge of FS      |
|   |                   | DACPHS0                      |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | DAC audio data left-right ordering<br>0 = left DAC data in left phase of LRP<br>1 = left DAC data in right phase of LRP (left-<br>right reversed)                                                      |
|   |                   | ADCPHS0                      |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | ADC audio data left-right ordering<br>0 = left ADC data in left phase of LRP<br>1 = left ADC data in right phase of LRP (left-<br>right reversed)                                                      |

|   |                    |                      |        |        |        |        |          |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                          |
|---|--------------------|----------------------|--------|--------|--------|--------|----------|--------|---|---|----|---|---|---|---|---|---|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| # | Function           | Name                 | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>  1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                              |
|   |                    | WLENO                |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Port Word length (24-bits default) of audio<br>data stream<br>00 = 16-bit word length<br>01 = 20-bit word length<br>10 = 24-bit word length<br>11 = 32-bit word length                   |
|   |                    | AIFMTO               |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Port Audio interface data format<br>(default setting is I2S)<br>00 = Right justified<br>01 = Left justified<br>10 = Standard I2S format<br>11 = PCMA or PCMB audio data format<br>option |
|   |                    | Default              | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0x000a                                                                                                                                                                                   |
|   |                    | I2S_TRI              |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | I2S tri-state<br>0 = Normal mode<br>1 = Output high Z                                                                                                                                    |
|   |                    | I2S_DRV              |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | 0 = Normal mode<br>1 = Always out                                                                                                                                                        |
|   |                    | LRC_DIV              |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | LRC divide coefficient setting $00 = 1/256$ $01 = 1/128$ $10 = 1/64$ $11 = 1/32$                                                                                                         |
|   |                    | PCM_TS_<br>EN0       |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | 0 = Only PCM_A_MODE or PCM_B_MODE<br>(STEREO Only) can be used when PCM<br>Mode is selected<br>1 = Time slot function enable for PCM mode                                                |
|   |                    | TRI0                 |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Without TDM mode<br>0 = Drive the full Clock of LSB<br>1 = Tri-State the 2nd half of LSB                                                                                                 |
|   | 12S PCM            | PCM8BIT0             |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | 0 = Use <u>I2S_PCM_CTRL1.WLEN</u> to select<br>Word Length<br>1 = PCM Select 8-bit word length                                                                                           |
| E | CTRL2              | PCM_TS_              |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved to 0                                                                                                                                                                            |
|   |                    | ADCDAT0_<br>PE       |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | ADCDAT IO Pull Enable<br>1 = Enable<br>0 = Disable                                                                                                                                       |
|   |                    | ADCDAT0_<br>PS       |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | ADCDAT IO Pull Up/Down Enable<br>1 = Pull Up<br>0 = Pull Down                                                                                                                            |
|   |                    | ADCDAT0_<br>OE       |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | 0 = ADCDAT out enable as an output buffer<br>1 = ADCDAT out enable; when no data out,<br>ADCDAT pin becomes high Z                                                                       |
|   |                    | MS0                  |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Master/Slave Mode Enable<br>0 = Slave Mode<br>1 = Master Mode                                                                                                                            |
|   |                    | BCLKDIV              |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | BCLK DIVIDE Setting from MCLK frequency           000 = 1         001 = 1/2           010 = 1/4         011 = 1/8           100 = 1/16         101 = 1/32                                |
|   |                    | Default              | 1      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0x8010                                                                                                                                                                                   |
|   |                    | FS_ERR_<br>CMP_SEL   |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Triggers short frame sync signal if framesync is less than $00 = 252 \times MCLK$ $01 = 253 \times MCLK$ $10 = 254 \times MCLK$ $11 = 255 \times MCLK$                                   |
| F | LEFT_<br>TIME_SLOT | DIS_FS_<br>SHORT_DET |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Short Frame Sync detection logic Enable<br>0 = Enable<br>1 = Disable                                                                                                                     |
|   |                    | TSLOT_L0             |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Left channel PCM time slot start value<br>Or PCM TDM Offset Mode Slot start value                                                                                                        |
|   |                    | Default              | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                   |

|    |                     |                  |        |        |        |        |        |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                 |
|----|---------------------|------------------|--------|--------|--------|--------|--------|--------|---|---|----|---|---|---|---|---|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| #  | Function            | Name             | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                                                                     |
| 10 | RIGHT_<br>TIME_SLOT | TSLOT_R0         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Right channel PCM time slot start value<br>Or unused for PCM TDM Offset Mode                                                                                                                                                                    |
|    | 0_0                 | Default          | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                                                          |
|    |                     | DAC_HPF_<br>EN   |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | DAC High Pass Filter Enable<br>1 = Enable 0 = Disable                                                                                                                                                                                           |
|    |                     | DAC_HPF_<br>APP  |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | DAC High Pass Filter Application Mode                                                                                                                                                                                                           |
|    |                     | DAC_HPF_<br>FCUT |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | DAC High Pass Filter Cut Off Frequency           000 : 130Hz         001 : 155Hz           010 : 198Hz         011 : 248Hz           100 : 311Hz         101 : 398Hz           110 : 503Hz         111 : 614Hz                                  |
|    |                     | ADC_HPF_E<br>N   |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | ADC Left and Right Channel High Pass<br>Filter Enable<br>1 = Enable<br>0 = Disable                                                                                                                                                              |
| 12 | HPF_CTRL            | ADC_HPF_A<br>PP  |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | ADC Left and Right Channel High Pass<br>Filter Application Mode                                                                                                                                                                                 |
|    |                     | ADC_HPF_<br>FCUT |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | ADC Left and Right Channel High Pass           Filter Cut Off Frequency           000 : 130Hz         001 : 155Hz           010 : 198Hz         011 : 248Hz           100 : 311Hz         101 : 398Hz           110 : 503Hz         111 : 614Hz |
|    |                     | ADC_HPF_S<br>R   |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Use this register to set the Sample Rate For<br>the ADC High Pass Filter<br>000 = 8 - 12k $001 = 16 - 24k010 = 32 - 48k$ $011 = 64 - 96k100 = 128 - 192k$                                                                                       |
|    |                     | Default          | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0x0010                                                                                                                                                                                                                                          |
|    |                     | SOFT_MUTE        |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Soft Mute Enable<br>1 = Gradually lower DAC volume to zero<br>0 = Gradually increase DAC volume to<br>volume register setting                                                                                                                   |
|    |                     | AMUTE            |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Auto Mute Enable<br>Generate null output to analog circuitry when<br>1024 consecutive zeros are detected. De-<br>assert as soon as first non-zero sample is<br>detected                                                                         |
| 13 | MUTE_<br>CTRL       | SMUTE_CTRL       |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | 0: Default<br>1: When soft mute is enabled, DAC limiter<br>output is also muted to remove any dc offset<br>produced by the audio processing block                                                                                               |
|    |                     | AMUTE_CTRL       |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Auto Mute Control<br>DAC Channel must have 0 values for 1024<br>samples before AMUTE turns on                                                                                                                                                   |
|    |                     | DAC_ZC_EN        |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | DAC Zero Crossing Enable                                                                                                                                                                                                                        |
| L  |                     | Default          | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 1  | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0x00cf                                                                                                                                                                                                                                          |
| 14 | ADC_<br>VOL_CTRL    | ADC_GAIN_V       |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | ADC V Channel Volume control. Expressed<br>as a gain or attenuation in 0.125db steps,<br>max is 24.125dB<br>0x00 = 0dB<br>0x01 = 0.125dB $0xc1 = +24.125dB\vdots \checkmark \vdots \checkmark0xc0 = +24dB$ $0xfe = +24.125dB0xff = Mute$        |
|    |                     | ADC_GAIN_I       |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | ADC I Channel Volume control. Expressed<br>as a gain or attenuation in 0.125db steps,<br>max is 24.125dB<br>0x00 = 0dB<br>0x01 = 0.125dB 0xc1 = +24.125dB                                                                                       |

|    |                 |             |        |        |        |        |   |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                                                                                             |
|----|-----------------|-------------|--------|--------|--------|--------|---|--------|---|---|----|---|---|---|---|---|---|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| #  | Function        | Name        | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                                                                                                                                                 |
|    |                 |             |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | : • • • • • • • • • • • • • • • • • • •                                                                                                                                                                                                                                                                                     |
|    |                 | Default     | 0      | 0      | 0      | 0      | 0 | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                                                                                                                                      |
| 15 |                 | CICI_ADJ    |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Interpolator coefficient<br>To adjust the CICI filter gain                                                                                                                                                                                                                                                                  |
| 15 | INT_COL         | Default     | 1      | 0      | 1      | 0      | 0 | 1      | 0 | 0 | 0  | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0xa41f                                                                                                                                                                                                                                                                                                                      |
| 16 | DEC COE         | CICD_ADJ    |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Decimator coefficient<br>To adjust the CICD filter gain                                                                                                                                                                                                                                                                     |
| 10 | 820_002         | Default     | 1      | 0      | 1      | 1      | 0 | 1      | 1 | 1 | 1  | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0xb7cd                                                                                                                                                                                                                                                                                                                      |
|    | BOOST           | BSTLIMIT    |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | For NAU83G10 with best operation condition<br>for output power, power efficiency, and<br>THD+N performance, Register Reg17[13:8]<br>BSTLIMIT less than 11.2Volt and<br>Reg6B[15:11] less than 4A. Boost Control<br>Target Value Limit, 0.19V per step<br>0x00 = 0V<br>0x01 = 0.19V<br>$\vdots$ $\blacksquare$<br>0x3f = 12V |
| 17 | CTRL1           | BSTMARGIN   |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Boost Margin Value between Boost Target<br>Voltage and peak output level, 0.19V per<br>step, adjusting for optimize between<br>efficiency and THD+N performance<br>0x00 = 0V<br>0x01 = 0.19V<br>$\vdots$ $\blacksquare$<br>0x3f = 12V                                                                                       |
|    |                 | Default     | 0      | 0      | 1      | 1      | 1 | 1      | 1 | 1 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x3f00                                                                                                                                                                                                                                                                                                                      |
|    |                 | TC_EN       |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Temperature Compensation Enable<br>1 = Enable<br>0 = Disable                                                                                                                                                                                                                                                                |
|    |                 | SEL_DLY_L   |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Option to add one delay sample to the Left<br>Channel<br>1 = Add one sample delay to Left Channel<br>0 = No delay added to the Left Channel                                                                                                                                                                                 |
|    |                 | SEL_DLY_R   |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Option to add one delay sample to the Right<br>Channel<br>1 = Add one sample delay to Right Channel<br>0 = No delay added to the Right Channel                                                                                                                                                                              |
| 18 | BOOST_<br>CTRL2 | BSTHOLD     |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Boost Control Hold time just for the PeakDetector Input (msec) $0000 = 0.025$ $0001 = 0.05$ $0010 = 0.075$ $0011 = 0.25$ $0100 = 0.5$ $0101 = 1$ $0110 = 2.5$ $0111 = 5$ $1000 = 7.5$ $1001 = 10$ $1010 = 12.5$ $1011 = 15$ $1100 = 17.5$ $1101 = 20$ $1110 = 22.5$ $1111 = 25$                                             |
|    |                 | BSTSTEPTIME |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   | Boost Control Attack/Decay TimerTime per 0.16V step ( $\mu$ sec) $000 = 4$ $001 = 8$ $010 = 16$ $011 = 32$ $100 = 1$ $101 = 2$ $110 = 64$                                                                                                                                                                                   |
|    |                 | BSTDELAY    |        |        |        |        |   |        |   |   |    |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                                                                                             |

|    |                     |                   |        |        |        |        |          |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                       |
|----|---------------------|-------------------|--------|--------|--------|--------|----------|--------|---|---|----|---|---|---|---|---|---|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| #  | Function            | Name              | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>  1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                           |
|    |                     |                   |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Boost Control Hold Timer in decrement         (msec) $0000 = 0$ $0001 = 1$ $0010 = 2$ $0011 = 4$ $0100 = 8$ $0101 = 16$ $0110 = 32$ $0111 = 64$ $1000 = 128$ $1001 - 1111$ : Reserved |
|    |                     | Default           | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                |
| 19 | DSP_CORE_<br>CTRL1  | PRID              |        |        |        |        |          |        | - |   |    |   |   |   |   |   |   |   | Latched at reset into the low-order bits of the<br>Processor ID special register for Tensilica<br>DSP core                                                                            |
|    |                     |                   | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |                                                                                                                                                                                       |
|    |                     | SEL_JTAG_P<br>IN  |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | 1 = MUX the JTAG interface to five pins<br>0 = JTAG interface all connected to 0                                                                                                      |
|    |                     | SELDSP_DAC        |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | <ul> <li>1 = The output DAC data is from the</li> <li>Tensilica DSP core output</li> <li>0 = The output DAC data is from the</li> <li>Tensilica DSP core input</li> </ul>             |
| 1A | DSP_CORE            | RUNSTALL          |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | External signal from register bit to stall the<br>Tensilica DSP core, high active<br>1 = Stall the processor<br>0 = Not Stall the processor                                           |
|    | _CTRL2              | STATVECTO<br>RSEL |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Selects between one of two stationary vector<br>bases.<br>0 = Default<br>1 = Alternative                                                                                              |
|    |                     | Reserved          |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                              |
|    |                     | BREAKIN           |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | External Debug Interrupt for the Tensilica<br>DSP core                                                                                                                                |
|    |                     | Reserved          | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Reserved                                                                                                                                                                              |
|    | CLK                 |                   | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Clock Multiplior SAR Output for monitoring                                                                                                                                            |
| 1B | DOUBLER_            | Default           | x      | Х      | х      | Х      | Х        | Х      | Х | Х | х  | Х | Х | Х | Х | Х | Х | Х | Read Only                                                                                                                                                                             |
|    | BOOST               | BSTDAC            |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Boost Control Target Value                                                                                                                                                            |
| 1C | CTRL_O              | Default           | Х      | Х      | Х      | Х      | Х        | Х      | Х | Х | Х  | Х | Х | Х | Х | Х | Х | Х | Read Only                                                                                                                                                                             |
|    |                     | BDM_DIV_SEL       |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Output of the Auto Attenuate Control                                                                                                                                                  |
|    |                     | OSR100            |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Indication of the system is in the<br>OSR100(MIPS400 / MIPS500)                                                                                                                       |
| 10 | GENERAL_            | MIPS500           |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Indication of the system is in the MIPS500                                                                                                                                            |
|    | STATUS0             | GPIO2 IN          |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | GPIO Port 2 Input                                                                                                                                                                     |
|    |                     | GPIO1_IN          |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | GPIO Port 1 Input                                                                                                                                                                     |
|    |                     | Default           | Х      | Х      | Х      | Х      | Х        | Х      | Х | Х | Х  | Х | Х | Х | Х | Х | Х | Х | Read Only                                                                                                                                                                             |
| 1E | GENERAL_<br>STATUS1 | DEVID             |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Indication what I2C device IP is using<br>0000 : I2C_DEVID1<br>0001 : I2C_DEVID2<br>0010 : I2C_DEVID3<br>0011 : I2C_DEVID4                                                            |
|    |                     | Default           | х      | х      | х      | Х      | Х        | Х      | Х | Х | Х  | Х | х | Х | Х | Х | Х | х | Read Only                                                                                                                                                                             |
|    | GENEDAL             |                   |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                              |
| 1F | STATUS2             | Default           | х      | х      | х      | х      | х        | х      | х | х | х  | х | х | х | х | х | Х | Х | Read Only                                                                                                                                                                             |

|    |                    |                         |        |        |        |        |          |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                  |
|----|--------------------|-------------------------|--------|--------|--------|--------|----------|--------|---|---|----|---|---|---|---|---|---|---|--------------------------------------------------------------------------------------------------------------------------------------------------|
| #  | Function           | Name                    | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>  1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                      |
|    |                    | SAR_ADC_                |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | SAC ADC Channel 1 Output (Tj)                                                                                                                    |
| 20 | SAR_ADC_           | SAR_ADC_                |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | SAC ADC Channel 0 Output (VBAT)                                                                                                                  |
|    | 001_01             | OUT0                    | v      | v      | v      | v      | v        | v      | v | v | v  | V | V | V | V | V | v | v | (decimal reading from [7:0] x60 x12)/32767                                                                                                       |
|    |                    | Default                 | ^      | ~      | ~      | ~      | ~        | ~      | ~ | ~ | ~  | ~ | ~ | ~ | ~ | X | ~ | X | Read Only                                                                                                                                        |
|    |                    | OUT3                    |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | SAC ADC Channel 3 Output (Aux)                                                                                                                   |
| 21 | SAR_ADC_<br>OUT_23 | SAR_ADC_<br>OUT2        |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | SAC ADC Channel 2 Output (Ta)                                                                                                                    |
|    |                    | Default                 | Х      | Х      | Х      | Х      | Х        | Х      | Х | Х | Х  | Х | Х | Х | Х | Х | Х | Х | Read Only                                                                                                                                        |
|    |                    | FAST_<br>DECREMENT      |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | ALC is in fast decrement                                                                                                                         |
| 22 | ALC_READ           | PGA_GAIN                |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | ALC gain                                                                                                                                         |
|    | 0011               |                         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | reserved<br>System Clina                                                                                                                         |
|    |                    |                         | v      | ×      | V      | ×      | v        | V      | v | v | V  | V | ~ | V | × | v | v | v | System Clips                                                                                                                                     |
|    |                    | Delault                 | ^      | ^      | ^      | ^      | ^        | ^      | ^ | ^ | ^  | ^ | ^ | ^ | ^ | ^ | ^ | ^ |                                                                                                                                                  |
| 23 | ALC_READ           | PEAK_OUT                |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | ALC Peak Detector rectified peak detector<br>output                                                                                              |
|    | 0012               | Default                 | Х      | Х      | Х      | Х      | Х        | Х      | Х | Х | Х  | Х | Х | Х | Х | Х | Х | Х | Read Only                                                                                                                                        |
| 24 | ALC_READ           | P2P_OUT                 |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | ALC Peak Detector peak to peak calculation<br>output                                                                                             |
|    | OUT3               | Default                 | Х      | Х      | Х      | Х      | Х        | Х      | Х | Х | Х  | Х | Х | Х | Х | Х | Х | Х | Read Only                                                                                                                                        |
| 25 | DSP_STAT<br>US_0   | PFAULTINFO<br>VALID     |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Strobe signal that is asserted for one cycle<br>every time PFault Info signal changes its<br>value                                               |
|    |                    | PFATALERR<br>OR         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Sticky fatal error notification signal that is asserted when a fatal error condition occurs                                                      |
|    |                    | DOUBLEEXCE<br>TIONERROR |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Single cycle assertion for every time double exception faults occur                                                                              |
|    |                    | PWAITMODE               |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Indicate that the processor is in sleep mode                                                                                                     |
|    |                    | IROM0LOAD               |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Indicate that Load is occurring from instruction ROM                                                                                             |
|    |                    | Default                 | Х      | Х      | Х      | Х      | Х        | Х      | Х | Х | Х  | Х | Х | Х | Х | Х | Х | Х | Read Only                                                                                                                                        |
| 26 | DSP_STAT<br>US_1   | PFAULTINFO              |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Lowest 16 bit of the Fault information signal.<br>Which mirrors the internal Fault Information<br>Register in the Tensilica DSP core             |
|    |                    | Default                 | Х      | Х      | Х      | Х      | Х        | Х      | Х | Х | Х  | Х | Х | Х | Х | Х | Х | Х | Read Only                                                                                                                                        |
| 27 | DSP_STAT<br>US_2   | PFAULTINFO              |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Highest 16 bit of the Fault information signal.<br>Which mirrors the internal Fault Information<br>Register in the Tensilica DSP core            |
|    |                    | Default                 | Х      | Х      | Х      | Х      | Х        | Х      | Х | Х | Х  | Х | Х | Х | Х | Х | Х | Х | Read Only                                                                                                                                        |
| 28 |                    | I2S_MODE                |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | I2S Data Mode<br>1 = Normal I2S Audio Data mode, without<br>SAR ADC data<br>0 = I2S Audio Interface contains both Audio<br>data and SAR ADC data |
| 20 |                    | UNSIGN_IV               |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Cnoose the ISENSE VSENSE data signed<br>or unsigned<br>1 = Unsigned<br>0 = Signed                                                                |
|    |                    | Reserved                |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved, always set to zero.                                                                                                                    |

|    |           |                           |        |        |        |        |        |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                                                                                                         |
|----|-----------|---------------------------|--------|--------|--------|--------|--------|--------|---|---|----|---|---|---|---|---|---|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| #  | Function  | Name                      | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                                                                                                                                                             |
|    |           | Reserved                  |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Reserved, always set to zero.                                                                                                                                                                                                                                                                                                           |
|    |           | Reserved                  |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Reserved to Zero                                                                                                                                                                                                                                                                                                                        |
|    |           | ADC_RATE                  |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | ADC SINC Down selection           00 = Down 32         01 = Down 64           10 = Down 128         11 = Reserved                                                                                                                                                                                                                       |
|    |           | Default                   | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0x0002                                                                                                                                                                                                                                                                                                                                  |
|    |           | DISABLE_<br>DEM           |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | 0 = Normal<br>1 = Disable DEM control to RateConvert2<br>module                                                                                                                                                                                                                                                                         |
|    |           | DEM_DLY_N                 |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | DAC DEM delay Enable<br>0 = Enable<br>1 = Disable                                                                                                                                                                                                                                                                                       |
| 29 | DAC_CTRL1 |                           |        |        |        |        |        |        |   |   |    |   |   | _ |   |   |   |   | Reserved = 1 (default)                                                                                                                                                                                                                                                                                                                  |
|    |           | CIC_GAIN_<br>ADJ          |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | For fine tuning the DAC output                                                                                                                                                                                                                                                                                                          |
|    |           | DAC_RATE                  |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | DAC oversample rate selection<br>000 = 64 001 = 256<br>010 = 128 100 = 32                                                                                                                                                                                                                                                               |
|    |           | Default                   | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 1  | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0x0081                                                                                                                                                                                                                                                                                                                                  |
|    |           | DEM_<br>DITHER            |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Set probability of first order dynamic element<br>matching dithering. Each level increments<br>probability by 1/160000 = No dithering0001 = 1/160010 = 1/80011 = 3/160100 = 1/40101 = 5/160110 = 3/80111 = 7/161000 = 1/21001 = 9/161010 = 5/81011 = 11/161100 = 3/41101 = 13/161110 = 7/81111 = 15/16                                  |
| 2A | DAC_CTRL2 | SDMOD_<br>DITHER<br>DACPL |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Number of bits of dithering on SD modulator.           Each level increments dithering by 1 bit $0000 = No$ dithering $0001 = 1$ $0010 = 2$ $0011 = 3$ $0100 = 4$ $0101 = 5$ $0110 = 6$ $0111 = 7$ $1000 = 8$ $1001 = 9$ $1010 = 10$ $1011 = 11$ $1100 = 12$ $1101 = 13$ $1110 = 14$ $1111 = 15$ DAC Output polarity $0 = Non-Inverted$ |
|    |           | Default                   | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 = Inverted                                                                                                                                                                                                                                                                                                                            |
|    |           | ALCMODE                   |        |        | 0      | 0      | 0      |        | 0 | 0 |    |   | 5 | 5 | 5 | 0 | 0 | 0 | 1 = Limiter Mode,<br>0 = Normal Mode                                                                                                                                                                                                                                                                                                    |
|    |           | ALC_ZC                    |        |        |        |        |        |        |   |   |    | L |   |   |   |   |   |   | ALC Zero Cross Detection<br>0 = Disabled<br>1 = Enabled                                                                                                                                                                                                                                                                                 |
|    |           | Reserved                  |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Reserved to 1                                                                                                                                                                                                                                                                                                                           |
| 2C | ALC_CTRL1 | ALCPKSEL                  |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | <ul> <li>0 = Use rectified peak detector output for<br/>ALC gain updates.</li> <li>1 = Use peak to peak calculation output for<br/>ALC gain updates.</li> </ul>                                                                                                                                                                         |
|    |           | Reserved                  |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Reserved to 0                                                                                                                                                                                                                                                                                                                           |
|    |           | SCLKEN                    |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Slow timer clock enable. Starts internal timer<br>clock derived by dividing master clock<br>0 = Disable<br>1 = Enable                                                                                                                                                                                                                   |

|    |           |                      |        |        |        |        |        |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                                                                                                                                                |
|----|-----------|----------------------|--------|--------|--------|--------|--------|--------|---|---|----|---|---|---|---|---|---|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| #  | Function  | Name                 | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                                                                                                                                                                                                    |
|    |           | ALCMAXGAIN           |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Maximum ALC gain setting           000 = -7 dBFs         001 = -6 dBFs           010 = -5 dBFs         011 = -4 dBFs           100 = -3 dBFs         101 = -2 dBFs           110 = -1 dBFs         111 = 0 dBFs                                                                                                                                                                |
|    |           | ALCMINGAIN           |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Minimum ALC gain setting           000 = -3 dBFs         001 = -6dBFs           010 = -9 dBFs         011 = -12 dBFs           100 = -16 dBFs         101 - 111 : Reserved                                                                                                                                                                                                     |
|    |           | ALCGAIN_SE<br>L_MODE |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | ALC GAIN Selection mode enable. If enable<br>this bit, the device will use the minimum ALC<br>GAIN of the two devices in stereo<br>application. If not, the device will always use<br>its own ALC GAIN.<br>1 = Enable<br>0 = Disable                                                                                                                                           |
|    |           | Default              | 0      | 0      | 1      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x2000                                                                                                                                                                                                                                                                                                                                                                         |
|    |           | ALCDCY               |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | ALC Decay Timer (0.1875 dB/ adjust step)<br>0000 = 500 µs/step 0110 = 32 ms/step<br>0001 = 1 ms/step 0111 = 64 ms/step<br>0010 = 2 ms/step 1000 = 128 ms/step<br>0011 = 4 ms/step 1001 = 256 ms/step<br>0100 = 8 ms/step 1010 = 512 ms/step<br>0101 = 16 ms/step 1011 = 1024 ms/step<br>1100-1111 = Reserved                                                                   |
|    |           | ALCATK               |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | ALC Attack Timer (0.1875dB/ adjust step)<br>$0000 = 2 \mu s/step$ 0110 = 128 $\mu s/step$<br>$0001 = 4 \mu s/step$ 0111 = 256 $\mu s/step$<br>$0010 = 8 \mu s/step$ 1000 = 512 $\mu s/step$<br>$0011 = 16 \mu s/step$ 1001 = 1024 $\mu s/step$<br>$0100 = 32 \mu s/step$ 1010 = 2048 $\mu s/step$<br>$0101 = 64 \mu s/step$ 1011 = 4196 $\mu s/step$<br>1100 - 1111 = Reserved |
| 2D | ALC_CTRL2 | ALCHLD               |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Hold time before ALC automated gain<br>increase<br>0000 = 0.00ms 0101 = 32.00ms<br>0001 = 2.00ms 0110 = 64.00ms<br>0010 = 4.00ms 0111 = 128.00ms<br>0011 = 8.00ms 1000 = 256.00ms<br>0100 = 16.00ms 1001 = 512.00ms<br>1010 through 1111 = 1000.00ms                                                                                                                           |
|    |           | ALCLVL               |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | ALC target level<br>0000 = 0 dBFs 0001 = -1 dBFs<br>0010 = -2 dBFs 0011 = -3 dBFs<br>0100 = -4 dBFs 0101 = -5 dBFs<br>0110 = -6 dBFs 0111 = -7 dBFs<br>1000 = -8 dBFs 1001 = -9 dBFs<br>1010 = -10 dBFs 1011 = -11 dBFs<br>1100 = -12 dBFs 1101 = -13 dBFs<br>1110 = -14 dBFs 1111 = -15 dBFs                                                                                  |
|    |           | Default              | 1      | 0      | 0      | 0      | 0      | 1      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x8400                                                                                                                                                                                                                                                                                                                                                                         |
|    |           | ALC_EN               |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | 0 = ALC/Limiter disabled (fixed gain)<br>1 = ALC/Limiter enabled                                                                                                                                                                                                                                                                                                               |
| 2E | ALC_CTRL3 | LIM_MDE              |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | 000 = Clip Limiting Mode<br>001 = Low Battery Clip Limiting mode<br>010 = Normal Limiting Mode<br>011 = Low Battery Limiting mode<br>100 = Low Battery Limiter mode with pre-<br>programmed VBAT ratio                                                                                                                                                                         |

### NAU83G10

## nuvoTon

|    |           |                    |        |        |        |        |        |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----|-----------|--------------------|--------|--------|--------|--------|--------|--------|---|---|----|---|---|---|---|---|---|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| #  | Function  | Name               | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|    |           | VBAT_RATIO         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Set VBAT Limiter Ratio           00 = 3:1         01 = 6:1           10 = 9:1         11 = 12:1                                                                                                                                                                                                                                                                                                                                                                                                                 |
|    |           | VBAT_<br>THRESHOLD |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Battery Threshold for Low Battery LimiterMode $00000 = 5.6V$ $10000 = 4.0V$ $00001 = 5.5V$ $10001 = 3.9V$ $00010 = 5.4V$ $10010 = 3.8V$ $00011 = 5.3V$ $10011 = 3.7V$ $00100 = 5.2V$ $10100 = 3.6V$ $00101 = 5.1V$ $10101 = 3.5V$ $00110 = 5.0V$ $10110 = 3.4V$ $00111 = 4.9V$ $10111 = 3.3V$ $01000 = 4.8V$ $11000 = 3.2V$ $01001 = 4.7V$ $11001 = 3.1V$ $01010 = 4.6V$ $11010 = 3.0V$ $01011 = 4.5V$ $11011 = 2.9V$ $01101 = 4.5V$ $11101 = 2.8V$ $01101 = 4.3V$ $11110 = 2.6V$ $01111 = 4.1V$ $11111 = 2.5V$ |
|    |           | ENAUTOATT          |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Auto Attenuation Enable<br>0 = Disable<br>1 = Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|    |           | Reserved           |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Reserved to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|    |           | Default            | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|    |           | SEG_ALLON          |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Segment Control bit, if set this bit 1,<br>Then the output bits of the segment control<br>will be set to 1.                                                                                                                                                                                                                                                                                                                                                                                                     |
|    |           | LPGAZC             |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Channel input zero cross detection enable<br>0 = Gain changes to PGA register happen<br>immediately (default)<br>1 = Gain changes to PGA happen pending<br>zero crossing logic                                                                                                                                                                                                                                                                                                                                  |
| 2F | ALC_CTRL4 | ALCCLIPSTE<br>P    |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Maximum Gain Adjustment step during any<br>clipping event (0.25dB per step)000 = (default) no100 = 4 stepadjustment001 = 1 step101 = 5 step010 = 2 step110 = 6 step011 = 3 step111 = 7 step                                                                                                                                                                                                                                                                                                                     |
|    |           | VBAT_F_ANA<br>LOG  |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | 1 = ALC uses the VBAT comparator based<br>on register 0x6B [7:4].<br>0 = ALC uses the VBAT comparator based<br>on register 0x2E [9:5].                                                                                                                                                                                                                                                                                                                                                                          |
|    |           | SEG_COMP           |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | $\label{eq:second} \begin{array}{l} Choose the divide factor N for 4 comparator \\ levels: 3/N x Full Scale, 6/N x Full Scale, \\ 9/N x Full Scale, 12/N x Full Scale. \\ 000: N = 64 & 100: N = 1024 \\ 001: N = 128 & 101: N = 2048 \\ 010: N = 256 & 110: N = 4096 \\ 011: N = 512 & 111: N = 8192 \\ \end{array}$                                                                                                                                                                                           |
|    |           | Reserved           |        | _      |        | _      |        |        |   |   |    | _ |   |   |   |   |   |   | Reserved to 3F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|    |           | Default            | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 1  | 0 | 1 | 1 | 1 | 1 | 1 | 1 | UXUUBF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 30 |           | ACT1               |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | the Temperature Compensation module.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

|    |                |                  |   |        |        |        |        |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----|----------------|------------------|---|--------|--------|--------|--------|--------|---|---|----|---|---|---|---|---|---|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| #  | Function       | Name             | 1 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|    | TEMP_<br>COMP_ | ACT2             |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Gaintc = ACT1[7:0]/TJ[7:0] +<br>(1 - 2*ACT2[7])*ACT[6:0]/1024                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|    | CTRL           | Default          | 0 | 1      | 1      | 1      | 1      | 1      | 0 | 1 | 1  | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0x7df4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|    |                | ENABLE_UV<br>LOP |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | UVLOP Gain Limiter Enable<br>1 = Enable 0 = Disable<br>Note: this function uses the VBAT<br>comparator & threshold set in register x6B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|    |                | UVLOP_ATK        |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | UVLOP Gain Limiter Attack time setting           000 : 2 µsec/step         001 : 4 µsec/step           010 : 8 µsec/step         011 : 16 µsec/step           100 : 32 µsec/step         101 : 64 µsec/step           110 : 128 µsec/step         111 : 256 µsec/step                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 31 | UVLO_CTR<br>L0 | UVLOP_HLD        |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | UVLOP Gain Limiter Hold time setting000 : 0 msec/step001 : 16 msec/step010 : 32 msec/step011 : 64 msec/step100 : 128 msec/step101 : 256 msec/step110 : 512 msec/step111 : 1024 msec/step                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|    |                | UVLOP_RLS        |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | UVLOP Gain Limiter Release time setting000 : 0.5 msec/step001 : 2 msec/step010 : 8 msec/step011 : 32 msec/step100 : 128 msec/step101 : 256 msec/step110 : 512 msec/step111 : 1024 msec/step                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|    |                | UVLOP_STEP       |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | UVLOP Gain Limiter Attack time step setting00 : -0.5dB/step01 : -1dB/step10 : -1.5dB/step11 : -2dB/step                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|    |                | Default          | 0 | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 32 | UVLO_<br>CTRL1 | UVLOP_ATTN       | 0 | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | UVLOP Minimum Limiter GAIN<br>00000 = 0 dBFs 00001 = -0.5 dBFs<br>00010 = -1 dBFs 00011 = -1.5 dBFs<br>00100 = -2 dBFs 00101 = -2.5 dBFs<br>00110 = -3 dBFs 00101 = -2.5 dBFs<br>01000 = -4 dBFs 01011 = -3.5 dBFs<br>01000 = -4 dBFs 01011 = -5.5 dBFs<br>01100 = -6 dBFs 01101 = -6.5 dBFs<br>01100 = -6 dBFs 01111 = -7.5 dBFs<br>10000 = -8 dBFs 00001 = -8.5 dBFs<br>10000 = -8 dBFs 00011 = -9.5 dBFs<br>10100 = -10 dBFs 00101 = -10.5 dBFs<br>10100 = -12 dBFs 01001 = -12.5 dBFs<br>11000 = -12 dBFs 01011 = -13.5 dBFs<br>11100 = -14 dBFs 01111 = -14.5 dBFs<br>11100 = -14 dBFs 01111 = -15.5 dBFs<br>01111 = -15 dBFs 01111 = -15.5 dBFs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|    |                | Delault          |   |        | 0      | 0      | 0      | U      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Low Pass Filter T.I channel Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 33 | LPF_CTRL       | LPF_IN1_EN       |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | $\begin{array}{c} 1 = \text{Enable} & 0 = \text{Disable} \\ \text{Low Pass Filter TJ channel Time Constant} \\ \text{Setting (When CFG_REG7[6:5] = 2'b01 and} \\ \text{CFG_REG7[3:2] = 2'b01)} \\ 1111 = 0.4 \text{ ms} & 1110 = 1 \text{ ms} \\ 1101 = 2.1 \text{ ms} & 1100 = 4.5 \text{ ms} \\ 1011 = 9.0 \text{ ms} & 1010 = 18.2 \text{ ms} \\ 1001 = 36.6 \text{ ms} & 1000 = 73.3 \text{ ms} \\ 0111 = 146 \text{ ms} \\ 0110 - 0000: \text{Reserved} \\ Low Darse Filter VIDATe Dependent of the set of t$ |
|    |                | LPF_IN2_EN       |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | channel Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|    |                | LPF_IN2_TC       |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | 1 = Enable         0 = Disable           Low Pass Filter VBAT to Boost Control         channel Time Constant Setting           1111 = 0.4ms         1110 = 1ms           1101 = 2.1ms         1100 = 4.5ms           1011 = 9.0ms         1010 = 18.2ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

|    |                  |                        |        |        |        |        |          |        |   | В | it |   |   |   |   |   |     |   |                                                                                                                                                                                                                                           |
|----|------------------|------------------------|--------|--------|--------|--------|----------|--------|---|---|----|---|---|---|---|---|-----|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| #  | Function         | Name                   | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>  1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1   | 0 | Description                                                                                                                                                                                                                               |
|    |                  |                        |        |        |        |        |          |        |   |   |    |   |   |   |   |   |     |   | 1001 = 36.6ms<br>0111 = 146ms<br>0110 – 0000: Reserved                                                                                                                                                                                    |
|    |                  | LPC_QUICK_<br>MODE     |        |        |        |        |          |        |   |   |    |   |   |   |   |   |     |   | Enable the LPF quick mode to make the<br>time constant shorter<br>1 = Enable 0 = Disable                                                                                                                                                  |
|    |                  | Default                | 0      | 1      | 1      | 1      | 0        | 0      | 1 | 1 | 1  | 0 | 0 | 0 | 0 | 0 | 0   | 0 | 0x7380                                                                                                                                                                                                                                    |
|    |                  | REG_<br>APWRUPEN       |        |        |        |        |          |        |   |   |    |   |   |   |   |   |     |   | 1 = the clock detection will require non_zero<br>samples in order to enable to output power<br>up signal.                                                                                                                                 |
|    |                  | REG_<br>CLKPWRUPE<br>N |        |        |        |        |          |        |   |   |    |   |   |   |   |   |     |   | Clock Detection Module Enable<br>1 = Disable<br>0 = Enable                                                                                                                                                                                |
|    |                  | REG_<br>PWRUP_DFT      |        |        |        |        |          |        |   |   |    |   |   |   |   |   |     |   | When the Clock Detection Module is<br>disabled, the default value for the<br>PWRUPEN=1, and PWRUPEN=0 power<br>down                                                                                                                       |
| 40 | CLK_DET_<br>CTRL | REG_SRATE              |        |        |        |        |          |        |   |   |    |   |   |   |   |   |     |   | Use this register to set the Sample Rate<br>Range<br>000 = 8 - 12k $001 = 16 - 24k010 = 32 - 48k$ $011 = 64 - 96k100 = 128 - 192k$                                                                                                        |
|    |                  | REG_ALT_S<br>RATE      |        |        |        |        |          |        |   |   |    |   |   |   |   |   |     |   | Use this register to set the DAC/ADC<br>Sample Rate of the DSP to 44.1kHz DAC<br>and 11.025kHz ADC.<br>1 = DAC/ADC: 44.1kHz/11.025kHz<br>0 = DAC/ADC: 48kHz/12kHz<br>If DAC/ADC is a different rate, will not<br>matter what it is set to |
|    |                  | REG_<br>MINMAX         | 1      | 0      | 1      | 0      | 1        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0   | 1 | 0 = Choose the Divider Min<br>1 = Choose the Divider Max<br>0 x 2801                                                                                                                                                                      |
|    | <b>-</b> ·       | Delault                |        | 0      |        | 0      |          | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | U   | 1 |                                                                                                                                                                                                                                           |
| 41 | Reserved         |                        |        |        |        |        |          |        |   |   |    |   |   |   |   |   |     |   | Reserved                                                                                                                                                                                                                                  |
| 42 | Reserved         |                        |        |        |        |        |          |        |   |   |    |   |   |   |   |   |     |   | Reserved                                                                                                                                                                                                                                  |
| 43 | Reserved         |                        |        |        |        |        |          |        |   |   |    |   |   |   |   |   |     |   | Reserved                                                                                                                                                                                                                                  |
| 44 | Reserved         |                        |        |        |        |        |          |        |   |   |    |   |   |   |   |   |     |   | Reserved                                                                                                                                                                                                                                  |
| 45 | Reserved         |                        |        |        |        |        |          |        |   |   |    |   |   |   |   |   |     |   | Reserved                                                                                                                                                                                                                                  |
|    |                  | I2C_DEVICE_            |        |        |        |        |          |        |   |   |    |   |   |   |   |   |     |   | I2C Device ID read in                                                                                                                                                                                                                     |
| 46 | I2C_             | ID                     |        |        |        |        |          |        |   |   |    |   |   |   |   |   |     |   | Indicates the Revised Silicon ID                                                                                                                                                                                                          |
|    | DEVICE_ID        | REG_SI_REV             | V      | v      | V      | V      | V        | V      | V | V | V  | V | V | V | V | V | V   | V | 0xFX – X is the Revised Silicon Number                                                                                                                                                                                                    |
|    |                  | Default                | _ X    |        |        |        |          | ×      | X | × | X  | × | × | × |   |   | _ X | ~ | Read Only                                                                                                                                                                                                                                 |
| 49 | Reserved         | Reserved               |        |        |        |        |          |        |   |   |    |   |   |   |   |   |     |   | Reserved                                                                                                                                                                                                                                  |
|    |                  | Default                | Х      | Х      | Х      | Х      | Х        | Х      | Х | Х | Х  | Х | Х | Х | Х | Х | Х   | Х | Read Only                                                                                                                                                                                                                                 |
|    |                  | LOVDDDETB              |        |        |        |        |          |        |   |   |    |   |   |   |   |   |     | Х | VBAT Under Voltage Lockout when '0'                                                                                                                                                                                                       |
|    |                  | OVP                    |        |        |        |        |          |        |   |   |    |   |   |   |   |   | Х   |   | VBST Over Voltage detection when '1'                                                                                                                                                                                                      |
|    |                  | SHORT                  |        |        |        |        |          |        |   |   |    |   |   |   |   | Х |     |   | Over Current detection when '1'                                                                                                                                                                                                           |
|    |                  | TALARM                 |        |        |        |        |          |        |   |   |    |   |   |   | Х |   |     |   | Over Temperature when '1'                                                                                                                                                                                                                 |
| 4A | ANALOG_<br>READ  | SHUTDOWN-<br>DRIVER    |        |        |        |        |          |        |   |   |    |   |   | х |   |   |     |   | Driver shutdown when '1'                                                                                                                                                                                                                  |
|    |                  | Driver2                |        |        |        |        |          |        |   |   |    |   | Х |   |   |   |     |   | Class-D driver 2 enabled when '1'                                                                                                                                                                                                         |
|    |                  | Driver3                |        |        |        |        |          |        |   |   |    | Х |   |   |   |   |     |   | Class-D driver 3 enabled when '1'                                                                                                                                                                                                         |
|    |                  | Driver4                |        |        |        |        |          |        |   |   | Х  |   |   |   |   |   |     |   | Class-D driver 4 enabled when '1'                                                                                                                                                                                                         |
|    |                  | Driver5                |        |        |        |        |          |        |   | Х |    |   |   |   |   |   |     |   | Class-D driver 5 enabled when '1'                                                                                                                                                                                                         |
|    |                  | MCLKDET                |        |        |        |        |          |        | Х |   |    |   |   |   |   |   |     |   | MCLK detected when '1'                                                                                                                                                                                                                    |

|    |           |                      |        |        |        |        |        |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                   |
|----|-----------|----------------------|--------|--------|--------|--------|--------|--------|---|---|----|---|---|---|---|---|---|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| #  | Function  | Name                 | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                                                                       |
|    |           | PWRUPEN              |        |        |        |        |        | Х      |   |   |    |   |   |   |   |   |   |   | Raw POWERUPEN signal                                                                                                                                                                                                                              |
|    |           | BSTVBATB             |        |        |        |        | Х      |        |   |   |    |   |   |   |   |   |   |   | Boost enabled when '1'                                                                                                                                                                                                                            |
|    |           | AUTOATT0             |        |        |        | X      |        | _      |   |   |    |   |   | - |   |   |   |   | Auto attenuator control bit 0                                                                                                                                                                                                                     |
|    |           | AUTOATT1             |        |        | Х      |        |        |        |   |   |    |   |   |   |   |   |   |   | Auto attenuator control bit 1                                                                                                                                                                                                                     |
|    |           | AUTOATT2             |        | X      |        |        |        |        |   |   |    | _ |   |   |   |   |   |   | Auto attenuator control bit 2                                                                                                                                                                                                                     |
|    |           | Reserved             |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                   |
|    |           | Default              | X      | X      | X      | X      | X      | X      | X | X | X  | X | X | X | X | X | X | X | Read Only                                                                                                                                                                                                                                         |
|    |           | Reserved<br>Reserved |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Reserved<br>Reserved                                                                                                                                                                                                                              |
| 55 | MISC_CTRL | D2A_LOOP             |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | 1: Use DAC Left Filter Input as ADC decimation filter output                                                                                                                                                                                      |
|    |           | Default              | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                                                            |
|    |           | MUTER                |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Mute Isense PGA<br>1 = Enable 0 = Disable                                                                                                                                                                                                         |
|    |           | Reserved             |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                          |
| 60 | BIAS_ADJ  | VMID_SEL             |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | VMID tie-off selection options<br>00 = Open 01 = 25 kOhm<br>(default and<br>recommended)<br>10 = 125 kOhm 11 = 2.5 kOhm                                                                                                                           |
|    |           | BIASADJ              |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | PGA Master bias current power options<br>00 = normal operation (default)<br>01 = 9% reduced bias current from default<br>10 = 17% reduced bias current from default<br>11 = 11% increased bias current from<br>default                            |
|    |           | Default              | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                                                            |
|    |           |                      |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | CURRENT SENSE AMPLIFIER enable<br>00 = CURRENT SENSE AMPLIFIER<br>disabled<br>01 = CURRENT SENSE AMPLIFIER<br>enable gated by POWERUP signal<br>10 = CURRENT SENSE AMPLIFIER<br>disabled<br>11 = CURRENT SENSE AMPLIFIER<br>enabled               |
| 61 | ANALOG_   |                      |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | ADC RESETBAR enable<br>00 = ADC RESETBAR disabled<br>01 = ADC RESETBAR enable gated by<br>POWERUP signal<br>10 = ADC RESETBAR disabled<br>11 = ADC RESETBAR enabled                                                                               |
|    | _1        |                      |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | VOLTAGE SENSE AMPLIFIER enable<br>00 = VOLTAGE SENSE AMPLIFIER<br>disabled<br>01 = VOLTAGE SENSE AMPLIFIER enable<br>gated by POWERUP signal<br>10 = VOLTAGE SENSE AMPLIFIER<br>disabled<br>11 = VOLTAGE SENSE AMPLIFIER<br>enabled<br>ADC enable |
|    |           |                      |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | 00 = ADC disabled<br>01 = ADC enable gated by POWERUP<br>signal<br>10 = ADC disabled<br>11 = ADC enabled                                                                                                                                          |

|          |                          |         |   |        |        |        |        |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                                                                                                                             |
|----------|--------------------------|---------|---|--------|--------|--------|--------|--------|---|---|----|---|---|---|---|---|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| #        | Function                 | n Name  |   | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                                                                                                                                                                                 |
|          |                          |         |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | DAC Clock enable<br>00 = DAC Clock disabled<br>01 = DAC Clock enable gated by<br>POWERUP signal<br>10 = DAC Clock disabled<br>11 = DAC Clock enabled<br>DAC enable<br>00 = DAC disabled<br>01 = DAC enable gated by POWERUP<br>signal                                                                                                                       |
|          |                          |         |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | 10 = DAC disabled         11 = DAC enabled         Current BIAS reference enable         00 = BIAS reference disabled         01 = BIAS reference enable gated by         POWERUP signal         10 = BIAS reference disabled         11 = BIAS reference enable         11 = BIAS reference disabled         11 = BIAS reference enabled                   |
|          |                          |         |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | VMID reference enable<br>00 = VMID reference disabled<br>01 = VMID reference enable gated by<br>POWERUP signal<br>10 = VMID reference disabled<br>11 = VMID reference enabled                                                                                                                                                                               |
|          |                          | Default | 0 | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                                                                                                                                                                      |
|          |                          |         |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Reserved<br>CLASS-D enable<br>00 = CLASS-D disabled<br>01 = CLASS-D enable gated by POWERUP<br>signal<br>10 = CLASS-D disabled<br>11 = CLASS-D enabled                                                                                                                                                                                                      |
| 62       | ANALOG_<br>CONTROL_<br>2 |         |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | VMID reference fast power up circuit<br>disable<br>00 = VMID reference fast power up circuit<br>enabled with VMID reference enable<br>01 = VMID reference fast power up circuit<br>disabled with Class-D enable<br>10 = VMID reference fast power up circuit<br>enabled with VMID reference enable<br>11 = VMID reference fast power up circuit<br>disabled |
|          |                          | Defect  |   | 0      | 0      | 0      |        | 0      | 0 | 0 | 0  | 0 | - | 0 | 0 | 0 | 0 | 0 | BOOST CONVERTER enable<br>00 = BOOST CONVERTER disabled<br>01 = BOOST CONVERTER enable gated<br>by POWERUP signal<br>10 = BOOST CONVERTER disabled<br>11 = BOOST CONVERTER enabled<br>00000                                                                                                                                                                 |
| <u> </u> |                          | DelaUll | U | U      | U      | U      | U      | U      | U | U | U  | U | U | U | U | U | U | U | PWM Modulation Selection                                                                                                                                                                                                                                                                                                                                    |
|          |                          |         |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | 0 = BDM Modulation<br>1 = Ternary Modulation                                                                                                                                                                                                                                                                                                                |
|          |                          |         |   |        |        |        |        |        |   | _ |    |   |   | _ | _ |   |   | _ | Current Sense Amplifier Mute PWMP<br>Current Sense Amplifier Mute PWMN                                                                                                                                                                                                                                                                                      |
|          | ANALOG                   |         |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Voltage Sense Amplifier Current Trim                                                                                                                                                                                                                                                                                                                        |
| 63       | 63 CONTROL_<br>3         |         |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | DAC Reference Voltage Decoupling<br>Capacitors<br>00 = No Capacitors 10 = 2 Capacitors<br>01 = 1 Capacitor 11 = 3 Capacitors<br>DAC Reference fine adjust                                                                                                                                                                                                   |
|          |                          |         |   |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | 00 = default 10 = -0.24 dB<br>01 = -0.15 dB 11 = -0.36 dB<br>Reserved                                                                                                                                                                                                                                                                                       |

|    |                          |         |        |        |        |        |        |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----|--------------------------|---------|--------|--------|--------|--------|--------|--------|---|---|----|---|---|---|---|---|---|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| #  | Function                 | Name    | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | SAR ADC Reference Selection<br>0 = VREF (default) 1 = VDDA/2                                                                                                                                                                                                                                                                                                                                                                                                                       |
|    |                          | Default | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000, recommended 0x0030                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Receiver Mode $0 = Boosted Mode$ $1 = Receiver Mode (0dB gain)$ Auto-Attenuator Minimum Gain $0 = 12 dB$ $1 = 0 dB$                                                                                                                                                                                                                                                                                                                                                                |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 64 | ANALOG_<br>CONTROL_<br>4 |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Class-D P-Driver Slew Rate Adjustment           (idle channel)           000: Nominal         100: Off, no edge           001: +25%         101: -75%           010: +50%         110: -50%           011: +75%         111: -25%                                                                                                                                                                                                                                                  |
|    |                          | Default |        |        | 0      | 0      | 0      | 0      | 0 |   | 0  | 0 | 0 |   |   | 0 | 0 | 0 | Class-D N-Driver Slew Rate Adjustment<br>(idle channel)<br>000: Nominal 100: Off, no edge<br>001: +25% 101: -75%<br>010: +50% 110: -50%<br>011: +75% 111: -25%                                                                                                                                                                                                                                                                                                                     |
|    |                          | Derault | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | UX0000, recommended 0x4007                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | 160mV<br>0 = Disable<br>1 = Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Bias Current Pre-Driver to NGATE Buffer<br>001: 5uA<br>010: 10uA<br>▼<br>111: 35uA                                                                                                                                                                                                                                                                                                                                                                                                 |
| 65 | ANALOG_<br>CONTROL_<br>5 |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Peak Compensation Current Generation<br>0: 9.6 < Vboost < 11<br>1,2:11 < Vboost<br>3: 9 < Vboost < 9.6<br>4: 8 < Vboost < 9<br>5: 7.2 < Vboost < 8<br>6,7: 6 < Vboost < 7.2<br>8: 5.1 < Vboost < 7.2<br>8: 5.1 < Vboost < 6<br>9: 4.5 < Vboost < 5.1<br>A: Vboost < 4.5<br>B: same as 0 in slow-slow corner<br>C,D: same as 1,2 in slow-slow corner<br>F: same as 6 in slow-slow corner<br>F: same as 6 in slow-slow corner<br>Note: This setting is for maximum boost<br>voltage. |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Monitor Vboost drops below Vbat<br>0 = disable<br>1 = enable                                                                                                                                                                                                                                                                                                                                                                                                                       |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Non-Overlapping-Time Control From NGate<br>OFF to PGate ON<br>00 = 0 dly<br>01 = 1x dly<br>10 = 2x dly<br>11 = 3x dly                                                                                                                                                                                                                                                                                                                                                              |

|    |                          |         |        |        |        |        |        |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                               |
|----|--------------------------|---------|--------|--------|--------|--------|--------|--------|---|---|----|---|---|---|---|---|---|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| #  | Function                 | Name    | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                   |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Non-Overlapping-Time Control From PGate<br>OFF to NGate ON<br>00 = 0 dly<br>01 = 1x dly<br>10 = 2x dly<br>11 = 3x dly                                         |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Boost Clock High Detect Reference Voltage<br>0 = 0.9v<br>1 = Bandgap Voltage                                                                                  |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Boost Clock Set and Reset Pulse Width @<br>2Mhz<br>00 = 14ns and 53ns<br>01 = 17ns and 68ns<br>10 = 19ns and 82ns<br>11 = 12ns and 38ns                       |
|    |                          | Default | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                        |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Sense Resistor Adjust<br>000 = 200 ohm<br>001 = 218 ohm<br>010 = 240 ohm<br>011 = 300 ohm<br>100 = 343 ohm<br>101 = 400 ohm<br>110 = 171 ohm<br>111 = 150 ohm |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Slew Rate Adjust: PGATE OFF<br>0,1,2 = faster<br>3 = slower                                                                                                   |
|    | ANALOG_                  |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Slew Rate Adjust: PGATE ON<br>0,1,2 = faster<br>3 = slower                                                                                                    |
| 66 | CONTROL_<br>6            |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Slew Rate Adjust: NGATE ON<br>0,1,2 = faster<br>3 = slower                                                                                                    |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Slew Rate Adjust: NGATE OFF<br>0,1 = faster<br>2.3 = slower                                                                                                   |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Pre-charge Boost Voltage to Vbat<br>0 = Disable<br>1 = Enable                                                                                                 |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Bias Current Pre-Driver to PGATE Buffer<br>001: 5uA<br>010: 10uA<br>                                                                                          |
|    |                          | Default | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                        |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Reserved<br>V-sense & I-sense ADC Reference Buffer<br>gain adjust<br>0 0 = default<br>0 1 = -0.41 dB<br>1 0 = -0.92dB<br>1 1 = -1.57 dB                       |
| 68 | ANALOG_<br>CONTROL_<br>7 |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | VREF Bandgap Reference Buffer voltage<br>adjust<br>0 = 0.9V (default)<br>0 = 0.85V<br>1 = 0.85V<br>1 = 0.9V                                                   |
|    |                          |         |        |        |        |        |        |        |   |   |    |   |   |   |   |   |   |   | Enable VREF Bandgap Reference Buffer<br>0 = VREF bandgap buffer off<br>1 = VREF bandgap buffer on                                                             |

|    |                          |         |        |        |        |        |          |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----|--------------------------|---------|--------|--------|--------|--------|----------|--------|---|---|----|---|---|---|---|---|---|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| #  | Function                 | Name    | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>  1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|    |                          |         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | TJ signal to TA pin<br>0 = TA pin tied to current source<br>1 = TA pin tied to TJ signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|    |                          |         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Bandgap Voltage to SAR ADC Input<br>0 = SAR ADC AUX input disconnected<br>1 = SAR ADC AUX input connected to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|    |                          |         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | MCLK Multiplier Range Control<br>0 = default range<br>1 = Half range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|    | 9 CLIP_CTRL              |         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | 16x MCLK Enable<br>1 = 16x MCLK Multiplier enabled<br>(requires 8xMCLK to be enabled & requires<br>0x68[3]=1)<br>0 = 16x MCLK Multiplier disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|    |                          |         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | 8x MCLK Enable<br>1 = 8x MCLK Multiplier enabled (requires<br>4xMCLK to be enabled)<br>0 = 8x MCLK Multiplier disabled<br>4x MCLK Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|    |                          | Default | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 = 4x MCLK Multiplier enabled<br>0 = 4x MCLK Multiplier disabled<br>0x0000_recommended 0x640                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 69 |                          | CLIP    |        | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Clip Function Enable<br>1 = Enable Clip detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|    |                          | Default | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 = Disable Clip detection 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 6В | ANALOG_<br>CONTROL_<br>8 | BSTILIM |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | For NAU83G10 with best operation<br>condition for output power, power<br>efficiency, and THD+N<br>performance, Register Reg17[13:8]<br>BSTLIMIT less than 11.2Volt and<br>Reg6B[15:11] less than 4A.Boost Control<br>Target Value Limit, 0.19V per step<br>VBAT Peak Current Limiting (Ilim) During<br>Boosting,<br>Ilim: Ibat > 1.05 + 0.21 x BSTILIM +<br>1.2/Rload, where BSTILIM is the register<br>setting value below.<br>00000 = 1.4A (4ohm), 1.2A (8ohm)<br>00001 = 1.6A (4ohm), 1.4A (8ohm)<br>00010 = 1.8A (4ohm), 1.6A (8ohm)<br>00011 = 2.0A (4ohm), 1.8A (8ohm)<br>00101 = 2.4A (4ohm), 2.0A (8ohm)<br>00101 = 2.4A (4ohm), 2.2A (8ohm)<br>00110 = 2.6A (4ohm), 8ohm saturated when<br>Vbat=5.5V |
|    |                          |         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|    |                          |         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | UVLOP (regs 0x31 & 0x32) & Ilim VBAT<br>Comparator Threshold<br>0000 = 4.3 Volt 1000 = 3.5 Volt<br>0001 = 4.2 Volt 1001 = 3.4 Volt<br>0010 = 4.1 Volt 1010 = 3.3 Volt<br>0011 = 4.0 Volt 1011 = 3.2 Volt<br>0100 = 3.9 Volt 1100 = 3.1 Volt<br>0101 = 3.8 Volt 1101 = 3.0 Volt<br>0110 = 3.7 Volt 1110 = 2.9 Volt<br>0111 = 3.6 Volt 1111 = 2.8 Volt<br>Reserved                                                                                                                                                                                                                                                                                                                                              |
|    |                          |         |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Enable low VBAT Comparator for current<br>and voltage limiter<br>0 = Disable 1 = Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

|    |                             |          |        |        |        |        |          |        |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                                              |
|----|-----------------------------|----------|--------|--------|--------|--------|----------|--------|---|---|----|---|---|---|---|---|---|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| #  | Function                    | Name     | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>  1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                                                                                                                                                                                                  |
|    |                             |          |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Enable/Disable Current limiting function for<br>high and low VBAT<br>0 = Enable (Default) 1 = Disable                                                                                                                                                                        |
|    |                             |          |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Enable/Disable Peak Current limiting during<br>boosting for high VBAT                                                                                                                                                                                                        |
|    |                             | Default  | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 = Effable (Default) 1 = Disable<br>0x0000                                                                                                                                                                                                                                  |
|    |                             |          |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Current Limiting for Low VBAT Level in<br>ANALOG_CONTROL_8[7:4] in 0.2A per<br>step. VBAT Peak Current Limiting (Ilim)<br>During Boosting                                                                                                                                    |
|    |                             |          |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | 1.2/Rload, where BSTILIM is the register setting value below.                                                                                                                                                                                                                |
| 6C | 6C ANALOG_<br>CONTROL_<br>9 | BSTILIM  |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | 00000 = 1.4A (40hm), 1.2A (80hm)<br>00001 = 1.6A (40hm), 1.4A (80hm)<br>00010 = 1.8A (40hm), 1.6A (80hm)<br>00011 = 2.0A (40hm), 1.8A (80hm)<br>00100 = 2.2A (40hm), 2.0A (80hm)<br>00101 = 2.4A (40hm), 2.2A (80hm)<br>00110= 2.6A (40hm), 80hm saturated when<br>VBAT=5.5V |
|    |                             |          |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Maximum current limit 7.2A(4ohm)                                                                                                                                                                                                                                             |
|    |                             |          |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Ourrent Limiter Delay<br>00—no delay (default)<br>011x dly<br>102x dly                                                                                                                                                                                                       |
|    |                             |          |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                     |
|    |                             | Default  | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                                                                                       |
|    |                             | Reserved |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                     |
|    |                             | Reserved |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                     |
|    |                             | Reserved |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                     |
|    |                             | Reserved |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                     |
|    |                             | Reserved |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                     |
| 71 | ADC_1                       | Reserved |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                     |
|    |                             | Reserved |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                     |
|    |                             | Reserved |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                     |
|    |                             | Reserved |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                     |
|    |                             | Reserved |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                     |
|    |                             | Default  | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0x0011                                                                                                                                                                                                                                                                       |
|    |                             | Reserved |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                     |
|    |                             | Reserved |        |        |        |        |          |        |   |   |    |   |   |   | Ī | 1 |   |   | Reserved                                                                                                                                                                                                                                                                     |
| 72 | ANALOG_<br>ADC_2            | ADC_UPR  |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Right (Isense) channel PGA bias currentincrease enable for driving the ADC at highsample rates0 = Disable1 = Enable                                                                                                                                                          |
|    |                             | Reserved |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                     |
|    |                             | BIAS1    |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Change bias currents in ADC                                                                                                                                                                                                                                                  |
|    |                             | BIAS0    |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | 00 = Nominal 01 = Double<br>10 = Half 11 = Quarter                                                                                                                                                                                                                           |

|    | Function Name Bit |                |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   |                                                                                                                                                                                                                                                                                     |  |
|----|-------------------|----------------|--------|--------|--------|--------|--------|--------|---|---|---|---|---|---|---|---|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| #  | Function          | Name           | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>1 | 1<br>0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | VREFSEL1: I-sense ADC Reference                                                                                                                                                                                                                                                     |  |
|    |                   | VREFSEL1       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | VREFSEL1: I-sense ADC Reference<br>Selection<br>0 = ADC VREF buffer<br>1 = VDDA                                                                                                                                                                                                     |  |
|    |                   | VREFSEL0       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | VREFSEL0: V-sense ADC Reference<br>Selection<br>0 = ADC VREF buffer<br>1 = VDDA                                                                                                                                                                                                     |  |
|    |                   | Reserved       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                            |  |
|    |                   | Reserved       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                            |  |
|    |                   | Reserved       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                            |  |
|    |                   | Reserved       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                            |  |
|    |                   | Reserved       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                            |  |
|    |                   | Reserved       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                            |  |
|    |                   | Reserved       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                            |  |
|    |                   | Default        | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0x0020                                                                                                                                                                                                                                                                              |  |
|    |                   | Reserved       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                            |  |
|    |                   | Reserved       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                            |  |
|    |                   | Reserved       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                            |  |
| 73 | RDAC              | DACVREFSEL     |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | DAC Reference Voltage Setting. Can be<br>used for minor tuning of the output level.<br>00 voltage source directly from VDDA pin<br>01, 10,11 voltage is regulated by LDO<br>0 0 VDDA (unregulated)<br>0 1 VDDA x 1.5/1.8 V<br>1 0 default: VDDA x 1.6/1.8 V<br>1 1 VDDA x 1.7/1.8 V |  |
|    |                   | Default        | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0x0008                                                                                                                                                                                                                                                                              |  |
|    |                   | Reserved       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                            |  |
|    |                   | STG2_SEL       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | PGA in class A mode of operation enable<br>instead of class AB (default)<br>1 = Enable<br>0 = Disable                                                                                                                                                                               |  |
| 76 | BOOST             | Reserved       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                            |  |
|    |                   | BYPS_IBCTR     |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | Bypass PGA current control enable<br>1 = Enable<br>0 = Disable                                                                                                                                                                                                                      |  |
|    |                   | Reserved       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                            |  |
|    |                   | Default        | 0      | 0      | 0      | 0      | 0      | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                                                                                              |  |
|    |                   | ACDC_CTRL      |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | DC State Control for Isense<br>ACDC_CTRL[0] changes ground reference<br>ACDC_CTRL[1] changes polarity<br>1 = Enable<br>0 = Disable                                                                                                                                                  |  |
| 77 | FEPGA             | Reserved       |        |        |        |        |        |        |   |   |   |   |   |   | ĺ |   |   |   | Reserved                                                                                                                                                                                                                                                                            |  |
|    |                   | Reserved       |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                                                                                            |  |
|    |                   | IBCTR_<br>CODE |        |        |        |        |        |        |   |   |   |   |   |   |   |   |   |   | Isense PGA: Supply Current Trim<br>000 maximum current<br>i<br>111 minimum current                                                                                                                                                                                                  |  |

|    |             |                      |   |   |   |   |   |   |   | В | it |   |   |   |   |   |   |   |                                                                                                          |
|----|-------------|----------------------|---|---|---|---|---|---|---|---|----|---|---|---|---|---|---|---|----------------------------------------------------------------------------------------------------------|
| #  | Function    | Name                 | 1 | 1 | 1 | 1 | 1 | 1 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                                              |
|    |             | CMICK ENB            | 3 | 4 | 3 | 2 |   | U |   |   |    |   |   |   |   |   |   |   | Isense PGA Common Mode Lock                                                                              |
|    |             | Deserved             |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | 0 = Enable 1 = Disable                                                                                   |
|    |             | Default              | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                   |
| 7F | PGA_GAIN    | PGA_GAIN             |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Isense PGA Gain<br>increments in 4 dB steps<br>0000 = 0 dB<br>0001 = 4 dB<br>0010 = 8 dB<br>0011 = 12 dB |
|    |             | Default              | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                   |
| 80 | BIQ0_COE_1  | BIQ0_A1_L<br>Default | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Program Band 1 BIQ0_A1 parameter<br>Bit[15:0]<br>0x0800                                                  |
|    | BIQ0 COF 2  | BIQ0 A1 H            |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Program Band 1 BIQ0_A1 parameter                                                                         |
| 81 |             | Default              | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit[18:16]<br>0x0000                                                                                     |
| 82 | BIQ0_COE_3  | BIQ0_A2_L            |   |   |   |   |   |   |   | 0 |    |   | 0 |   |   |   |   |   | Program Band 1 BIQ0_A2 parameter<br>Bit[15:0]                                                            |
|    |             | Default              | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000 Program Band 1 BIO0, A2 parameter                                                                 |
| 83 | BIQ0_COE_4  | BIQ0_A2_H<br>Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit[18:16]<br>0x0000                                                                                     |
| 84 | BIQ0_COE_5  | BIQ0_B0_L            | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Program Band 1 BIQ0_B0 parameter<br>Bit[15:0]                                                            |
|    |             |                      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Program Band 1 BIQ0 B0 parameter                                                                         |
| 85 | BIQ0_COE_6  | BIQ0_B0_H            | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit[18:16]                                                                                               |
|    |             |                      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Program Band 1 BIQ0_B1 parameter                                                                         |
| 86 | BIQ0_COE_7  | BIQU_B1_L            | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit[15:0]                                                                                                |
|    |             |                      |   | U | U | U | Ū | U | U | U | U  | U | U | U | U | 0 |   |   | Program Band 1 BIQ0_B1 parameter                                                                         |
| 87 | BIQU_COE_8  | BIQU_B1_H            | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit[18:16]                                                                                               |
| 88 | BIQ0_COE_9  | BIQ0_B2_L            |   | 0 | 0 | 0 | 0 | 0 | 0 | Ū | 0  | 0 | Ū | 0 | 0 | 0 | 0 | 0 | Program Band 1 BIQ0_B2 parameter<br>Bit[15:0]                                                            |
|    |             | Default              | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000  Program Band 1 PIO0 P2 parameter                                                                 |
| 89 | BIQ0_COE_10 | BIQ0_B2_H            |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Bit[18:16]                                                                                               |
|    |             | Default              | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                   |
| 8A | BIQ1_COE_1  | BIQ1_A1_L            |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Bit[15:0]                                                                                                |
|    |             | Default              | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                   |
| 8B | BIQ1_COE_2  | BIQ1_A1_H<br>Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit[18:16]                                                                                               |
|    |             |                      | Ĵ | Ū | Ū | - | Ū | Ĵ | Ĵ | Ĵ | Ū  | Ĵ | Ű | 0 | Ĵ | Ĵ |   | Ū | Program Band 2 BIQ1_A2 parameter                                                                         |
| 8C |             | Default              | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit[15:0]<br>0x0000                                                                                      |
| 8D | BIQ1_COE_4  | BIQ1_A2_H            |   |   |   |   |   | , |   |   |    | , |   | - |   | - | - | - | Program Band 2 BIQ1_A2 parameter<br>Bit[18:16]                                                           |
|    |             | Default              | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                   |
| 8E | BIQ1_COE_5  | BIQ1_B0_L            |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Program Band 2 BIQ1_B0 parameter<br>Bit[15:0]                                                            |
|    |             | Default              | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                   |
| NAU83G10 | ) |
|----------|---|
|----------|---|

|    |             |           |        |        |        |        |          |        |   | В | it |   |   |   |   |   |   |   |                                                                                         |
|----|-------------|-----------|--------|--------|--------|--------|----------|--------|---|---|----|---|---|---|---|---|---|---|-----------------------------------------------------------------------------------------|
| #  | Function    | Name      | 1<br>5 | 1<br>4 | 1<br>3 | 1<br>2 | 1<br>  1 | 1<br>0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description                                                                             |
| 8F | BIQ1_COE_6  | BIQ1_B0_H |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Program Band 2 BIQ1_B0 parameter<br>Bit[18:16]                                          |
|    |             | Default   | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                  |
| 90 | BIQ1_COE_7  | BIQ1_B1_L |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Program Band 2 BIQ1_B1 parameter<br>Bit[15:0]                                           |
|    |             | Default   | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                  |
| 91 | BIQ1_COE_8  | BIQ1_B1_H |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Program Band 2 BIQ1_B1 parameter<br>Bit[18:16]                                          |
|    |             | Default   | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                  |
| 92 | BIQ1_COE_9  | BIQ1_B2_L |        |        | 0      |        |          | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 |   |   | 0 | Program Band 2 BIQ1_B2 parameter<br>Bit[15:0]                                           |
|    |             | Default   | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                  |
| 93 | BIQ1_COE_10 | BIQ1_B2_H |        | 0      |        | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Program Band 2 BIQ1_B2 parameter<br>Bit[18:16]                                          |
|    |             | Default   | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |                                                                                         |
| 94 | BIQ2_COE_1  | BIQ2_A1_L | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Program Band 3 BIQ2_A1 parameter<br>Bit[15:0]                                           |
|    |             | Default   | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                  |
| 95 | BIQ2_COE_2  | BIQ2_A1_H | 0      | 0      |        | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit[18:16]                                                                              |
|    |             | Default   | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                  |
| 96 | BIQ2_COE_3  | BIQ2_A2_L | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit[15:0]                                                                               |
|    |             | Delault   | 0      | 0      | U      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                  |
| 97 | BIQ2_COE_4  | BIQ2_A2_H | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit[18:16]                                                                              |
|    |             | Delault   | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Drogram Band 3 BIO2, B0 parameter                                                       |
| 98 | BIQ2_COE_5  | BIQ2_B0_L |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Bit[15:0]                                                                               |
|    |             | Default   | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                  |
| 99 | BIQ2_COE_6  | BIQ2_B0_H |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Program Band 3 BIQ2_B0 parameter<br>Bit[18:16]                                          |
|    |             | Default   | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                  |
| 9A | BIQ2_COE_7  | BIQ2_B1_L |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Program Band 3 BIQ2_B1 parameter<br>Bit[15:0]                                           |
|    |             | Default   | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                  |
| 9B | BIQ2_COE_8  | BIQ2_B1_H |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Program Band 3 BIQ2_B1 parameter<br>Bit[18:16]                                          |
|    |             | Default   | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                  |
| 9C | BIQ2_COE_9  | BIQ2_B2_L |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Program Band 3 BIQ2_B2 parameter<br>Bit[15:0]                                           |
|    |             | Default   | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                  |
| 9D | BIQ2_COE_10 | BIQ_ON    |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | BIQ Enable bit, active high<br>Bit[15] : Band 3<br>Bit[14] : Band 2<br>Bit[13] : Band 1 |
|    |             | BIQ2_B2_H |        |        |        |        |          |        |   |   |    |   |   |   |   |   |   |   | Program Band 3 BIQ2_B2 parameter<br>Bit[18:16]                                          |
| 1  |             | Default   | 0      | 0      | 0      | 0      | 0        | 0      | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                  |

### **6 SYSTEM DIAGRAM**

#### 6.1 Reference System Diagram

A basic system reference diagram is provided in **Figure 53**.



Figure 53 NAU83G10 Simplified System Diagram

#### 6.2 Simplified Bill of Materials

A suggested system Bill of Materials (BOM) is provided in Table 30.

| Component | Description                                                            | Specification                   | Manufacturer                                                               | Quantity |
|-----------|------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------------|----------|
| U1        | Boost Amplifier                                                        | NAU83G10                        | Nuvoton Technology                                                         | 1        |
| Lsw       | Boost Converter Inductor                                               | 1 μH+/-20%, 6 Apk               | Gang Song<br>GSMPI0515E-1R0M01<br>Or Eaton's Electronics<br>HCMA0503-1R0-R | 1        |
| Cbst      | Boost Converter Output Capacitor                                       | 22 μF+/-20%, X5R,<br>16 V, 0805 | Murata, TDK                                                                | 1        |
| Cref      | Bias Capacitor                                                         | 4.7 μF                          |                                                                            | 1        |
| D0        | Ambient Temperature Sensor<br>(optional, tie TA to VSS if not<br>used) | MMSD4148                        | ON Semiconductor                                                           | 1        |

Table 30 NAU83G10 System Bill of Materials

## 7 Example of Registers Setting

A register sequences settings are shown below which is based on MCLK is 12.288MHz, BCLK=3.072MHz, Fs=48KHz.

| Register | Values | Explanation                                                               |
|----------|--------|---------------------------------------------------------------------------|
| 0002     | 0001   | // Latch I2C address on GPIO's                                            |
| 0004     | 0700   | // Block MCLK                                                             |
| 001a     | 0010   | // Stall DSP                                                              |
| 000E     | 0000   | // Default I2S setup                                                      |
| 000C     | 0c24   | // ADCOUT channels                                                        |
| 0014     | 0162   | // Set I-sense digital gain to +10.25dB                                   |
| 0076     | 4000   | // Set I-sense PGA output stage Bias                                      |
| 0077     | 0780   | // Set I-sense PGA Bias Current to minimum                                |
| 007F     | 0030   | // Set I-sense PGA to +12dB gain                                          |
| 0028     | 8001   | // Set normal I2S with 64x ADC OSR                                        |
| 0029     | 0800   | // Set normal 64x DAC OSR                                                 |
| 0007     | 00b5   | // Enable SAR ADC with 4usec sample time, 70kOhm and 1 usec compare cycle |
| 002C     | 20E0   | // Set ALC gain limits                                                    |
| 002D     | 5350   | // Set ALC settings                                                       |
| 002E     | 3310   | // Enable Auto-Attenuator, Enable ALC & set threshold & mode              |
| 002F     | 00BF   | // Set segment threshold                                                  |
| 0040     | 0801   | // Set target sample rate                                                 |
| 0004     | 0007   | // Enable DAC & ADC's                                                     |
| 0017     | 3202   | // Set Boost Maximum and Margin                                           |
| 0033     | bdc0   | // SAR ADC Junction temperature channel Low pass filter setting           |
| 0018     | 87F8   | // Set Boost Attack/Decay & Hold Time and TC EN                           |
| 0072     | 0000   | // ADC block current bias and Reference voltage                           |
| 0073     | 0004   | // Set DAC reference                                                      |
| 0063     | 0030   | // Set DAC reference capacitors                                           |
| 0064     | 4007   | // Set Auto-Attenuator minimum gain                                       |
| 0065     | 4D82   | // Boost Settings 1                                                       |
| 0066     | 0E94   | // Boost Settings 2                                                       |
| 006B     | 88F0   | // Peak Current 4A, Low Voltage 2.8V                                      |
| 006C     | 000F   | // Current limit setting                                                  |
| 0060     | 0000   | // VMID resistor selection                                                |
| 0068     | 0640   | // VREF Bandgap buffer ON, I/V Sense Ref Buffer Setting -1.5dB            |
| 0001     | 0000   | // Soft Reset                                                             |
| 0001     | 0000   | // Soft Reset                                                             |
| 0061     | 5555   | // Enable Bias, DAC & ADC's with clock gating                             |

| 0062 | 0015 | // Enable Boost & Class-D & disable fast reference power up with clock gating            |
|------|------|------------------------------------------------------------------------------------------|
| 0003 | 08E0 | // Set MCLK, ADC & DAC clock dividers                                                    |
| 0004 | 0067 | // Enable DAC, IVsense channels, DSP_CLK = MCLK * 8 = 12.288M * 8 = 98.304M              |
| 0068 | 064F | // Enable clock multiplier                                                               |
| 0001 | 0000 | // Soft Reset                                                                            |
| 0001 | 0000 | // Soft Reset                                                                            |
| 000b | 0000 | // Enable AEC output on left I2S channel to replace Vsense data. Isense is still present |
|      |      |                                                                                          |

#### //Need to implement a delay of at least 120ms before enabling DSP output

| 001a | 0020 | // enable DSP outp | ut |
|------|------|--------------------|----|
|------|------|--------------------|----|

#### 8 Application Reference Circuit

Figure 54 provides an example application circuit diagram.

Table 31 provides a suggested Bill of Materials for the example reference circuit.



Figure 54 Application Reference Circuit Diagram

| Table 31 | NAU83G10 Application Reference Circuit Bill of Mat | erials |
|----------|----------------------------------------------------|--------|
|----------|----------------------------------------------------|--------|

| Component   | Description | Specification | Manufacturer | Quantity |
|-------------|-------------|---------------|--------------|----------|
| Feb 1, 2023 | Page 114    | of 121        | Rev 2.8      | 3        |

| U1                                 | Boost Amplifier                                              | NAU83G10                        | Nuvoton Technology                     | 1 |
|------------------------------------|--------------------------------------------------------------|---------------------------------|----------------------------------------|---|
| L1                                 | Boost Converter Inductor                                     | 1 µH+/-20%, 6 Apk               | Gang Song<br>GSMPI0515E-1R0M01         | 1 |
|                                    |                                                              |                                 | Or Eaton's Electronics                 |   |
|                                    |                                                              |                                 | HCMA0503-1R0-R                         |   |
| C1                                 | Boost Converter Output<br>Capacitor, low ESL                 | 22 μF+/-20%, X5R,<br>16 V, 0805 | Murata, TDK<br>C2012X5R1C226K125<br>AC | 1 |
| C2                                 | Decoupling Capacitor                                         | 1 μF, 10V                       | TDK<br>C1608X7R1A105K080<br>AC         | 1 |
| C3                                 | Decoupling Capacitor, low ESL                                | 68 µF, 10V                      | TDK<br>C3216X5R1A686M160<br>AC         | 1 |
| C6                                 | Bias Capacitor, low leakage                                  | 4.7 µF, 6.3 V                   |                                        | 1 |
| C4, C7                             | Decoupling Capacitor                                         | 0.1 µF, 10V                     |                                        | 2 |
| C5, C8                             | Decoupling Capacitor                                         | 4.7 µF, 6.3 V                   |                                        | 2 |
| R3, R4                             | I2C Pull-Up Resistor                                         | 4700 Ohm                        |                                        | 2 |
| R1, R2, R5, R6,<br>R7, R8, R9, R10 | Damping Resistor (optional for<br>long inductive PCB traces) | 200 Ohm                         |                                        | 8 |

## 9 Package Specification

The NAU83G10 Boosted Mono Class-D Amplifier with DSP and I/V Sense is available in a small, 50-ball WLCSP package, using 0.5 mm pitch ball spacing, as shown in **Figure 55**.

|                            |     | SYMBOL | MIN   | NOM   | MAX   |  |
|----------------------------|-----|--------|-------|-------|-------|--|
| TOTAL THICKNESS            | А   | 0.567  | 0.625 | 0.683 |       |  |
| STAND OFF                  |     | A1     | 0.22  |       | 0.28  |  |
| WAFER THICKNESS            |     | A2     | 0.325 | 0.35  | 0.375 |  |
| FILM THICKNESS             |     | Α3     | 0.022 | 0.025 | 0.028 |  |
|                            | х   | E      |       |       |       |  |
| BODT SIZE                  | Y   | D      |       |       |       |  |
|                            | х   | SE     |       |       | BSC   |  |
| BALL/BOMP FILCH            | Y   | SD     |       | BSC   |       |  |
| EDGE DALL CENTER TO CENTER | х   | E1     | 2     | BSC   |       |  |
| EDGE BALL CENTER TO CENTER | Y   | D1     | 4.5   |       | BSC   |  |
| РІТСН                      |     | е      | 0.    | BSC   |       |  |
| BALL DIAMETER (SIZE)       |     |        |       | 0.3   |       |  |
| BALL/BUMP WIDTH            |     | ь      | 0.28  |       | 0.34  |  |
| BALL/BUMP COUNT            |     | n      | 50    |       |       |  |
| PACKAGE EDGE TOLERANCE     |     | aaa    | 0.03  |       |       |  |
| WAFER FLATNESS             |     | bbb    | 0.06  |       |       |  |
| COPLANARITY                | ccc | 0.05   |       |       |       |  |
| BALL/BUMP OFFSET (PACKAGE) | ddd | 0.015  |       |       |       |  |
|                            |     |        |       |       |       |  |
|                            |     |        |       |       |       |  |
|                            |     |        |       |       |       |  |
|                            |     |        |       |       |       |  |



Figure 55 NAU83G10 Package Specification

### **10 ORDERING INFORMATION**

| Part Number | Dimension       | Package        | Package Material |  |
|-------------|-----------------|----------------|------------------|--|
| NAU83G10VG  | 2.57mm x 5.28mm | WLCSP 50-Balls | Green            |  |



Control Sound (KCS)

### **11 REVISION HISTORY**

| REVISION | DATE         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1.0      | Sep 19, 2019 | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 1.1      | Nov 5, 2019  | Fixed AEC Reference                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 1.2      | Mar 5, 2020  | Added Control Interfaces section and updated table and<br>figure numbers accordingly<br>Sterep ALC restriction added<br>Removal register 0x13 DGAIN                                                                                                                                                                                                                                                                                                |  |  |  |
| 1.3      | May 12, 2020 | Section 5.14.1 Correction of ALC register name and value<br>Section 5.14.1.5 enriched<br>Stereo ALC Data<br>Section 5.22.3, Section 5.22.4 Digital Audio Interface<br>Timing Diagram and Timing Parameters<br>Ordering informatin dimension size change                                                                                                                                                                                            |  |  |  |
| 1.4      | Jul 22, 2020 | Booster efficiecy Set; Reg0x17[13:8];Reg0x6B[15:11]                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 1.5      | Oct 13, 2020 | Replace NAU88L24 in I2S                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 1.6      | Oct 21, 2020 | Adding register information in UVLO, Reg0x14,<br>Reg0x17, Reg0x2C, Reg0x40, Table 14                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 1.7      | Nov 20, 2020 | Adding power up and down timing diagram<br>0x6B[15:11], 0x6C[4:0] Current limit adjustment                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| 1.8      | Dec 15, 2020 | Adding minimum speaker resistance value                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 1.9      | Feb 2, 2021  | Figure 1 pin name I removal<br>Pin name description remval I<br>Shutdown mode, Standby, and idle channel mode<br>Figure 7 power up and down timing update<br>Figure 54 pin name I removal                                                                                                                                                                                                                                                          |  |  |  |
| 2.0      | Mar 11, 2021 | I2C address updated, update Figure 25-27                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 2.1      | Aug 5, 2011  | GPIO Reg0x8 description                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 2.2      | Aug 20, 2021 | Merge 3 separate tables into a single table 5   Correct Figure 32 to show channels 3/5/7 instead of 1/3/5   Remove Section 5.24.1 DSP Internal Ring Oscillator   Set DSP_OSC_ENA and DSP_MSCLK_SEL in Reg # 4   to Reserved   Clean up the table format for better clarity:   • Separate the register bits into group of 4   • Minimize subtable break across pages   • Register 60-6B: arrange in order from MSB to LSB   • Align register values |  |  |  |
| 2.3      | Feb 25, 2022 | Add package thermal information (Section 4.3)<br>Add example of register settings                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 2.4      | Apr 7, 2022  | Update MCLK block by REG 0x4                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |

### NAU83G10

| REVISION | DATE         | DESCRIPTION                                                            |
|----------|--------------|------------------------------------------------------------------------|
|          |              | Change package row name J to I, K to J                                 |
| 2.5      | May 26, 2022 | Replaced dummy cycles with note to implement 60ms delay                |
| 2.6      | Aug 8, 2022  | Reg0xd[4] description<br>Table 28                                      |
| 2.7      | Oct 27, 2022 | MCLK typo<br>Sec 5.22.1 SPI interface removal<br>Change delay timing   |
| 2.8      | Feb 1, 2023  | Update Halogen-free, RoHS-compliant and TSCA-<br>compliant description |

#### **IMPORTANT NOTICE**

Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage".

Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life.

All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton.

Please note that all data and specifications are subject to change without notice. All the trademarks of products and companies mentioned in this datasheet belong to their respective owners.