# onsemi

## High Speed 3-Channel Digital Isolator NCID9301, NCID9311

### Description

The NCID9301 and NCID9311 are galvanically isolated high-speed 3-channel digital isolator with output enable. This device supports isolated communications thereby allowing digital signals to communicate between systems without conducting ground loops or hazardous voltages.

It utilizes **onsemi's** patented galvanic off-chip capacitor isolation technology and optimized IC design to achieve high insulation and high noise immunity, characterized by high common mode rejection and power supply rejection specifications. The thick ceramic substrate yields capacitors with ~25 times the thickness of thin film on-chip capacitors and coreless transformers. The result is a combination of the electrical performance benefits that digital isolators offer with the safety reliability of a >0.5 mm insulator barrier similar to what has historically been offered by optocouplers.

The device is housed in a 16-pin wide body small outline package.

#### Features

- Off-Chip Capacitive Isolation to Achieve Reliable High Voltage Insulation
  - DTI (Distance Through Insulation):  $\geq 0.5 \text{ mm}$
  - Maximum Working Insulation Voltage: 2000 V<sub>peak</sub>
- Bi-directional Communication
- 100 kV/µs Minimum Common Mode Rejection
- 8 mm Creepage and Clearance Distance to Achieve Reliable High Voltage Insulation
- Specifications Guaranteed Over 2.5 V to 5.5 V Supply Voltage and -40°C to 125°C Extended Temperature Range
- Over Temperature Detection
- Output Enable Function (Primary and Secondary side)
- NCIV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable (Pending)
- Safety and Regulatory Approvals
  - ◆ UL1577, 5000 V<sub>RMS</sub> for 1 Minute
  - ◆ DIN EN/IEC 60747-17 (Pending)

## **Typical Applications**

- Isolated PWM Control
- Industrial Fieldbus Communications
- Microprocessor System Interface (SPI, I<sup>2</sup>C, etc.)
- Programmable Logic Control
- Isolated Data Acquisition System
- Voltage Level Translator



SOIC16 W CASE 751EN

## MARKING DIAGRAM



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 14 of this data sheet.

## **BLOCK DIAGRAM**



Figure 1. Functional Block Diagram

## **PIN CONFIGURATION**





#### **PIN DEFINITIONS**

| Name             | Pin No.<br>NCID9301 | Pin No.<br>NCID9311 | Description                            |
|------------------|---------------------|---------------------|----------------------------------------|
| V <sub>DD1</sub> | 1                   | 1                   | Power Supply, Side 1                   |
| GND1             | 2                   | 2                   | Ground Connection for V <sub>DD1</sub> |
| V <sub>INA</sub> | 3                   | 3                   | Input, Channel A                       |
| V <sub>INB</sub> | 4                   | 4                   | Input, Channel B                       |
| V <sub>INC</sub> | 5                   | 12                  | Input, Channel C                       |
| NC               | 6                   | 6                   | No Connect                             |
| EN1              | -                   | 7                   | Output Enable 1                        |
| NC               | 7                   | -                   | No Connect                             |
| GND1             | 8                   | 8                   | Ground Connection for V <sub>DD1</sub> |
| GND2             | 9                   | 9                   | Ground Connection for V <sub>DD2</sub> |
| EN2              | 10                  | 10                  | Output Enable 2                        |
| NC               | 11                  | 11                  | No Connect                             |
| V <sub>OC</sub>  | 12                  | 5                   | Output, Channel C                      |
| V <sub>OB</sub>  | 13                  | 13                  | Output, Channel B                      |
| V <sub>OA</sub>  | 14                  | 14                  | Output, Channel A                      |
| GND2             | 15                  | 15                  | Ground Connection for V <sub>DD2</sub> |
| V <sub>DD2</sub> | 16                  | 16                  | Power Supply, Side 2                   |

## **SPECIFICATIONS**

## TRUTH TABLE (Note 1)

| V <sub>INX</sub> | ENX  | V <sub>DDI</sub> | V <sub>DDO</sub> | V <sub>ox</sub>          | Comment                                                                            |
|------------------|------|------------------|------------------|--------------------------|------------------------------------------------------------------------------------|
| Н                | H/NC | Power Up         | Power Up         | н                        | Normal Operation                                                                   |
| L                | H/NC | Power Up         | Power Up         | L                        | Normal Operation                                                                   |
| NC               | H/NC | Power Up         | Power Up         | L                        | Default low                                                                        |
| Х                | L    | Power Up         | Power Up         | Hi–Z                     |                                                                                    |
| Х                | H/NC | Power Down       | Power Up         | L                        | Default low; $V_{OX}$ return to normal operation when $V_{DDI}$ change to Power Up |
| Х                | H/NC | Power Up         | Power Down       | Undetermined<br>(Note 2) | $V_{OX}$ return to normal operation when $V_{DDO}$ change to Power Up              |

VINX = Input signal of a given channel (A, B or C). EN<sub>X</sub> = Enable pin for primary or secondary side (1 or 2). V<sub>OX</sub> = Output signal of a given channel (A, B or C). V<sub>DDI</sub> = Input-side V<sub>DD</sub>. V<sub>DDO</sub> = Output-side V<sub>DD</sub>. X = Irrelevant. H = High level. L = Low level. NC = No Connection.
The outputs are in undetermined state when V<sub>DDO</sub> < V<sub>UVLO</sub>.

#### SAFETY AND INSULATION RATINGS

As per DIN EN/IEC 60747-17, this digital isolator is suitable for "safe electrical insulation" only within the safety limit data. Compliance with the safety ratings must be ensured by means of protective circuits.

| Symbol                | Parameter                                                                                                                  |                         | Min             | Тур       | Max               | Unit              |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------|-----------|-------------------|-------------------|
|                       | Installation Classifications per DIN VDE 0110/1.89                                                                         | < 150 V <sub>RMS</sub>  | -               | I–IV      | -                 |                   |
|                       | Table 1 Rated Mains Voltage                                                                                                | < 300 V <sub>RMS</sub>  | -               | I–IV      | -                 |                   |
|                       |                                                                                                                            | < 450 V <sub>RMS</sub>  | -               | I–IV      | -                 |                   |
|                       |                                                                                                                            | < 600 V <sub>RMS</sub>  | -               | I–IV      | -                 |                   |
|                       |                                                                                                                            | < 1000 V <sub>RMS</sub> | -               | I–III     | -                 |                   |
|                       | Climatic Classification                                                                                                    |                         | -               | 40/125/21 | -                 |                   |
|                       | Pollution Degree (DIN VDE 0110/1.89)                                                                                       |                         | -               | 2         | -                 |                   |
| CTI                   | Comparative Tracking Index (DIN IEC 112/VDE 0303                                                                           | B Part 1)               | 600             | -         | -                 |                   |
| V <sub>PR</sub>       | Input–to–Output Test Voltage, Method b, $V_{IORM} \times 1.8$<br>Production Test with $t_m = 1$ s, Partial Discharge < 5 p | 3750                    | -               | _         | V <sub>peak</sub> |                   |
|                       | Input–to–Output Test Voltage, Method a, $V_{IORM} \times 1.6$ and Sample Test with $t_m = 10$ s, Partial Discharge < 8     | 3200                    | -               | -         | V <sub>peak</sub> |                   |
| VIORM                 | Maximum Working Insulation Voltage                                                                                         |                         | 2000            | -         | _                 | V <sub>peak</sub> |
| VIOTM                 | Highest Allowable Over Voltage                                                                                             |                         | 8000            | -         | -                 | V <sub>peak</sub> |
| E <sub>CR</sub>       | External Creepage                                                                                                          |                         | 8.0             | -         | -                 | mm                |
| E <sub>CL</sub>       | External Clearance                                                                                                         |                         | 8.0             | -         | -                 | mm                |
| DTI                   | Insulation Thickness                                                                                                       |                         | 0.50            | -         | -                 | mm                |
| T <sub>Case</sub>     | Safety Limit Values – Maximum Values in Failure; Ca                                                                        | 150                     | -               | -         | °C                |                   |
| P <sub>S,INPUT</sub>  | Safety Limit Values – Maximum Values in Failure; Inp                                                                       | 350                     | -               | -         | mW                |                   |
| P <sub>S,OUTPUT</sub> | Safety Limit Values – Maximum Values in Failure; Ou                                                                        | itput Power             | 350             | -         | _                 | mW                |
| R <sub>IO</sub>       | Insulation Resistance at TS, V <sub>IO</sub> = 500 V                                                                       |                         | 10 <sup>9</sup> | - 1       | -                 | Ω                 |

#### **ABSOLUTE MAXIMUM RATINGS** (T<sub>A</sub> = 25°C unless otherwise specified)

| Symbol           | Parameter                                                     | Value        | Unit |
|------------------|---------------------------------------------------------------|--------------|------|
| T <sub>STG</sub> | Storage Temperature                                           | –55 to +150  | °C   |
| T <sub>OPR</sub> | Operating Temperature                                         | -40 to +125  | °C   |
| TJ               | Junction Temperature                                          | -40 to +150  | °C   |
| T <sub>SOL</sub> | Lead Solder Temperature (Refer to Reflow Temperature Profile) | 260 for 10 s | °C   |
| $V_{DD}$         | Supply Voltage (V <sub>DDx</sub> )                            | –0.5 to 6    | V    |
| V                | Voltage (V <sub>INx</sub> , V <sub>Ox</sub> , ENx)            | –0.5 to 6    | V    |
| Ι <sub>Ο</sub>   | Average Output Current                                        | 10           | mA   |
| PD               | Power Dissipation                                             | 210          | mW   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### **RECOMMENDED OPERATING RANGES**

| Symbol                            | Parameter                             | Min                  | Max                  | Unit |
|-----------------------------------|---------------------------------------|----------------------|----------------------|------|
| T <sub>A</sub>                    | Ambient Operating Temperature         | -40                  | +125                 | °C   |
| V <sub>DD1</sub> V <sub>DD2</sub> | Supply Voltage (Notes 3, 4)           | 2.5                  | 5.5                  | V    |
| V <sub>INH</sub>                  | High Level Input Voltage              | $0.7 \times V_{DDI}$ | V <sub>DDI</sub>     | V    |
| V <sub>INL</sub>                  | Low Level Input Voltage               | 0                    | $0.1 \times V_{DDI}$ | V    |
| V <sub>UVLO+</sub>                | Supply Voltage UVLO Rising Threshold  | 2.2                  | -                    | V    |
| V <sub>UVLO-</sub>                | Supply Voltage UVLO Falling Threshold | 2.0                  | -                    | V    |
| UVLO <sub>HYS</sub>               | Supply Voltage UVLO Hysteresis        | 0.1                  | -                    | V    |
| I <sub>OH</sub>                   | High Level Output Current             | -2                   | -                    | mA   |
| I <sub>OL</sub>                   | Low Level Output Current              | -                    | 2                    | mA   |
| DR                                | Signaling Rate                        | 0                    | 15                   | Mbps |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

3. During power up or down, ensure that both the input and output supply voltages reach the proper recommended operating voltages to avoid any momentary instability at the output state.

 For reliable operation at recommended operating conditions, V<sub>DD</sub> supply pins require at least a pair of external bypass capacitors, placed within 2 mm from V<sub>DD</sub> pins 1 and 16 and GND pins 2 and 15. Recommended values are 0.1 μF and 1 μF.

#### **ISOLATION CHARACTERISTICS**

Apply over all recommended conditions. All typical values are measured at T<sub>A</sub> = 25°C.

| Symbol           | Parameter                         | Conditions                                                                                                                                                            | Min  | Тур              | Max | Unit             |
|------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|-----|------------------|
| V <sub>ISO</sub> | Input-Output Isolation<br>Voltage | $\begin{array}{l} T_{A}=25^{\circ}C, \mbox{ Relative Humidity}<50\%, \\ t=1.0\mbox{ minute, } I_{I-O}\leq10\mu A,\mbox{ 50 Hz} \\ (\mbox{Notes 5, 6, 7}) \end{array}$ | 5000 | _                | _   | V <sub>RMS</sub> |
| R <sub>ISO</sub> | Isolation Resistance              | V <sub>I-O</sub> = 500 V (Note 5)                                                                                                                                     | -    | 10 <sup>11</sup> | -   |                  |
| C <sub>ISO</sub> | Isolation Capacitance             | $V_{I-O} = 0$ V, Frequency = 1.0 MHz (Note 5)                                                                                                                         | -    | 1                | -   | pF               |

5. Device is considered a two-terminal device: pins 1 to 8 are shorted together and pins 9 to 16 are shorted together.

6. 5,000 V<sub>RMS</sub> for 1-minute duration is equivalent to 6,000 V<sub>RMS</sub> for 1-second duration.

 The input-output isolation voltage is a dielectric voltage rating per UL1577. It should not be regarded as an input-output continuous voltage rating. For the continuous working voltage rating, refer to equipment-level safety specification or DIN EN/IEC 60747-17 Safety and Insulation Ratings Table on page 4.

## **ELECTRICAL CHARACTERISTICS**

Apply over all recommended conditions,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$ ,  $V_{DD1} = V_{DD2} = 2.5$  V to 5.5 V, unless otherwise specified. All typical values are measured at  $T_A = 25^{\circ}C$ .

| Symbol                | Parameter                             | Conditions                                                              | Min                  | Тур                  | Max                  | Unit  | Figure |
|-----------------------|---------------------------------------|-------------------------------------------------------------------------|----------------------|----------------------|----------------------|-------|--------|
| V <sub>OH</sub>       | High Level Output                     | $V_{DD} = 5 \text{ V}, \text{ I}_{OH} = -4 \text{ mA}$                  | 4.5                  | 4.8                  | -                    | V     | 11     |
|                       | Voltage                               | $V_{DD}$ = 3.3 V, $I_{OH}$ = -2 mA                                      | 2.9                  | 3.2                  |                      |       |        |
|                       |                                       | $V_{DD}$ = 2.5 V, $I_{OH}$ = -1 mA                                      | 2.1                  | 2.4                  |                      |       |        |
| V <sub>OL</sub>       | Low Level Output                      | V <sub>DD</sub> = 5 V, I <sub>OL</sub> = 4 mA                           | -                    | 0.1                  | 0.4                  | V     | 12     |
|                       | Voltage                               | V <sub>DD</sub> = 3.3 V, I <sub>OL</sub> = 2 mA                         |                      |                      |                      |       |        |
|                       |                                       | V <sub>DD</sub> = 2.5 V, I <sub>OL</sub> = 1 mA                         |                      |                      |                      |       |        |
| V <sub>INT+</sub>     | Rising Input Voltage<br>Threshold     |                                                                         | -                    | -                    | $0.7 \times V_{DDI}$ | V     |        |
| V <sub>INT-</sub>     | Falling Input Voltage<br>Threshold    |                                                                         | $0.1 \times V_{DDI}$ | -                    | -                    | V     |        |
| V <sub>INT(HYS)</sub> | Input Threshold Voltage<br>Hysteresis |                                                                         | $0.1 \times V_{DDI}$ | $0.2 \times V_{DDI}$ | -                    | V     |        |
| I <sub>INH</sub>      | High Level Input Current              | V <sub>IH</sub> = V <sub>DDI</sub>                                      | -                    | -                    | 1                    | μA    |        |
| I <sub>INL</sub>      | Low Level Input Current               | V <sub>IL</sub> = 0 V                                                   | -1                   | -                    | -                    | μA    |        |
| CMTI                  | Common Mode Transient<br>Immunity     | $V_{I} = V_{DDI} \text{ or } 0 \text{ V},$<br>$V_{CM} = 1500 \text{ V}$ | 100                  | 150                  | -                    | kV/μs | 16     |
| C <sub>IN</sub>       | Input Capacitance                     |                                                                         | _                    | 2                    | -                    | pF    |        |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### SUPPLY CURRENT CHARACTERISTICS

Apply over all recommended conditions,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$  unless otherwise specified. All typical values are measured at  $T_A = 25^{\circ}C$ .

| Symbol           | Parameter         | Conditions                                                           | Min | Тур  | Мах  | Unit | Figure |
|------------------|-------------------|----------------------------------------------------------------------|-----|------|------|------|--------|
| I <sub>DD1</sub> | DC Supply Current | $V_{DD} = 5 V, EN = 0/5 V,$                                          | -   | 8.6  | 11.1 | mA   |        |
| I <sub>DD2</sub> |                   | $V_{IN} = 0/5 V$                                                     |     | 9.4  | 12.1 |      |        |
| I <sub>DD1</sub> |                   | $V_{DD} = 3.3 \text{ V}, \text{EN} = 0/3.3 \text{ V},$               |     | 8.3  | 10.8 |      |        |
| I <sub>DD2</sub> |                   | V <sub>IN</sub> = 0/3.3 V                                            |     | 9.2  | 11.8 |      |        |
| I <sub>DD1</sub> |                   | $V_{DD} = 2.5 \text{ V}, \text{EN} = 0/2.5 \text{ V},$               |     | 8.2  | 10.6 |      |        |
| I <sub>DD2</sub> |                   | V <sub>IN</sub> = 0/2.5 V                                            |     | 9.2  | 11.6 |      |        |
| I <sub>DD1</sub> | AC Supply Current | $V_{DD} = 5 V, EN = 5 V,$                                            | -   | 8.5  | 11.1 | mA   | 3, 4,  |
| I <sub>DD2</sub> |                   | $C_L = 15 \text{ pF},$<br>$V_{IN} = 5 \text{ V} \text{ Square Wave}$ |     | 9.6  | 12.1 |      | 5, 6   |
| I <sub>DD1</sub> |                   | $V_{DD} = 3.3 \text{ V}, \text{EN} = 3.3 \text{ V},$                 |     | 8.5  | 10.8 |      |        |
| I <sub>DD2</sub> |                   | C <sub>L</sub> = 15 pF,<br>V <sub>IN</sub> = 3.3 V Square Wave       |     | 9.3  | 11.8 | 1    |        |
| I <sub>DD1</sub> | -                 | V <sub>DD</sub> = 2.5 V, EN = 2.5 V,                                 |     | 8.2  | 10.6 |      |        |
| I <sub>DD2</sub> | -                 | $C_L = 15 \text{ pF},$<br>V <sub>IN</sub> = 2.5 V Square Wave        |     | 9.2  | 11.6 |      |        |
| I <sub>DD1</sub> | AC Supply Current | V <sub>DD</sub> = 5 V, EN = 5 V,                                     | -   | 9.8  | 12.4 | mA   |        |
| I <sub>DD2</sub> | 10 Mbps           | C <sub>L</sub> = 15 pF,<br>V <sub>IN</sub> = 5 V Square Wave         |     | 12.0 | 14.5 |      |        |
| I <sub>DD1</sub> | -                 | V <sub>DD</sub> = 3.3 V, EN = 3.3 V,                                 | -   | 9.1  | 11.4 |      |        |
| I <sub>DD2</sub> | -                 | $C_L = 15 \text{ pF},$<br>$V_{IN} = 3.3 \text{ V}$ Square Wave       |     | 10.6 | 13.1 |      |        |
| I <sub>DD1</sub> | -                 | V <sub>DD</sub> = 2.5 V, EN = 2.5 V,                                 | -   | 8.7  | 11.1 |      |        |
| I <sub>DD2</sub> | -                 | $C_L = 15 \text{ pF},$<br>V <sub>IN</sub> = 2.5 V Square Wave        |     | 10.2 | 12.6 |      |        |
| I <sub>DD1</sub> | AC Supply Current | V <sub>DD</sub> = 5 V, EN = 5 V,                                     | -   | 10.4 | 13.0 | mA   |        |
| I <sub>DD2</sub> | 15 Mbps           | C <sub>L</sub> = 15 pF,<br>V <sub>IN</sub> = 5 V Square Wave         |     | 13.2 | 15.7 | 1    |        |
| I <sub>DD1</sub> | _                 | V <sub>DD</sub> = 3.3 V, EN = 3.3 V,                                 | -   | 9.5  | 11.8 | 1    |        |
| I <sub>DD2</sub> | -                 | C <sub>L</sub> = 15 pF,<br>V <sub>IN</sub> = 3.3 V Square Wave       |     | 11.3 | 13.8 | 1    |        |
| I <sub>DD1</sub> | -                 | V <sub>DD</sub> = 2.5 V, EN = 2.5 V,                                 | 1   | 9.0  | 11.4 | 1    |        |
| I <sub>DD2</sub> | -                 | $C_L = 15 \text{ pF},$<br>V <sub>IN</sub> = 2.5 V Square Wave        |     | 10.7 | 13.1 | -    |        |
| צטטי             |                   | TIN - 2.0 V Oqualo Wave                                              |     | 10.7 | 10.1 |      |        |

#### SWITCHING CHARACTERISTICS - NCID9301

Apply over all recommended conditions,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$  unless otherwise specified. All typical values are measured at  $T_A = 25^{\circ}C$ .

| Symbol               | Parameter                                              | Ch  | Conditions                                              | Min | Тур  | Max | Unit | Figure |
|----------------------|--------------------------------------------------------|-----|---------------------------------------------------------|-----|------|-----|------|--------|
| t <sub>PHL</sub>     | Propagation Delay to Logic Low                         | All | V <sub>DD</sub> = 5 V, C <sub>L</sub> = 15 pF           | -   | 115  | 170 | ns   | 8, 13  |
|                      | Output (Note 8)                                        |     | $V_{DD} = 3.3 \text{ V}, \text{ C}_{L} = 15 \text{ pF}$ |     |      |     |      |        |
|                      |                                                        |     | $V_{DD}$ = 2.5 V, $C_{L}$ = 15 pF                       |     |      |     |      |        |
| t <sub>PLH</sub>     | Propagation Delay to Logic High                        | All | V <sub>DD</sub> = 5 V, C <sub>L</sub> = 15 pF           | -   | 116  | 170 | ns   | 1      |
|                      | Output (Note 9)                                        |     | $V_{DD} = 3.3 \text{ V}, \text{ C}_{L} = 15 \text{ pF}$ |     |      |     |      |        |
|                      |                                                        |     | $V_{DD}$ = 2.5 V, $C_{L}$ = 15 pF                       |     |      |     |      |        |
| PWD                  | Pulse Width Distortion                                 | All | V <sub>DD</sub> = 5 V, C <sub>L</sub> = 15 pF           | -   | 26   | 70  | ns   | 1      |
|                      | │t <sub>PHL</sub> – t <sub>PLH</sub> │(Note 10)        |     | $V_{DD} = 3.3 \text{ V}, \text{ C}_{L} = 15 \text{ pF}$ |     |      |     |      |        |
|                      |                                                        |     | V <sub>DD</sub> = 2.5 V, C <sub>L</sub> = 15 pF         |     |      |     |      |        |
| t <sub>PSK(PP)</sub> | Propagation Delay Skew                                 | All | $V_{DD} = 5 V, C_{L} = 15 pF$                           | -70 | -    | 70  | ns   | 1      |
|                      | (Part to Part) (Note 11)                               |     | $V_{DD} = 3.3 \text{ V}, \text{ C}_{L} = 15 \text{ pF}$ |     |      |     |      |        |
|                      |                                                        |     | $V_{DD}$ = 2.5 V, C <sub>L</sub> = 15 pF                |     |      |     |      |        |
| t <sub>R</sub>       | Output Rise Time (10% to 90%)                          | All | $V_{DD} = 5 V, C_{L} = 15 pF$                           | -   | 3.9  | _   | ns   | 1      |
|                      |                                                        |     | $V_{DD} = 3.3 \text{ V}, \text{ C}_{L} = 15 \text{ pF}$ |     |      |     |      |        |
|                      |                                                        |     | $V_{DD}$ = 2.5 V, $C_{L}$ = 15 pF                       |     |      |     |      |        |
| t <sub>F</sub>       | Output Fall Time (90% to 10%)                          | All | $V_{DD} = 5 V, C_{L} = 15 pF$                           | -   | 2.3  | -   | ns   | 1      |
|                      |                                                        |     | $V_{DD} = 3.3 \text{ V}, \text{ C}_{L} = 15 \text{ pF}$ |     |      |     |      |        |
|                      |                                                        |     | $V_{DD}$ = 2.5 V, $C_{L}$ = 15 pF                       |     |      |     |      |        |
| t <sub>PZL</sub>     | High Impedance to Logic Low                            | All | $V_{DD}$ = 5 V, $R_L$ = 1 k $\Omega$                    | -   | 8.4  | 25  | ns   | 14     |
|                      | Output Delay (Note 12)                                 |     | $V_{DD}$ = 3.3 V, $R_L$ = 1 k $\Omega$                  |     | 10.0 |     |      |        |
|                      |                                                        |     | $V_{DD}$ = 2.5 V, $R_L$ = 1 k $\Omega$                  |     | 12.3 |     |      |        |
| t <sub>PLZ</sub>     | Logic Low to High Impedance                            | All | $V_{DD}$ = 5 V, $R_L$ = 1 k $\Omega$                    | -   | 10.8 | 25  | ns   |        |
|                      | Output Delay (Note 13)                                 |     | $V_{DD}$ = 3.3 V, $R_L$ = 1 k $\Omega$                  |     | 14.3 |     |      |        |
|                      |                                                        |     | $V_{DD}$ = 2.5 V, $R_L$ = 1 k $\Omega$                  |     | 17.5 |     |      |        |
| t <sub>PZH</sub>     | High Impedance to Logic High<br>Output Delay (Note 14) | All | $V_{DD}$ = 5 V, $R_L$ = 1 k $\Omega$                    | -   | 0.53 | 1   | μs   | 15     |
|                      | Oulput Delay (Note 14)                                 |     | $V_{DD}$ = 3.3 V, $R_L$ = 1 k $\Omega$                  |     | 0.50 |     |      |        |
|                      |                                                        |     | $V_{DD}$ = 2.5 V, $R_L$ = 1 k $\Omega$                  |     | 0.50 |     |      |        |
| t <sub>PHZ</sub>     | Logic High to High Impedance                           | All | $V_{DD}$ = 5 V, $R_L$ = 1 k $\Omega$                    | -   | 11.6 | 25  | ns   |        |
|                      | Output Delay (Note 15)                                 |     | $V_{DD}$ = 3.3 V, $R_L$ = 1 k $\Omega$                  |     | 12.9 |     |      |        |
|                      |                                                        |     | $V_{DD}$ = 2.5 V, $R_L$ = 1 k $\Omega$                  |     | 14.7 |     |      |        |

8. Propagation delay t<sub>PHL</sub> is measured from the 50% level of the falling edge of the input pulse to the 50% level of the falling edge of the V<sub>O</sub> signal.

9. Propagation delay t<sub>PLH</sub> is measured from the 50% level of the rising edge of the input pulse to the 50% level of the rising edge of the V<sub>O</sub> signal.

10. PWD is defined as  $|t_{PHL} - t_{PLH}|$  for any given device. 11. Part-to-part propagation delay skew is the difference between the measured propagation delay times of a specified channel of any two parts at identical operating conditions and equal load.

12. Enable delay tPZL is measured from the 50% level of the rising edge of the EN pulse to the 50% of the falling edge of the V<sub>O</sub> signal as it switches from high impedance state to low state.

13. Disable delay tPLZ is measured from the 50% level of the falling edge of the EN pulse to 0.5 V level of the rising edge of the VO signal as it switches from low state to high impedance state.

14. Enable delay t<sub>PZH</sub> is measured from the 50% level of the rising edge of the EN pulse to the 50% of the rising edge of the V<sub>O</sub> signal as it switches from high impedance state to high state.

15. Disable delay t<sub>PHZ</sub> is measured from the 50% level of the falling edge of the EN pulse to V<sub>OH</sub> - 0.5 V level of the falling edge of the V<sub>O</sub> signal as it switches from high state to high impedance state.

### SWITCHING CHARACTERISTICS – NCID9311

Apply over all recommended conditions,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$  unless otherwise specified. All typical values are measured at  $T_A = 25^{\circ}C$ .

| Symbol               | Parameter                                       | Ch                                                          | Conditions                                              | Min  | Тур  | Мах   | Unit | Figure    |
|----------------------|-------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------|------|------|-------|------|-----------|
| t <sub>PHL</sub>     | Propagation Delay to Logic                      | Α, Β                                                        | V <sub>DD</sub> = 5 V, C <sub>L</sub> = 15 pF           | -    | 95   | 140   | ns   | 9, 10, 13 |
|                      | Low Output (Note 8)                             |                                                             | V <sub>DD</sub> = 3.3 V, C <sub>L</sub> = 15 pF         |      |      |       |      |           |
|                      |                                                 |                                                             | V <sub>DD</sub> = 2.5 V, C <sub>L</sub> = 15 pF         |      |      |       |      |           |
|                      |                                                 | С                                                           | V <sub>DD</sub> = 5 V, C <sub>L</sub> = 15 pF           | _    | 77   | 110   | ns   |           |
|                      |                                                 |                                                             | V <sub>DD</sub> = 3.3 V, C <sub>L</sub> = 15 pF         |      |      |       |      |           |
|                      |                                                 |                                                             | V <sub>DD</sub> = 2.5 V, C <sub>L</sub> = 15 pF         |      |      |       |      |           |
| t <sub>PLH</sub>     | Propagation Delay to Logic                      | A,B                                                         | V <sub>DD</sub> = 5 V, C <sub>L</sub> = 15 pF           | -    | 96   | 140   | ns   |           |
|                      | High Output (Note 9)                            |                                                             | V <sub>DD</sub> = 3.3 V, C <sub>L</sub> = 15 pF         |      |      |       |      |           |
|                      |                                                 |                                                             | V <sub>DD</sub> = 2.5 V, C <sub>L</sub> = 15 pF         |      |      |       |      |           |
|                      |                                                 | С                                                           | V <sub>DD</sub> = 5 V, C <sub>L</sub> = 15 pF           | -    | 77   | 110   | ns   |           |
|                      |                                                 |                                                             | $V_{DD} = 3.3 \text{ V}, \text{ C}_{L} = 15 \text{ pF}$ |      |      |       |      |           |
|                      |                                                 |                                                             | $V_{DD}$ = 2.5 V, C <sub>L</sub> = 15 pF                |      |      |       |      |           |
| PWD                  | Pulse Width Distortion                          | A,B                                                         | V <sub>DD</sub> = 5 V, C <sub>L</sub> = 15 pF           | -    | 19   | 60    | ns   |           |
|                      | │t <sub>PHL</sub> – t <sub>PLH</sub> │(Note 10) |                                                             | $V_{DD} = 3.3 \text{ V}, \text{ C}_{L} = 15 \text{ pF}$ |      |      |       |      |           |
|                      |                                                 |                                                             | $V_{DD}$ = 2.5 V, C <sub>L</sub> = 15 pF                |      |      |       |      | 1         |
|                      |                                                 | С                                                           | V <sub>DD</sub> = 5 V, C <sub>L</sub> = 15 pF           | _    | 13   | 40    | ns   |           |
|                      |                                                 |                                                             | V <sub>DD</sub> = 3.3 V, C <sub>L</sub> = 15 pF         |      |      |       |      |           |
|                      |                                                 |                                                             | $V_{DD}$ = 2.5 V, C <sub>L</sub> = 15 pF                |      |      |       |      |           |
| t <sub>PSK(PP)</sub> | Propagation Delay Skew                          | All                                                         | V <sub>DD</sub> = 5 V, C <sub>L</sub> = 15 pF           | -60  | -    | 60    | ns   |           |
|                      | (Part to Part) (Note 11)                        |                                                             | $V_{DD} = 3.3 \text{ V}, \text{ C}_{L} = 15 \text{ pF}$ |      |      |       |      |           |
|                      |                                                 |                                                             | V <sub>DD</sub> = 2.5 V, C <sub>L</sub> = 15 pF         |      |      |       |      | -         |
| t <sub>R</sub>       | Output Rise Time                                | All                                                         | V <sub>DD</sub> = 5 V, C <sub>L</sub> = 15 pF           | -    | 2.7  | 2.7 – | ns   |           |
|                      | (10% to 90%)                                    |                                                             | V <sub>DD</sub> = 3.3 V, C <sub>L</sub> = 15 pF         |      |      |       |      |           |
|                      |                                                 |                                                             | V <sub>DD</sub> = 2.5 V, C <sub>L</sub> = 15 pF         |      |      |       |      |           |
| t <sub>F</sub>       | Output Fall Time                                | All                                                         | V <sub>DD</sub> = 5 V, C <sub>L</sub> = 15 pF           | _    | 2    | -     | ns   |           |
|                      | (90% to 10%)                                    |                                                             | V <sub>DD</sub> = 3.3 V, C <sub>L</sub> = 15 pF         |      |      |       |      |           |
|                      |                                                 |                                                             | V <sub>DD</sub> = 2.5 V, C <sub>L</sub> = 15 pF         |      |      |       |      |           |
| t <sub>PZL</sub>     | High Impedance to Logic                         | All                                                         | $V_{DD}$ = 5 V, $R_L$ = 1 k $\Omega$                    | -    | 8.4  | 25    | ns   | 14        |
|                      | Low Output Delay (Note 12)                      |                                                             | $V_{DD}$ = 3.3 V, $R_L$ = 1 k $\Omega$                  |      | 10.0 | 1     |      |           |
|                      |                                                 |                                                             | $V_{DD}$ = 2.5 V, $R_L$ = 1 k $\Omega$                  |      | 12.3 | 1     |      |           |
| t <sub>PLZ</sub>     | Logic Low to High Impedance                     | All                                                         | $V_{DD}$ = 5 V, $R_L$ = 1 k $\Omega$                    | -    | 10.8 | 25    | ns   | 1         |
|                      | Output Delay (Note 13)                          | $V_{DD} = 3.3 \text{ V}, \text{ R}_{L} = 1 \text{ k}\Omega$ |                                                         | 14.3 | 1    |       |      |           |
|                      |                                                 |                                                             | $V_{DD}$ = 2.5 V, $R_L$ = 1 k $\Omega$                  |      | 17.5 | .5    |      |           |
| t <sub>PZH</sub>     | High Impedance to Logic High                    | All                                                         | $V_{DD}$ = 5 V, $R_L$ = 1 k $\Omega$                    | -    | 0.53 | 1     | μs   | 15        |
|                      | Output Delay (Note 14)                          |                                                             | $V_{DD}$ = 3.3 V, R <sub>L</sub> = 1 k $\Omega$         |      | 0.50 | 1     |      |           |
|                      |                                                 |                                                             | $V_{DD}$ = 2.5 V, R <sub>L</sub> = 1 k $\Omega$         | 1    | 0.50 | 1     |      |           |
| t <sub>PHZ</sub>     | Logic High to High Impedance                    | All                                                         | $V_{DD}$ = 5 V, $R_L$ = 1 k $\Omega$                    | -    | 11.6 | 25    | ns   | 1         |
|                      | Output Delay (Note 15)                          |                                                             | $V_{DD}$ = 3.3 V, R <sub>L</sub> = 1 k $\Omega$         | 1    | 12.9 | 1     |      |           |
|                      |                                                 |                                                             | V <sub>DD</sub> = 2.5 V, R <sub>L</sub> = 1 kΩ          | _    | 14.7 | 1     |      |           |

## **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 3. NCID9301 Supply Current vs. Data Rate





Figure 5. NCID9311 Supply Current vs. Data Rate (No Load)



Figure 7. Supply Voltage UVLO Threshold vs. Ambient Temperature



Figure 4. NCID9301 Supply Current vs. Data Rate (Load = 15 pF)



Figure 6. NCID9311 Supply Current vs. Data Rate (Load = 15 pF)



Figure 8. NCID9301 Propagation Delay vs. Ambient Temperature

## TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED)



T<sub>A</sub> – Ambient Temperature (°C)

Figure 9. NCID9311 Channel A/B Propagation Delay vs. Ambient Temperature



Figure 11. High Level Output Voltage vs. Current



Figure 10. NCID9311 Channel C Propagation Delay vs. Ambient Temperature



Figure 12. Low Level Output Voltage vs. Current

## **TEST CIRCUITS**



Figure 13. V<sub>IN</sub> to V<sub>O</sub> Propagation Delay Test Circuit and Waveform



Figure 14. EN to Logic Low V<sub>O</sub> Propagation Delay Test Circuit and Waveform



Figure 15. EN to Logic High V<sub>O</sub> Propagation Delay Test Circuit and Waveform



S at 0, V\_O remain consistently low S at 1, V\_O remain consistently high S at 2, V\_O data same as V\_IN data



## **APPLICATION INFORMATION**

#### Theory of Operation

NCID9301 and NCID9311 are 3-channel digital isolators. The chip to chip galvanic isolation are provided by a pair of off-chip capacitors. Digital circuits are used for processing signals through the 0.5 mm thick isolation barrier.

Pins are trimmed internally as input or output at IO Switch. Each direction of communication between two isolated circuits are achieved by implementing a pair of Serializer/Deserializer and Manchester Encoder/Decoder functional blocks as shown in Figure 17. The Serializer circuit converts the parallel data from the IO Switch into a serial (one bit) stream and the Manchester Encoder converts this data stream into coded data making it more robust, efficient and accurate for transmission. After encoding, all inputs signals are coded as  $V_IT_X$  and transmitted across the isolation barrier via Transceiver.

The off-chip ceramic capacitors that serve both as the isolation barrier and as the medium of transmission for signal switching using On-Off keying (OOK) technique, illustrated in the transceiver block diagram in Figure 18

and Figure 19. At the transmitter side, the  $V_I T_X$  input logic state is modulated with a high frequency carrier signal. The resulting signal is amplified and transmitted to the isolation barrier. The receiver side detects the barrier signal and demodulates it using an envelope detection technique and output  $V_O R_X$ .

The output signal of the transceiver  $V_OR_X$  will go to the Manchester Decoder. This decoder is used along with the receiver to recover the original data from the coded form and the Deserializer converts the serial stream back to the original, parallel data and redistributed back to the corresponding output pins. Both the Serializer/Deserializer and Manchester Encoder/Decoder are functional blocks on the transmitting and receiving chips.

The output enable pin EN controls the impedance of the  $V_{OX}$ . When EN is at LOW, output  $V_{OX}$  is set to high impedance state. The  $V_{OX}$  will only follow the  $V_{INX}$  when EN is set to HIGH.  $V_{OX}$  is at default state LOW when the power supply at the transmitter side is turned off or the input  $V_{INX}$  is disconnected.





Figure 18. Block Diagram of Transceiver

Figure 19. On-Off Keying Modulation Signals

#### Layout Recommendation

Layout of the digital circuits relies on good suppression of unwanted noise and electromagnetic interference. It is recommended to use 4–layer FR4 PCB, with ground plane below the components, power plane below the ground plane, signal lines and power fill on top, and signal lines and ground fill at the bottom as shown in Figure 20. The alternating polarities of the layers creates interplane capacitances that aids the bypass capacitors required for reliable operation at digital switching rates.

In the layout with digital isolators, it is required that the isolated circuits have separate ground and power planes. The section below the device should be clear with no power, ground or signal traces. Maintain a gap equal to or greater than the specified minimum creepage clearance of the device package.

It is highly advised to connect at least a pair of low ESR supply bypass capacitors, placed within 2 mm from the

power supply pins 1 and 16 and ground pins 2 and 15 as shown in Figure 21. Recommended values are 1  $\mu$ F and 0.1  $\mu$ F, respectively. Place them between the V<sub>DD</sub> pins of the device and the via to the power planes, with the higher frequency, lower value capacitor closer to the device pins. Directly connect the device ground pins 2, 8, 9 and 15 by via to their corresponding ground planes.

#### **Over Temperature Detection**

ISOLATION

BARRIER SIGNAL

V<sub>O</sub>R<sub>x</sub>

NCID9301 and NCID9311 have built-in Over Temperature Detection (OTD) feature that protects the IC from thermal damage. The output pins will automatically switch to default state when the ambient temperature exceeds the maximum junction temperature at threshold of approximately 160°C. The device will return to normal operation when the temperature decreases approximately 20°C below the OTD threshold.



#### Figure 21. Placement of Bypass Capacitors

#### **ORDERING INFORMATION**

| Part Number           | Grade      | Package  | Shipping <sup>†</sup> |
|-----------------------|------------|----------|-----------------------|
| NCID9301              | Industrial | SOIC16 W | 50 Units / Tube       |
| NCID9301R2            | Industrial | SOIC16 W | 750 / Tape & Reel     |
| NCID9311              | Industrial | SOIC16 W | 50 Units / Tube       |
| NCID9311R2            | Industrial | SOIC16 W | 750 / Tape & Reel     |
| NCIV9301* (pending)   | Automotive | SOIC16 W | 50 Units / Tube       |
| NCIV9301R2* (pending) | Automotive | SOIC16 W | 750 / Tape & Reel     |
| NCIV9311* (pending)   | Automotive | SOIC16 W | 50 Units / Tube       |
| NCIV9311R2* (pending) | Automotive | SOIC16 W | 750 / Tape & Reel     |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*NCIV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

## onsemi



onsemi and OTISETII are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>