# NOCAP™, Pop-Free, 3 V<sub>RMS</sub> Audio Line Driver with Adjustable Gain

The NCS2632 is a pop –free stereo line driver . It uses ON Semiconductor's patented NOCAP technology which allows the elimination of the external DC –blocking capacitors by providing ground–referenced outputs through the generation of an internal negative supply rail. The device can drive 3  $V_{RMS}$  into a 600  $\Omega$  load at 5 V power supply . By eliminating the two external heavy coupling capacitors, the NOCAP approach of fers significant space and cost savings compared to similar audio solutions.

The NCS2632 has differential inputs and is available with an external adjustable gain ranging from  $\pm 1~\text{V/V}$  to  $\pm 10~\text{V/V}$ . The gain is adjusted with external resistors. The device can also be configured as a 2nd order low pass filter to complement DAC's and SOC converters. In addition to the NOCAP architecture, it contains specific circuitry to prevent "Pop & Click" noise from occurring during Enable / Shutdown transitions. The Signal-to-Noise Ratio reaches 105 dB, offering high fidelity audio sound. The NCS2632 exhibits a high power supply rejection with a typical value of 90 dB. This device also features an Under–Voltage Protection (UVP) function which can be adjusted using an external resistor bridge. The device is available in a TSSOP–14 package.

### **Features**

- NOCAP
  - Eliminates Pop/Clicks
  - Eliminates Output DC-Blocking Capacitors Provides Flat Frequency Response 20 Hz – 20 kHz
- Supply Voltage from 2.2 V to 5.5 V
- Low Noise and THD
  - ◆ SNR = 105 dB
  - $\bullet~$  Typical  $V_n$  at 8  $\mu Vrms,$  A–Weighted
  - THD+N < 0.001% at 1 kHz
- Output Voltage into 600 Ω Load
  - ullet 2  $V_{RMS}$  with 3.3 V Supply Voltage
  - $\bullet~3~V_{RMS}$  with 5 V Supply Voltage
- Adjustable Gain from  $\pm 1 \text{ V/V}$  to  $\pm 10 \text{ V/V}$
- Differential Input
- High PSRR: 90 dB
- External Under-Voltage Detection Function
- Enhanced Pop & Click Suppression Function
- Offset Voltage  $\leq \pm 400 \,\mu\text{V}$



### ON Semiconductor®

http://onsemi.com



## TSSOP-14 CASE 948G

MARKING

A = Assembly Location

L = Wafer Lot

Y = Year

W = Work Week

= Pb-Free Package

(\*Note: Microdot may be in either location)

### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 13 of this data sheet.

- Outputs pass ±8 kV contact discharge according to IEC61000-4-2 under application conditions
- Available in a TSSOP-14 package
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

## **Applications**

- Set-Top Boxes
- PDP / LCD TV
- Blu-ray<sup>TM</sup> Player, DVD Players
- Home Theater in a Box
- Laptops, Notebook PCs

<sup>\*</sup>For additional marking information, refer to Application Note AND8473/D.



Figure 1. NCS2632, Simplified Block Diagram



Figure 2. NCS2632, Pinout

### PIN FUNCTION AND DESCRIPTION

| Pin | Name | Туре   | Description                                                                                 |
|-----|------|--------|---------------------------------------------------------------------------------------------|
| 1   | INRP | Input  | Right channel positive input                                                                |
| 2   | INRM | Input  | Right channel negative input                                                                |
| 3   | OUTR | Output | Right channel output                                                                        |
| 4   | AGND | Ground | Analog ground. Connect to PGND                                                              |
| 5   | EN   | Input  | Enable pin. Active High                                                                     |
| 6   | VSS  | Power  | Negative rail output. Connected to ground through 1 μF low ESR ceramic reservoir capacitor. |
| 7   | CN   | -      | Flying capacitor Negative terminal. Connected to CP through 1 μF low ESR ceramic capacitor. |
| 8   | CP   | -      | Flying capacitor Positive terminal. Connected to CN through 1 μF low ESR ceramic capacitor. |
| 9   | VDD  | Power  | Power Supply Input                                                                          |
| 10  | PGND | Ground | Power ground                                                                                |
| 11  | UVP  | Input  | Under-voltage detection pin.                                                                |
| 12  | OUTL | Output | Left Channel Output                                                                         |
| 13  | INLM | Input  | Left channel negative input                                                                 |
| 14  | INLP | Input  | Left channel positive input                                                                 |

## ABSOLUTE MAXIMUM RATINGS (Note 1)

| Parameter                                              | s  | ymbol                                 | Value                        | Unit |
|--------------------------------------------------------|----|---------------------------------------|------------------------------|------|
| Supply Voltage, VDD to GND                             |    | $V_{DD}$                              | -0.3 to 5.5                  | V    |
| Input Voltage                                          |    | V <sub>I</sub>                        | Vss – 0.3 to VDD + 0.3       | V    |
| Minimum Load Impedance                                 |    | $R_L$                                 | >600                         | Ω    |
| Logic Pin Voltage (EN)                                 |    |                                       | -0.3 to V <sub>DD</sub> +0.3 | V    |
| Maximum Junction Temperature                           | 7  | J <sub>(max)</sub>                    | -40 to 150                   | °C   |
| Storage Temperature Range                              |    | T <sub>STG</sub>                      | -40 to 150                   | °C   |
| ESD Capability (Note 2) Human Body Model Machine Model | E: | SD <sub>HBM</sub><br>SD <sub>MM</sub> | 2000<br>200                  | V    |
| Latch-up Current (Note 3)                              |    | I <sub>LU</sub>                       | 100                          | mA   |
| Moisture Sensitivity Level (Note 4)                    |    | MSL                                   | Level 1                      |      |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only . Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.

2. This device series incorporates ESD protection and is tested by the following methods:

- - ESD Human Body Model tested per AEC-Q100-002 (JEDEC standard: JESD22-A114) ESD Machine Model tested per AEC-Q100-003 (JEDEC standard: JESD22-A115)
- 3. Latch-up Current tested per JEDEC standard: JESD78
- 4. Moisture Sensitivity Level tested per IPC/JEDEC standard: J-STD-020A

### THERMAL CHARACTERISTICS

| Parameter                                                 | Symbol        | Value | Unit |
|-----------------------------------------------------------|---------------|-------|------|
| Junction-to-Ambient Thermal Resistance, TSSOP-14 (Note 5) | $\theta_{JA}$ | 115   | °C/W |

5. Values based on copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness and FR4 PCB substrate.

### RECOMMENDED OPERATING CONDITIONS

| Parameter                                   | Symbol               | Min | Тур | Max | Unit |
|---------------------------------------------|----------------------|-----|-----|-----|------|
| Supply Voltage with UVP connected to Ground | $V_{DD}$             | 2.2 | 3.3 | 5.5 | V    |
| High-Level Input Voltage                    | V <sub>IH</sub> (EN) | 1.2 |     |     | V    |
| Low-Level Input Voltage                     | V <sub>IL</sub> (EN) |     |     | 0.4 | V    |
| Ambient Temperature                         | T <sub>A</sub>       | -40 |     | 85  | °C   |

# **ELECTRICAL CHARACTERISTICS**, $T_A = 25^{\circ}C$ (unless otherwise noted)

| Parameter                                   | Symbol           | Test Conditions                                         | Min | Тур  | Max | Unit |
|---------------------------------------------|------------------|---------------------------------------------------------|-----|------|-----|------|
| Output Offset Voltage                       | V <sub>OS</sub>  | VDD = 2.5 V to 5 V, Voltage follower – gain = 1         |     | 100  | 400 | μV   |
| High-Level Input Current (EN)               | I <sub>IH</sub>  | V <sub>DD</sub> = 5 V, V <sub>I</sub> = V <sub>DD</sub> |     |      | 100 | nA   |
| Low-Level Input Current (EN)                | I <sub>IL</sub>  | VDD = 5 V, VI = 0 V                                     |     |      | 100 | nA   |
| Supply Current                              | I <sub>DD</sub>  | VDD = 2.2 V, No load, EN = VDD                          |     | 7    | 11  | mA   |
|                                             |                  | VDD = 5.5 V, No load, EN = VDD                          |     | 8    | 11  | mA   |
|                                             |                  | Shutdown mode, V <sub>DD</sub> = 2.2 V to 5.5 V         |     | 60   | 500 | nA   |
| Under-Voltage Protection (UVP)<br>Threshold | V <sub>UVP</sub> |                                                         |     | 1.25 |     | V    |
| UVP Internal Hysteresis Current Source      | I <sub>HYS</sub> |                                                         |     | 5    |     | μΑ   |
| Charge Pump Frequency                       | f <sub>cp</sub>  |                                                         |     | 400  |     | kHz  |

## **OPERATING CHARACTERISTICS**

 $V_{DD}=3.3~V,~T_{A}=25^{\circ}C,~R_{L}=2.5~k\Omega,~C_{VSS}=1~\mu\text{F},~C_{IN}=10~\mu\text{F},~R_{IN}=10~k\Omega,~R_{fb}=20~k\Omega~\text{(unless otherwise noted)}$ 

| Parameter                            | Symbol           | Test Conditions                                             | Min  | Тур   | Max | Unit  |
|--------------------------------------|------------------|-------------------------------------------------------------|------|-------|-----|-------|
|                                      | V <sub>O</sub>   | THD = 1%, V <sub>DD</sub> = 3.3 V, f = 1 kHz                | 2.05 |       |     | Vrms  |
| Output Voltage (Outputs In Phase)    |                  | THD = 1%, V <sub>DD</sub> = 5 V, f = 1 kHz                  | 3.05 |       |     |       |
|                                      |                  | THD = 1%, $V_{DD}$ = 5 V, f = 1 kHz, $R_L$ = 100 k $\Omega$ | 3.1  |       |     |       |
| Total Harmonic Distortion plus Noise | THD+N            | V <sub>O</sub> = 2 Vrms, f = 1 kHz                          |      | 0.001 |     | %     |
|                                      |                  | V <sub>O</sub> = 2 Vrms, f = 10 kHz                         |      | 0.001 |     | %     |
| Power Supply Rejection               | PSRR             | V <sub>DD</sub> = 2.5 V to 5 V                              |      | 90    |     | dB    |
| Crosstalk                            | XTALK            | V <sub>O</sub> = 2 Vrms, f = 1 kHz                          |      | -120  |     | dB    |
| Output Current Limit                 | lo               | V <sub>DD</sub> = 3.3 V                                     |      | 21    |     | mA    |
| Input Resistor Range (Note 6)        | R <sub>IN</sub>  |                                                             | 1    | 10    | 47  | kΩ    |
| Feedback Resistor Range (Note 6)     | R <sub>fb</sub>  |                                                             | 4.7  | 20    | 100 | kΩ    |
| Maximum Capacitive Load (Note 6)     | C <sub>OUT</sub> |                                                             |      | 220   |     | pF    |
| Noise Output Voltage                 | V <sub>N</sub>   | A-weighted                                                  |      | 8     |     | μVrms |
| Signal to Noise Ratio                | SNR              | V <sub>O</sub> = 2 Vrms, THD + N = 0.1% A-weighted filter   |      | 105   |     | dB    |

<sup>6.</sup> Guaranteed by design.

# **TYPICAL CHARACTERISTICS**



V<sub>OUT</sub> (V) Figure 5. THD+N vs. Output Voltage over Supply,  $R_L$  = 2.5  $k\Omega$ , f = 1 kHz

0.1

0.001

0.0001

0.1

0.01

Supply,  $R_L = 600 \Omega$ , f = 1 kHz0.1  $V_{DD} = 5 \text{ V}, V_{OUT} = 3 \text{ V}$  $V_{DD} = 3.3 \text{ V}, V_{OUT} = 2.2 \text{ V}$  $V_{DD} = 5 \text{ V}, V_{OUT} = 3.3 \text{ V}$ 0.01 (%) N+QHL 0.001

0.01

0.1

V<sub>OUT</sub> (V)

Figure 6. THD+N vs. Output Voltage over

10

20,000

0.001

0.0001

10

 $V_{DD} = 3.3 \text{ V}, V_{OUT} = 2 \text{ V}$  $V_{DD} = 2.2 \text{ V}, V_{OUT} = 1.4 \text{ V}$ 0.01 THD+N (%) 0.001 0.0001 20 2000 20,000 200 FREQUENCY (Hz)

Figure 7. THD+N vs. Frequency,  $R_L = 2.5 \text{ k}\Omega$ 

FREQUENCY (Hz) Figure 8. THD+N vs. Frequency,  $R_L$  = 600  $\Omega$ 

2000

0.0001

20

## **TYPICAL CHARACTERISTICS**

 $V_{DD} = 3.3 \text{ V, } T_{A} = 25^{\circ}\text{C, } R_{L} = 2.5 \text{ k}\Omega, C_{VSS} = 1 \text{ }\mu\text{F, } C_{IN} = 10 \text{ }\mu\text{F, } R_{IN} = 10 \text{ }k\Omega, R_{fb} = 20 \text{ }k\Omega \text{ (unless otherwise noted)}$ 



Figure 13. Signal-to-Noise Ratio vs. Frequency, R<sub>L</sub> = 2.5  $k\Omega$ 

Figure 14. Power Supply Rejection Ratio vs. Frequency,  $R_L$  = 2.5  $k\Omega$ 

### **TYPICAL CHARACTERISTICS**

 $V_{DD}=3.3~V, T_{A}=25^{\circ}C,~R_{L}=2.5~k\Omega,~C_{VSS}=1~\mu\text{F}, C_{IN}=10~\mu\text{F},~R_{IN}=10~k\Omega,~R_{fb}=20~k\Omega~(unless~otherwise~noted)$ 

Vss (V)



5 4 3 2 1 0 -50 -25 0 25 50 75 100 125 TEMPERATURE (°C)

Figure 15. Quiescent Current vs. Temperature, No Load,  $V_i = 0$  V, EN = High

Figure 16. V<sub>SS</sub> vs. Temperature





Figure 17. Startup Turn–On Time, R  $_L$  = 2.5 k  $\!\Omega,$  V  $_{DD}$  = 5 V

Figure 18. Shutdown Turn–Off Time,  $R_L = 2.5 \; k\Omega, \, V_{DD} = 5 \; V \label{eq:RL}$ 





Figure 19. Startup Turn–On Time, R<sub>L</sub> = 2.5 k $\Omega$ , V<sub>DD</sub> = 3.3 V

Figure 20. Shutdown Turn-Off Time,  $R_L = 2.5 \; k\Omega, \, V_{DD} = 3.3 \; V$ 

### APPLICATION INFORMATION

### **DESCRIPTION**

The NCS2632 is a stereo line driver with a NOCAP architecture. This architecture eliminates the need to use two large, external capacitors required by conventional audio line driver applications. The NCS2632 is basically composed of two true ground amplifiers with internal power supply rail, one UVP —circuit block, and short —circuit protection. The gain of the NCS2632 can be adjusted with two external resistors.

The NOCAP approach is a patented architecture that requires only two 1  $\,\mu F$  low ESR ceramic capacitors (fly capacitor and reservoir capacitor). It generates a symmetrical positive and negative voltage and it allows he output of the amplifiers to be biased around the ground (Te Ground).

The NCS2632 includes a special circuitry for eliminating any pop and click noise during turn and turn of time. This circuitry combined with the true ground output architecture and a trimmed output offset voltage makes the elimination of pop and click particularly efficient.

# UNDER-VOLTAGE PROTECTION (UVP) PIN MANAGEMENT

The UVP pin can be used to shut down the audio line driver by monitoring the board's main power supply. Then the line driver can be shut down before upstream devices disable, contributing this way to eliminate potential source of pop noise.

The device shuts down when the UVP voltage goes below 1.25 V typically. To monitor the lower main power supply limit, an external voltage divider constituted with three resistors, RUP, RDW and RHYS is used (Figure 21). Resistors values have to be chosen based on the requested power supply shutdown threshold and hysteresisfor a given application. It is recommended to have RHYS >> RDW // RUP. RHYS is optional in the case where hysteresis is not necessary.



Figure 21. Voltage Divider Connected to UVP for Power Supply Monitoring

When the resistor divider is connected to the pin UVP as shown in Figure 21, the UVP pin voltage is a function of PVDD and I<sub>HYS</sub> according to the below equation:

$$V_{UVP} = PVDD \times \frac{RDW}{RDW + RUP} + \left(RHYS \times \frac{RDW \times RUP}{RDW + RUP}\right) \times I_{HYS}$$
 (eq. 1)

With  $V_{UVPth}$  = 1.25 V and  $I_{HYS}$  = 5  $\mu A$ 

This gives a PVDD Shutdown threshold.

PVDD Shutdown Threshold:

$$PVDD_{SD} = V_{UVPth} \times \frac{RDW + RUP}{RDW} - I_{HYS} \times \left(RHYS + \frac{RDW \times RUP}{RDW + RUP}\right) \times \frac{RDW + RUP}{RDW}$$
 (eq. 2)

Simplified PVDD Shutdown threshold assuming RHYS >> RDW // RUP:

$$PVDD_{SD} = \left(V_{UVPth} - I_{HYS} \times RHYS\right) \times \frac{RDW + RUP}{RDW}$$
 (eq. 3)

The PVDD Startup threshold is given by the below equation.

**PVDD Hysteresis:** 

$$PVDD_{UP} = V_{UVPth} \times \frac{RDW + RUP}{RDW}$$
 (eq. 4)

The hysteresis component is:

**PVDD Hysteresis**:

$$\begin{split} \Delta \text{PVDD} &= \text{V}_{\text{HYS}} = \text{I}_{\text{HYS}} \times \left( \text{RHYS} + \frac{\text{RDW} \times \text{RUP}}{\text{RDW} + \text{RUP}} \right) \times \frac{\text{RDW} + \text{RUP}}{\text{RDW}} \\ &= \text{I}_{\text{HYS}} \times \left( \text{RHYS} + \frac{\text{RDW} \times \text{RUP}}{\text{RDW}} + \text{RUP} \right) \times \frac{\text{PVDD}_{\text{UP}}}{\text{V}_{\text{LIVPth}}} \end{split} \tag{eq. 5}$$

Simplified PVDD Hysteresis assuming RYS >> RDW // RUP:

$$\Delta PVDD = V_{HYS} = I_{HYS} \times RHYS \times \frac{RDW + RUP}{RDW} = I_{HYS} \times RYS \times \frac{PVDD_{UP}}{V_{UVDHD}}$$
 (eq. 6)

For a given PVDD threshold RUP will be a function of RDW.

RUP and RDW:

$$RUP = \left(\frac{PVDD_{UP}}{V_{LIVPth}} - 1\right) \times RDW$$
 (eq. 7)

According to Equation 6, assuming RHYS >> RDW // RUP, and for a given hysteresis  $V_{HYS}$  and PVDD threshold, RHYS is: RHYS

$$RHYS = \frac{V_{HYS} \times V_{UVPth}}{I_{HYS} \times PVDD_{UP}} = \frac{1.25 \times V_{HYS}}{5 \,\mu A \times PVDD_{UP}}$$
 (eq. 8)

For example, to get  $PVDD_{SD} = 2.5 \text{ V}$  and 0.625 V hysteresis,

Power Divider Resistors have to be: RUP = 1.5 k $\Omega$ , RDW = 1 k $\Omega$  and RHYS = 51 k $\Omega$ 

# GAIN SETTING RESISTOR SELECTION ( $R_{\text{IN}}$ and $R_{\text{FB}}$ )

 $R_{\rm IN}$  and  $R_{\rm FB}$  set the closed-loop gain of the amplifier The resistor values have to be chosen so that amplifier stability is preserved. A low gain configuration (close to 1) minimizes the THD + noise values and maximizes the signal to noise ratio.

A closed-loop gain in the range of 1 to 10 is recommended to optimize overall system performance.

Selecting values that are too low requires a relatively  $\lg \varepsilon$  input ac-coupling capacitor,  $C_{IN}$ . Selecting values that are too high increases the overall noise of the amplifier.



Figure 22. Differential Input Gain Configuration



Figure 23. Inverting Gain Configuration



Figure 24. Non-Inverting Gain Configuration

**Table 1. RECOMMENDED RESISTOR VALUES** 

| Input Resistor Val-<br>ue, R <sub>IN</sub> | Feedback Resistor Val-<br>ue, R <sub>FB</sub> | Differential Input Gain | Inverting Input Gain | Non Inverting Input<br>Gain |
|--------------------------------------------|-----------------------------------------------|-------------------------|----------------------|-----------------------------|
| 22 kΩ                                      | 22 kΩ                                         | 1.0 V/V                 | -1.0 V/V             | 2.0 V/V                     |
| 22 kΩ                                      | 33 kΩ                                         | 1.5 V/V                 | −1.5 V/V             | 2.5 V/V                     |
| 33 kΩ                                      | 68 kΩ                                         | 2.06 V/V                | -2.06 V/V            | 3.1 V/V                     |
| 10 kΩ                                      | 100 kΩ                                        | 10.0 V/V                | -10.0 V/V            | 11.0 V/V                    |

### **INPUT CAPACITOR**

The input coupling capacitor blocks the DC voltage at the amplifier input terminal. This capacitor creates a high–pass filter with  $R_{IN}$ . The size of the capacitor must be lar ge enough to couple at low frequencies without severe attenuation in the audio bandwidth (20 Hz – 20 kHz).

The cut off frequency for the input high-pass filter is:

$$f_{c} = \frac{1}{2\pi R_{in}C_{in}}$$
 (eq. 12)

A  $f_c$  < 20 Hz is recommended.

### **CHARGE PUMP CAPACITOR SELECTION**

It is recommended to use ceramic capacitors with low ESR for better performances. X5R or X7R capacitors are recommended. The flying capacitor C  $_{fly}$  (1  $\mu F$ ) serves to transfer char ge during the generation of the negative voltage. The VSS reservoir capacitor  $C_{VSS}$  must be equal at least to the  $C_{fly}$  capacitor to allow maximum charge transfer. The 1  $\mu F$  capacitors have to be connected as close as possible to the corresponding pins.

Lower value capacitors can be used but the device may not operate to specifications.

### **POWER SUPPLY DECOUPLING CAPACITORS**

The NCS2632 is a True Ground amplifier that requires an adequate decoupling capacitor on VDD to reduce noise and

THD+N. Use a X5R / X7R ceramic capacitor and place it close to the VDD pin. A value of  $1\mu F$  is recommended. For filtering lower frequency noise signals, a  $10~\mu F$  or greater capacitor placed near the audio power amplifier would also help.

### **SHUTDOWN FUNCTION**

The device enters shutdown mode when Enable signal is low. During the shutdown mode, the internal charge pump is shut down, and the DC quiescent current of the circuit does not exceed 500 nA. The output is pulled to ground through a low output impedance of about 40 ohms.

## USING THE NCS2632 AS A 2<sup>nd</sup> ORDER FILTER

Audio DACs can require an external low-pass filter to remove out-of-band noise. This is possible with the NCS2632, which can be used as a standard Operational Amplifier with the advantage of better performances including "pop & click" noise behavior.

Single-ended and differential topologies can be implemented. In Figures 25 and 26, a Multiple-FeedBack (MFB) topoplogy, with differential inputs and single-ended inputs is shown. The two topologies use AC-Coupling capacitors ( $C_{\rm IN}$ ) to block the DC-signal component coming from the source; they contribute to reducing the output offset voltage.



Figure 25. 2nd Order Active Low Pass Filter - Differential Input



Figure 26. 2nd Order Active Low Pass Filter - Inverting Input

### INITIALIZATION AND POP-FREE POWER UP/DOWN

For an on/off/on power sequence, VDD is required to be ramped down to 0 V before ramping back up for power on (shown in Figure 27). This ensures that the NCS2632 internal circuits are properly initialized to guarantee an optimal output.

Pop-free power-up/-down is ensured by keeping EN (Enable pin) low during power supply ramp-up or ramp-down. The EN pin should be kept low until the input ac-coupling capacitors are fully char ged before asserting the EN pin high; this way , proper pre-charge of the ac-coupling is performed, and pop-free power -up is achieved. Figure 27 illustrates the preferred sequence.



Figure 27. Initialization and Power Up/Down Sequence

## **CAPACITIVE LOAD**

The NCS2632 has the ability to drive a high capacitive load up to 220 pF directly . Higher capacitive loads can be accepted by adding a series resistor of  $10\ \Omega$  or larger.

### **ESD PERFORMANCE**

From the system level perspective, the outputs of the NCS2632 are rated to Level 4 of the IEC61000–4–2 ESD standard. Using the contact discharge method, the outputs pass a  $\pm 8$  kV discharge with an RC network of R = 33 ohms and C = 1 nF at each output to simulate the application environment.

## **APPLICATION SCHEMATIC**



 $\text{R1} = \text{R2} = \text{R3} = 5.6 \text{ k}\Omega, \, \text{C1} = 100 \text{ nF}, \, \text{C2} = 470 \text{ pF}, \, \text{C3} = 220 \text{ pF}$ 

Figure 28. Application Schematic

## **ORDERING INFORMATION**

| Device        | Package               | Shipping <sup>†</sup> |
|---------------|-----------------------|-----------------------|
| NCS2632DTBR2G | TSSOP-14<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### PACKAGE DIMENSIONS

### TSSOP-14 CASE 948G **ISSUE B**



#### NOTES:

- DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.

- ANSI Y14-3M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.

  4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.

  5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION ALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.

  6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

  7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN   | IETERS | INCHES    |       |  |
|-----|----------|--------|-----------|-------|--|
| DIM | MIN      | MAX    | MIN       | MAX   |  |
| Α   | 4.90     | 5.10   | 0.193     | 0.200 |  |
| В   | 4.30     | 4.50   | 0.169     | 0.177 |  |
| С   |          | 1.20   |           | 0.047 |  |
| D   | 0.05     | 0.15   | 0.002     | 0.006 |  |
| F   | 0.50     | 0.75   | 0.020     | 0.030 |  |
| G   | 0.65     | BSC    | 0.026 BSC |       |  |
| Н   | 0.50     | 0.60   | 0.020     | 0.024 |  |
| J   | 0.09     | 0.20   | 0.004     | 0.008 |  |
| J1  | 0.09     | 0.16   | 0.004     | 0.006 |  |
| Κ   | 0.19     | 0.30   | 0.007     | 0.012 |  |
| K1  | 0.19     | 0.25   | 0.007     | 0.010 |  |
| L   | 6.40 BSC |        | 0.252     | BSC   |  |
| М   | 0 °      | 8 °    | 0 °       | 8 °   |  |

### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

NOCAP is a trademark of Semiconductor Components Industries, LLC (SCILLC). Blu-ray and Blu-ray Disc are trademarks of Blu-ray Disc Association.

ON Semi conductor and the registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems instended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportun

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA
Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada
Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada
Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative