

#### QUARTZ CRYSTAL OSCILLATOR

#### GENERAL DESCRIPTION

The NJU6321 series is a C-MOS quartz crystal oscillator which consists of an oscillation amplifier, 3-stage divider, output frequency selector and 3-state output buffer.

The oscillation frequency is as wide as up to 50MHz and the symmetry of 45-55% is realized over full oscillation frequency range.

The oscillation amplifier incorporates feed-back resistance and oscillation capacitors(Cg, Cd), therefore, it requires no external component except quartz crystal.

The 3-stage divider outputs  $f_0$ ,  $f_0/2$ ,  $f_0/4$  and  $f_0/8$ to the output frequency selector and it determined one output frequency according to the combination of two input-signal.

The 3-state output buffer is C-MOS compatible and capable of 10 LSTTL driving.

#### **PACKAGE OUTLINE**





NJU6321XC

N.III6321XF

#### PIN CONFIGURATION/PAD LOCATION

|          |                                       |        | CONT              | 8   V <sub>DD</sub> |
|----------|---------------------------------------|--------|-------------------|---------------------|
| CONT     |                                       | 8 Vnn  | ==  '             |                     |
| XT       | 2                                     | 2 XT   | <del>X</del> T□ 2 | 7 DXT               |
| IN1      | 3                                     | 6 IN2  | IN1 ☐ 3           | 6 🗖 IN2             |
| $v_{ss}$ | 4                                     | 5 Four | Vss 🗖 4           | 5 <u>—</u> Fоит     |
|          | · · · · · · · · · · · · · · · · · · · |        | 1554              |                     |

#### **■** FEATURES

Operating Voltage -- 3.0~6.0V

Maximum Oscillation Frequency -- 50MHz

Low Operating Current

-- LSTTL 10 High Fan-out

3-state Output Buffer

 Selected Frequency Output (mask option) Only one frequency out of  $f_0$ ,  $f_0/2$ ,  $f_0/4$ and fo/8 output

Oscillation Capacitors Cg and Cd on-chip

Oscillation and/or Output Stand-by Function

-- CHIP/EMP 8 Package Outline

C-MOS Technology

# ■ COORDINATES

Unit: um

| No.                             | PAD                             | Х                                                | Υ                                                    |
|---------------------------------|---------------------------------|--------------------------------------------------|------------------------------------------------------|
| 1<br>2<br>3<br>4<br>5<br>6<br>7 | CONT XT IN1 Vss Fout IN2 XT VDD | 165<br>165<br>165<br>165<br>1113<br>1113<br>1113 | 651<br>484<br>317<br>149<br>149<br>317<br>484<br>651 |

Chip Size

: 1.28 X 0.8mm Chip Thickness : 400 µm±30 µm

#### ■ LINE-UP TABLE

| Type No. | Cg   | Cd   | Osc. Stop (Tr) |
|----------|------|------|----------------|
| NJU6321A | 21pF | 23pF | Yes            |
| NJU6321P | NO   | NO   | NO             |



# BLOCK DIAGRAM



(Note) Oscillation Stop Function is available only for NJU6321A. NJU6321P has only output stand-by function.

# **■ TERMINAL DESCRIPTION**

| NO.    | SYMBOL                         | F U N C T I O N                                                                                                                                                                                |  |  |  |
|--------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1      | <del>CONT</del>                | Oscillation Stop Control and Divider Reset  TONT  H Output either one frequency from fo, fo/2, fo/4, and fo/8  L Output High Impedance and Divider Reset In the NJU6321A also oscillation stop |  |  |  |
| 2<br>7 | XT<br>XT                       | Quartz Crystal Connecting Terminals                                                                                                                                                            |  |  |  |
| 8      | $V_{\scriptscriptstyle  m DD}$ | + 5V                                                                                                                                                                                           |  |  |  |
| 3      | IN1<br>IN2                     | 3-State <u>Divider Outputs selected by IN1 and IN2</u>   IN1                                                                                                                                   |  |  |  |
| 5      | Four                           | Output either one frequency from $f_0$ , $f_0/2$ , $f_0/4$ , and $f_0/8$                                                                                                                       |  |  |  |
| 4      | Vss                            | GND                                                                                                                                                                                            |  |  |  |



# ■ ABSOLUTE MAXIMUM RATINGS

( Ta=25℃ )

| PARAMETER                   | SYMBOL      | RATINGS                     | UNIT |
|-----------------------------|-------------|-----------------------------|------|
| Supply Voltage              | <b>V</b> DD | -0.5 <b>~</b> +7.0          | V    |
| Input Voltage               | VIN         | -0.5 ~ V <sub>DD</sub> +0.5 | ٧    |
| Output Voltage              | Vo          | -0.5 ~ V <sub>DD</sub> +0.5 | V    |
| Input Current               | IN          | ±10                         | mA   |
| Output Current              | 10          | ±25                         | mA   |
| Power Dissipation (EMP)     | PD          | 200                         | mW   |
| Operating Temperature Range | Topr        | -40 <b>∼</b> + 85           | °°C  |
| Storage Temperature Range   | Tstg        | −65 <b>~</b> +150           | ℃    |

www.DataSheet40.com Decoupling capacitor should be connected between V<sub>00</sub> and V<sub>ss</sub> due to the stabilized operation for the circuit.

# **■ ELECTRICAL CHARACTERISTICS**

( Ta=25℃, V<sub>DD</sub>=5V )

| PARAMETER               | SYMBOL           | CONDITIONS                                                      | MIN | TYP | MAX | UNIT |
|-------------------------|------------------|-----------------------------------------------------------------|-----|-----|-----|------|
| Operating Voltage       | $V_{ m DD}$      |                                                                 | 3   |     | 6   | ٧    |
| Operating Current       | I <sub>DD</sub>  | fosc=16MHz, No load                                             |     |     | 10  | mΑ   |
| Stand-by Current        | lst              | CONT,XT=Vss, No load (Note)                                     |     |     | 1   | μA   |
| Input Voltage           | VIH              |                                                                 | 3.5 |     | 5.0 | v I  |
|                         | VIL              |                                                                 | 0   |     | 1.5 |      |
| Output Current          | Гон              | V <sub>DD</sub> =5V, V <sub>OH</sub> =4.5V                      | 4   |     |     | mA   |
| output ourrent          | lor              | VDD=5V, VOL=0.5V                                                | 4   |     |     |      |
| Input Current           | 1 и              | CONT, IN1, IN2 Terminals<br>CONT, IN1, IN2=V <sub>SS</sub>      |     |     | 400 | μA   |
|                         | Cg               | A Version                                                       |     | 21  |     |      |
| Internal Capacitor      | Cd               | A Version                                                       |     | 23  |     | рF   |
|                         | Cg,Cd            | P Version                                                       |     | -   |     |      |
| Max. Oscillation Freq.  | f <sub>MAX</sub> | V <sub>DD</sub> =5V, C <sub>L</sub> =15pF                       | 50  |     |     | MHz  |
| Output Signal Symmetry  | SYM              | V <sub>DD</sub> =5V, C <sub>L</sub> =15pF at 1/2V <sub>DD</sub> | 45  | 50  | 55  | %    |
| Output Signal Rise Time | tr               | V <sub>DD</sub> =5V, C <sub>L</sub> =15pF, 10% - 90%            |     |     | 8   | ns   |
| Output Signal Fall Time | t <sub>f</sub>   | V <sub>DD</sub> =5V, C <sub>L</sub> =15pF, 90% - 10%            |     |     | 8   | ns   |

Note ) Excluding input current on CONT terminal.



# **MEASUREMENT CIRCUITS**

(1) Output Signal Symmetry (C<sub>L</sub>=15pF)



(2) Output Signal Rise/Fall Time (C<sub>L</sub>=15pF)





# NJU6321 Series

# **MEMO**

[CAUTION]
The specifications on this databook are only given for information , without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.