# NJU6538

# 1/8, 1/9, 1/10 Duty BITMAP LCD DRIVER with KEY SCAN

### www mate GENERAL DESCRIPTION

The **NJU6538** is a 10-common x 65-segment bitmap LCD driver to display graphics or characters.

It contains 650 bits display data RAM, microprocessor interface circuit, common and segment drivers, key scan circuit, and general output ports.

An image data from MPU through the serial interface is stored into the 650 bits internal displayed on the LCD panel through the commons and segments drivers.

The **NJU6538** displays 10 x 65 dots graphics or 11-character 1-line by 5 x 7 dots character + 3 x 65 dots icons. It contains key scan circuit transmitting the 25-keys maximum (5 x 5 = 25) to MPU.

Also it provides 4 general purpose output ports with PWM output function maximum to drive LEDs or others directly.

Furthermore, the NJU6538 can select a LCD driving voltage out of 16 steps voltage by the instruction adjust the display contrast of LCD panel.

### FEATURES

1/8 Duty

1/9 Duty 1/10Duty

- Direct Correspondence between Display Data RAM and LCD Pixel
- Display Data RAM : 650-bits
- LCD Drivers : 65-seg, 10-com
- Serial interface (SIO, SCL, CS)
- Programmable Duty Ratio
  - 7-common x 65-segment + 1-icon common
  - 7-common x 65-segment + 2-icon common
  - 7-common x 65-segment + 3-icon common
- Bias Ratio
   1/4 bias
- 25-key scan Function (5 x 5 matrix)

Needless for anti-reverse current diodes in key scan

- general Output Ports with 128-steps PWM output (possible LED driving) maximum 4-ports
- Useful Instruction Set
   Display ON/OFF, Page Address Set, Column Address Set, Display Data write, ADC Select, Inverse
   Display ON/OFF, whole display ON/OFF, Reset, EVR Register Set, Duty Select, Power Save mode set,
   General Output Port PWM phase / frequency set, General Output Port PWM data set, General Output
   Port / Key scan output select
- Bleeder Resistance On-chip
- Software Contrast Control (16 steps)

Operating Voltage
 Logic Operating Voltage 2.7 to 5.5V

- LCD Driving Voltage 5.0 to 10.0V ■ Package Outline QFP100-G1
- QFP100-C2
- C-MOS Technology (Substrate: P)



NJU6538FC2

Ver.2003-05-09

-New Japan Radio Co.,Ltd.-

# PACKAGE OUTLINE

# NJU6538

PIN CONFIGRATION



**BLOCK DIAGRAM** 



www.DataSheet4Ugcom

### TERMINAL DESCRIPTION

|        | N        |          | Symbol                                | I/O | Description                                                                                                                                                                                                                                                                                                                                                      |
|--------|----------|----------|---------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | FG1      | FC2      |                                       |     | '                                                                                                                                                                                                                                                                                                                                                                |
|        | 1 to 65  | 3 to 67  | SEG <sub>1</sub> to SEG <sub>65</sub> | 0   | Segment output terminal.                                                                                                                                                                                                                                                                                                                                         |
| www.da | 66 to 72 | 68 to 74 | COM <sub>1</sub> to COM <sub>7</sub>  | 0   | Common output terminal.                                                                                                                                                                                                                                                                                                                                          |
| www.ua | 73 to 75 | 75 to 77 | COM <sub>8</sub> to COM <sub>10</sub> | 0   | Icon common output terminal.                                                                                                                                                                                                                                                                                                                                     |
|        | 76 to 78 | 78 to 80 | Po0 to Po2                            | 0   | General output port<br>128-step PWM waveform output by MPU control.                                                                                                                                                                                                                                                                                              |
|        | 79       | 81       | Po3/S₀                                | 0   | General output port / Key scanning input terminal<br>Select General output port or Key scanning input terminal by the<br>instruction.<br>A function must be selected either Po3 or S <sub>0</sub><br>General output port<br>128-step PWM waveform output by MPU control.<br>Key scanning input terminals<br>(No need for anti-reverse current diode in key scan) |
|        | 80 to 83 | 82 to 85 | $S_1$ to $S_4$                        | 0   | Key scanning input terminals.<br>(No need for anti-reverse current diode in key scan)                                                                                                                                                                                                                                                                            |
|        | 84 to 88 | 86 to 90 | $K_0$ to $K_4$                        | I   | Key scanning input terminals.<br>(with internal pull-down resistor)                                                                                                                                                                                                                                                                                              |
|        | 89       | 91       | V <sub>DD</sub>                       | -   | Power supply terminal.(2.7V to 5.5V)                                                                                                                                                                                                                                                                                                                             |
|        | 90       | 92       | VLCD1                                 |     | LCD driving voltage input terminal.                                                                                                                                                                                                                                                                                                                              |
|        | 91       | 93       | VLCD2                                 |     |                                                                                                                                                                                                                                                                                                                                                                  |
|        | 92       | 94       | V <sub>0</sub>                        | 1   | LCD driving voltage stabilization capacitor terminals.                                                                                                                                                                                                                                                                                                           |
|        | 93       | 94       | V1                                    | I   | Connect the capacitor between each terminal and Vss.                                                                                                                                                                                                                                                                                                             |
|        | 94       | 96       | V <sub>2</sub>                        |     |                                                                                                                                                                                                                                                                                                                                                                  |
|        | 95       | 97       | V <sub>SS</sub>                       | -   | Ground terminal.                                                                                                                                                                                                                                                                                                                                                 |
|        | 96       | 98       | OSC                                   | I/O | Osclator terminal.<br>Conect the external resistor.                                                                                                                                                                                                                                                                                                              |
|        | 97       | 99       | RESb                                  | I   | Reset terminal. (with internal pull-up resistor)<br>In case of only Power-on Reset should be open.                                                                                                                                                                                                                                                               |
|        | 98       | 100      | CE                                    | I   | Chip enable terminal                                                                                                                                                                                                                                                                                                                                             |
|        | 99       | 1        | SCL                                   | I   | Serial clock input terminal                                                                                                                                                                                                                                                                                                                                      |
|        | 100      | 2        | SIO                                   | I/O | Serial Data input or output terminal                                                                                                                                                                                                                                                                                                                             |

### FUNCTIONAL DESCRIPTION

- (1) Description for each blocks
  - (1-1) Serial I/F

The serial I/F controls serial data from external data.

### www.dataf12;t4unstruction data buffer

The instruction data buffer stores instruction code from external.

- (1-3) Instruction decoder The instruction decoder decodes instruction code and controls each blocks.
- (1-4) Display data RAM The Display data RAM stores data for display from MPU.
- (1-5) Segment driver
   The Segment driver generates driving waveform to segment terminal on display data.
- (1-6) General output driver The General output driver generates output signal level to general output terminal on output data.
- (1-7) Common driver The Common driver generates driving waveform to common terminal.
- (1-8) Electrical Variable Resistance (E.V.R.) The Electrical Variable Resistance adjusts LCD driving voltage from V0 to V2.
- (1-9) Key scan controller The Key scan controller controls to input from external Key data.
- (1-10) Key data buffer The data buffer for key stores Key data until next key data is stored.
- (1-11) CR Oscillator The Oscillator is external connect resistor, which generates the master clock.
- (1-12) Reset circuit

The Reset circuit is type of detectable voltage. It resets internal circuit when the power turns on or drop the voltage.

| Page ad | dress | Data         |    |    |    |    |    |    | Dis | play Pattern      |    |    | Common<br>Drivers |
|---------|-------|--------------|----|----|----|----|----|----|-----|-------------------|----|----|-------------------|
|         |       | D0           |    |    |    |    |    |    |     |                   |    |    | COM1              |
|         |       | D1           |    |    |    |    |    |    |     |                   |    |    | COM2              |
|         |       | D2           |    |    |    |    |    |    |     |                   | [  |    | COM3              |
| D0="    | 0"    | D3           |    |    |    |    |    |    |     | PAGE 0            |    |    | COM4              |
|         |       | D4           |    |    |    |    |    |    |     |                   |    |    | COM5              |
|         |       | D5           |    | 1  |    |    |    |    |     |                   | 1  |    | COM6              |
|         |       | D6           |    | [  |    |    |    |    |     |                   |    |    | COM7              |
|         |       | D0           |    |    |    |    |    |    |     |                   |    |    | COM8              |
| D0="    | 1"    | D1           |    |    |    |    |    |    |     | PAGE 1            |    |    | COM9              |
|         |       | D2           |    |    |    |    |    |    |     |                   | 1  |    | COM10             |
|         |       |              |    |    |    |    |    |    |     |                   |    |    |                   |
| Column  | ADC   | D0="0"       | 00 | 01 | 02 | 03 | 04 | 05 | 06  | $\longrightarrow$ | 3F | 40 |                   |
| Address | ADC   | D0="1"       | 40 | 3F | 3E | 3D | 3C | 3B | ЗA  | ←−−−−             | 01 | 00 |                   |
|         | Segn  | nent Drivers | 1  | 2  | 3  | 4  | 5  | 6  | 7   |                   | 64 | 65 |                   |

### Fig.1 Display data RAM (DDRAM) Map

New Japan Radio Co., Ltd.-

### (2) Instruction

3-wired Serial I/F is clock synchronized of the SCL clock. and  $\mathsf{D}_7$  to  $\mathsf{D}_0$  signal select data or instruction by A0 signal.

The data input as MSB(D7) first serially.

| <i>v</i> .data | asheet4u.com                                                         | Π  | Та             | ble 1          | l. Ins         |                       | tion    | Cod            | е                       |                | (*: Don't Care)                                                                                                                                                  |
|----------------|----------------------------------------------------------------------|----|----------------|----------------|----------------|-----------------------|---------|----------------|-------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                | Instruction                                                          | A0 | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | Cod<br>D <sub>4</sub> | e<br>D3 | D <sub>2</sub> | D <sub>1</sub>          | D <sub>0</sub> | Description                                                                                                                                                      |
| (a)            | Display ON/OFF                                                       | 0  | 1              | 0              | 1              | 0                     | 1       | 1              | 1                       | 0/1            | LCD display ON / OFF<br>D <sub>0</sub> =0 : OFF, D <sub>0</sub> =1 : ON                                                                                          |
| (b)            | Page address set                                                     | 0  | 1              | 0              | 1              | 1                     | 0       | 0              | 0                       | 0/1            | Set the page of DDRAM to the page<br>address registor.<br>$D_0=0$ : PAGE 0, $D_0=1$ : PAGE 1                                                                     |
| (c)            | Culumn address set<br>Higher order 3-bits                            | 0  | 0              | 0              | 0              | 1                     | *       | Co             | gher o<br>lumn          | add.           | Set the Higher order 3 bits colum address to rhe registor.                                                                                                       |
| ( )            | Culumn address set<br>Lower order 4-bits                             | 0  | 0              | 0              | 0              | 0                     |         |                | er orde<br>nn ade       | •              | Set the Lower order 4 bits colum address to rhe registor.                                                                                                        |
| (d)            | Display data write                                                   | 1  | *              |                | 1              | V                     | Vrite d | lata           |                         |                | Write the data into the Display da<br>RAM(DDRAM)                                                                                                                 |
| (e)            | ADC select                                                           | 0  | 1              | 0              | 1              | 0                     | 0       | 0              | 0                       | 0/1            | Set the DDRAM to SEG driver $D_0=0$ : Nomal, $D_0=1$ : Inverse                                                                                                   |
| (f)            | Inverse display On / Off                                             | 0  | 1              | 0              | 1              | 0                     | 0       | 1              | 1                       | 0/1            | Inverse LCD display ON / OFF<br>$D_0=0$ : Nomal, $D_0=1$ : Inverse                                                                                               |
| (g)            | Whole display ON<br>/ Normal display                                 | 0  | 1              | 0              | 1              | 0                     | 0       | 1              | 0                       | 0/1            | Whole Display tern ON $D_0=0$ : Normal, $D_0=1$ : Whole Displa                                                                                                   |
| (h)            | Reset                                                                | 0  | 1              | 1              | 1              | 0                     | 0       | 0              | 1                       | 0              | Initialize the internal circuit                                                                                                                                  |
| (i)            | E.V.R. Register Set                                                  | 0  | 0              | 0              | 1              | 0                     |         | E.V.R. data    |                         | a              | Set the Contrast control E.V.R.<br>(16 steps)                                                                                                                    |
| (j)            | Duty select                                                          | 0  | 0              | 0              | 1              | 1                     | 0       |                | Duty                    |                | Duty set $(1/8, 1/9, 1/10)$<br>$(D_2, D_1, D_0)=(0, 0, 0)$ : 1/8Duty<br>$(D_2, D_1, D_0)=(0, 0, 1)$ : 1/9 Duty<br>$(D_2, D_1, D_0)=(0, 1, 0)$ : 1/10 Duty        |
| (k)            | Power save mode set                                                  | 0  | 0              | 1              | 0              | 0                     | 0       | 0              |                         | wer<br>ave     | Set the Power save mode<br>$(D_1,D_0)=(0,0)$ : Nomal<br>$(D_1,D_0)=(0,1)$ : Power save 1<br>$(D_1,D_0)=(1,0)$ : Power save 2<br>$(D_1,D_0)=(1,1)$ : Power save 3 |
| (I)            | General output port<br>PWM phase / freqency set                      | 0  | 0              | 1              | 0              | 1                     | 0       | 0              | Phase                   | Freq.          | Set the PWM phase / freqency<br>D <sub>1</sub> : PWM Phase set<br>D <sub>0</sub> : PWM Freqenccy set                                                             |
|                | General output port serect                                           | 0  | 0              | 1              | 1              | 0                     | 0       | 0              | Ρ                       | ort            | Select the General output port f PWM level set                                                                                                                   |
| (m)            | General output port PWM set<br>High order 3-bits<br>/ PWM enable set | 0  | 1              | 0              | 0              | 0                     | PWMEN   |                | igh or<br>WM d          |                | PWMEN=0:"L" output<br>PWMEN=1:PWM output<br>Set the Higher order 3 bits PW<br>data to rhe registor.                                                              |
|                | General output port PWM set<br>Lower order 4-bits                    | 0  | 0              | 1              | 1              | 1                     |         |                | ₋ower order<br>PWM data |                | Set the Lower order 4 bits PW data to rhe registor.                                                                                                              |
| (n)            | General output port /<br>Key scan output select                      | 0  | 1              | 0              | 0              | 1                     | 0       | 0              | 0                       | 0/1            | Select General output port or K<br>scan output select by Po3/<br>terminal<br>$D_0=0$ : General output port<br>$D_0=1$ : Key scan output                          |
|                |                                                                      | 1  | I –            |                | 1              | -                     | -       |                | t data                  |                | Do not use this instruction.                                                                                                                                     |

-New Japan Radio Co.,Ltd.-

### (2-1) Instruction discription

### (a) Display ON / OFF

This instruction selects display turn-on or turn-off regardless of the contents of the DDRAM.

| WWW. | datasl | heet4u. | com |
|------|--------|---------|-----|
|------|--------|---------|-----|



D 0: Display OFF

1: Display ON

### (b) Page address set

In order to access to the DDRAM for writing or reading display data, both "page address set" and "column address set" instructions are required before accessing.

The page address "0" should be used for icon display because the only  $D_0$  to  $D_6$  is valid. The page address "1" should be used for icon display because the only  $D_0$  to  $D_2$  is valid.

| _ | A0 | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | D <sub>0</sub> |
|---|----|-------|-------|-------|-------|-------|-------|-------|----------------|
| Ī | 0  | 1     | 0     | 1     | 1     | 0     | 0     | 0     | A <sub>0</sub> |
|   |    |       |       |       |       |       |       |       |                |
| ſ | A  | )     |       | Page  | ;     |       |       |       |                |
| Ī | 0  |       |       | 0     |       |       |       |       |                |
| Ī | 1  |       |       | 1     |       |       |       |       |                |

### (c) Column address set

As above-mentioned, in order to access to the DDRAM for writing or reading display data, it is necessary to execute both "page address set" and "column address set" before accessing. The 8-bit column address data will be valid when both upper 3-bit and lower 4-bit data are set into the column address register.

Once the column address is set, it will automatically increment (+1) whenever the DDRAM will be accessed, so that the DDRAM will be able to be continuously accessed without "column address set" instruction.

The column address will stop increment and the page address will not be changed when the last address (40)H is addressed.

| A0             | $D_7$          | $D_6$          | $D_5$          | $D_4$          | $D_3$          | $D_2$          | $D_1$ $D_0$                               |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-------------------------------------------|
| 0              | 0              | 0              | 0              | 1              | *              | A <sub>6</sub> | A <sub>5</sub> A <sub>4</sub> Upper 4-bit |
| 0              | 0              | 0              | 0              | 0              | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> A <sub>0</sub> Lower 4-bit |
| A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Column address (HEX)                      |
| 0              | 0              | 0              | 0              | 0              | 0              | 0              | 00                                        |
| 0              | 0              | 0              | 0              | 0              | 0              | 1              | 01                                        |
| :              | :              | :              | :              | :              | :              | :              | :                                         |
| :              | :              | :              | :              | :              | :              | :              | :                                         |
| 1              | 0              | 0              | 0              | 0              | 0              | 0              | 40                                        |

### (d) Display data write

This instruction writes display data into the selected column address on the DDRAM.

The column address automatically increments (+1) whenever the display data is written by this instruction, so that this instruction can be continuously issued without "column address set" www.datasheet4u.cimstruction.



### (e) ADC select

This instruction selects segment driver direction.

The correspondence between the column address and segment driver direction is shown in Fig.1. Segment Driver Output order is inverse, when this instruction executes, therefore, the placement **NJU6538** against the LCD panel becomes easy.

| A                                  | 0  | $D_7$ | $D_6$   | $D_5$   | $D_4$          | $D_3$ | $D_2$              | $D_1$    | $D_0$         |    |
|------------------------------------|----|-------|---------|---------|----------------|-------|--------------------|----------|---------------|----|
| 0                                  | )  | 1     | 0       | 1       | 0              | 0     | 0                  | 0        | D             |    |
|                                    |    |       |         |         |                |       |                    |          |               | -  |
| D                                  | 0: | Clokw | rise Ou | tput(No | S <sub>1</sub> |       | $\rightarrow$      | $S_{65}$ |               |    |
| 1: Counterclockwise Output(Inverse |    |       |         |         |                |       | e) S <sub>65</sub> |          | $\rightarrow$ | S₁ |

(f) Inverse display ON / OFF

This instruction inverses the status of turn-on or turn-off of entire LCD pixels. It doesn't change the contents of the DDRAM.

| A | 0 | $D_7$           | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$                | $D_1$ | $D_0$ | _ |
|---|---|-----------------|-------|-------|-------|-------|----------------------|-------|-------|---|
| 0 | ) | 1               | 0     | 1     | 0     | 0     | 1                    | 1     | D     |   |
| D | - | Norma<br>Invers |       |       |       |       | '1" corr<br>'0" corr |       |       |   |

### (g) Whole display ON

This instruction turns on entire LCD pixels regardless the contents of the DDRAM. It doesn't change the contents of DDRAM. This instruction executed prior to the "Normal or Inverse display On/Off Set" Instruction.

| A0 | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|----|-------|-------|-------|-------|-------|-------|-------|-------|
| 0  | 1     | 0     | 1     | 0     | 0     | 1     | 0     | D     |

| D | 0: Normal Display         | (Whole display OFF) |
|---|---------------------------|---------------------|
|   | 1: Whole Display turns On | (Whole display ON)  |

#### (h) Reset

This instruction reset the LSI to the following status, however it doesn't change the contents of the DDRAM. Please be careful that it can't be substituted for the reset operation by using of the www.datasheet4u.cRESb terminal.

Reset status by "reset" instruction:

- 1. Page address
- : (0) page
- 2. Column address : (00)<sub>H</sub>
- 3. EVR register :  $(D_3, D_2, D_1, D_0 = "1, 1, 1, 1")$ :1/10 Duty
- 4. Duty select
- 5. General output port(Po0 to Po3) PWM phase / frequency (D<sub>1</sub>,D<sub>0</sub> = "0,0")
- 6. General output port(Po0 to Po3) PWMEN=0,
- PWM value (PWM<sub>6</sub>, PWM<sub>5</sub>, PWM<sub>4</sub>, PWM<sub>3</sub>, PWM<sub>2</sub>, PWM<sub>1</sub>, PWM<sub>0</sub> = "0,0,0,0,0,0,0") 7. Set the General output port (Po3) by Po3/S0 terminal

The DDRAM is not affected by this initialization.

| _ | A0 | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|---|----|-------|-------|-------|-------|-------|-------|-------|-------|
|   | 0  | 1     | 1     | 1     | 0     | 0     | 0     | 1     | 0     |

(i)EVR register set

E.V.R. resister set instruction adjusts the contrast of the LCD, and selects. One LCD driving voltage VLCD out of 16 voltage-stages by setting E.V.R. register. Set the binary code "0000" when contrast adjustment is unused.

| A0 | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$  | $D_0$ |
|----|-------|-------|-------|-------|-------|-------|--------|-------|
| 0  | 0     | 0     | 1     | 0     |       | E.V.R | . data |       |

| D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | V <sub>LCD2</sub> terminal level (Typical) |
|----------------|----------------|----------------|----------------|--------------------------------------------|
| 0              | 0              | 0              | 0              | V <sub>LCD1</sub>                          |
| 0              | 0              | 0              | 1              | 0.984V <sub>LCD1</sub>                     |
| 0              | 0              | 1              | 0              | 0.968V <sub>LCD1</sub>                     |
| 0              | 0              | 1              | 1              | 0.952V <sub>LCD1</sub>                     |
| 0              | 1              | 0              | 0              | 0.938V <sub>LCD1</sub>                     |
| 0              | 1              | 0              | 1              | 0.923V <sub>LCD1</sub>                     |
| 0              | 1              | 1              | 0              | 0.909V <sub>LCD1</sub>                     |
| 0              | 1              | 1              | 1              | 0.896V <sub>LCD1</sub>                     |
| 1              | 0              | 0              | 0              | 0.882V <sub>LCD1</sub>                     |
| 1              | 0              | 0              | 1              | 0.870V <sub>LCD1</sub>                     |
| 1              | 0              | 1              | 0              | 0.857V <sub>LCD1</sub>                     |
| 1              | 0              | 1              | 1              | 0.845V <sub>LCD1</sub>                     |
| 1              | 1              | 0              | 0              | 0.833V <sub>LCD1</sub>                     |
| 1              | 1              | 0              | 1              | 0.822V <sub>LCD1</sub>                     |
| 1              | 1              | 1              | 0              | 0.811V <sub>LCD1</sub>                     |
| 1              | 1              | 1              | 1              | 0.800V <sub>LCD1</sub>                     |

### (j) Duty select

A0

 $D_7$ 

 $D_6$ 

 $D_5$ 

 $D_4$ 

Duty select instruction is which sets LCD driving duty ratio 1/8 or 1/9 or 1/10 duty.

 $D_2$ 

 $D_1$ 

 $D_0$ 

 $D_3$ 

| www.datasheet4u.cor | 7.0            | υ,             | $\boldsymbol{\nu}_{6}$ | $\mathbf{D}_{5}$ | $\boldsymbol{\nu}_4$ | $\boldsymbol{\nu}_3$ | 02 | $\boldsymbol{\nu}_1$ | $\boldsymbol{\nu}_0$ |                             |
|---------------------|----------------|----------------|------------------------|------------------|----------------------|----------------------|----|----------------------|----------------------|-----------------------------|
| www.ualasneel4u.com | 0              | 0              | 0                      | 1                | 1                    | 0                    |    | Duty                 |                      |                             |
|                     |                |                |                        |                  |                      |                      |    |                      |                      |                             |
|                     | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub>         |                  | Duty                 | ratio                |    |                      | Sc                   | can Common                  |
|                     | 0              | 0              | 0                      |                  | 1/8 [                | Duty                 | CO | M1 to C              | SMO                  | (5x7 character + 1-icon )   |
|                     | 0              | 0              | 1                      |                  | 1/9 [                | Duty                 | CO | M1 to C              | OM9                  | (5x7 character + 2-icon )   |
|                     | 0              | 1              | 0                      |                  | 1/10                 | Dutv                 | CO | M1 to C              | OM10                 | ) (5x7 character + 3-icon ) |

### (k) Power save mode set

Power save mode reduces the operating current of application using Display Off and selects a terminal condition of Key scan signal output. The terminal, which is set to "L", does not output Key scan signal as shown in following table.

| A0 | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$      | $D_0$ |
|----|-------|-------|-------|-------|-------|-------|------------|-------|
| 0  | 0     | 1     | 0     | 0     | 0     | 0     | Power save |       |

| D <sub>1</sub> | $D_1$ $D_0$ | Function     | Internal | LCD output  | Key scanning output terminals states *1 |                |                       |                |                |  |  |  |
|----------------|-------------|--------------|----------|-------------|-----------------------------------------|----------------|-----------------------|----------------|----------------|--|--|--|
|                | ,           |              | OSC.     | •           | S <sub>0</sub>                          | S <sub>1</sub> | <b>S</b> <sub>2</sub> | S <sub>3</sub> | S <sub>4</sub> |  |  |  |
| 0              | 0           | Normal       | ON       | ON          | Н                                       | Н              | Н                     | Н              | Н              |  |  |  |
| 0              | 1           | Power save 1 | Stop     | Display Off | L                                       | L              | L                     | L              | Н              |  |  |  |
| 1              | 0           | Power save 2 | Stop     | Display Off | L                                       | L              | L                     | Н              | Н              |  |  |  |
| 1              | 1           | Power save 3 | Stop     | Display Off | Н                                       | Н              | Н                     | Н              | Н              |  |  |  |

\*1 No scanning states.

### (I) General output port PWM phase / freqency set

General output port PWM phase / frequency set instruction setting PWM phase and PWM frequency.

| A0 | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | D <sub>1</sub> | D <sub>0</sub> |
|----|-------|-------|-------|-------|-------|-------|----------------|----------------|
| 0  | 0     | 1     | 0     | 1     | 0     | 0     | Phase          | Frequency      |

| D <sub>1</sub> | General Output Port PWM phase set                                              |
|----------------|--------------------------------------------------------------------------------|
| 0              | 32-steps shift phase PWM output timinng by Po0 to Po1, Po1 to Po2, Po2 to Po3. |
| 1              | same phase PWM output timinng by Po0 to Po3.                                   |

| $D_0$ | General Output Port PWM frequency set |
|-------|---------------------------------------|
| 0     | fsys / 128 frequency. (Default)       |
| 1     | fsys / 256 frequency.                 |

(fsys : system clock = fosc / 2)

(m) General output port set.

This instruction sets the PWM value outputted from Po0  $\sim$  Po3 terminals. The "General output port select" instruction selects the general output port to output with PWM. The "General output port PWM set" instruction sets the PWM value.

www.datasheet<sup>4u.con</sup>The "General output port select instruction" and the "General output port PWM set instruction" is not necessary to continuously perform. Because these instructions are independently.

1. General output port select.

This instruction selects the general output port to output with PWM.

| A0    | D <sub>7</sub> | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|-------|----------------|-------|-------|-------|-------|-------|-------|-------|
| 0     | 0              | 1     | 1     | 0     | 0     | 0     | P     | ort   |
|       |                |       |       |       |       |       |       |       |
| $D_1$ | D <sub>0</sub> |       | P     | ort   |       |       |       |       |
| 0     | 0              |       | Р     | 00    |       |       |       |       |
| 0     | 1              |       | Р     | o1    |       |       |       |       |
| 1     | 0              |       |       | o2    |       |       |       |       |
| 1     | 1              |       | Р     | о3    |       |       |       |       |

2. General output port PWM set

This instruction sets the PWM value outputted from Po0 ~ Po3 terminals. The PWM output setting is available for 128-step at each port output terminals.

|   | A0 | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$            | $D_2$            | $D_1$            | $D_0$            |
|---|----|-------|-------|-------|-------|------------------|------------------|------------------|------------------|
|   | 0  | 1     | 0     | 0     | 0     | PWMEN            | PWM <sub>6</sub> | PWM <sub>5</sub> | PWM <sub>4</sub> |
| _ |    |       |       |       |       |                  |                  |                  |                  |
|   | 0  | 0     | 1     | 1     | 1     | PWM <sub>3</sub> | PWM <sub>2</sub> | PWM <sub>1</sub> | PWM <sub>0</sub> |

### A) PWMEN

0:Selected general output port is "L" output.

1:Selected general output port outputs PWM depending on PWM data.

B) PWM<sub>6</sub> to PWM<sub>0</sub>

PWM value:This register sets the duty value of PWM outputted from the selected general output port. The PWM value set requires twice, which are upper 3-bit and lower 4-bit. The PWM duty is (Register + 1) / 128.

New Japan Radio Co., Ltd.

# NJU6538

(\*:Don't Care)

|           |                  |        |        |        |                  |        |        |                  |       |                  |        |        |     |                  |             | (*:D   | on't Care)         |
|-----------|------------------|--------|--------|--------|------------------|--------|--------|------------------|-------|------------------|--------|--------|-----|------------------|-------------|--------|--------------------|
| z         | 9                | 5      | 4      | e      | 2                | -      | 0      | - >              | z     | 9                | 5      | 4      | e   | 2                | <del></del> | 0      | _ \                |
| PWMEN     | PWM <sub>6</sub> | PWM    | PWM 4  | PWM    | PWM <sub>2</sub> | PWM 1  | PWM 0  | PWM<br>DUTY      | PWMEN | PWM <sub>6</sub> | PWM    | PWM 4  | PWM | PWM <sub>2</sub> | PWM 1       | PWM 0  | PWM<br>DUTY        |
| M         | 2<br>2           | 2<br>2 | 2<br>2 | Å      | Å                | P      | P      | ЧЦ               | Mc    | P                | Ā      | Å      | Ā   | Ā                | 2<br>2      | P      | ЪД                 |
|           |                  |        |        |        |                  |        |        |                  | ш     |                  |        |        |     |                  |             |        |                    |
| www.datas | *                | *      | *      | *      | *                | *      | *      | 0/128            |       | 1                | 0      | 0      | 0   | 0                | 0           | 0      | 65/128             |
| www.uatas | 0                | 0      | 0      | 0      | 0                | 0      | 0      | 1/128            |       | 1                | 0      | 0      | 0   | 0                | 0           | 1      | 66/128             |
|           | 0                | 0      | 0      | 0      | 0                | 0      | 1      | 2/128            |       | 1                | 0      | 0      | 0   | 0                | 1           | 0      | 67/128             |
|           | 0                | 0      | 0      | 0      | 0                | 1      | 0      | 3/128            |       | 1                | 0      | 0      | 0   | 0                | 1           | 1      | 68/128             |
|           | 0                | 0      | 0      | 0      | 0                | 1<br>0 | 1<br>0 | 4/128<br>5/128   |       | 1<br>1           | 0      | 0      | 0   | 1                | 0           | 0      | 69/128<br>70/128   |
|           | 0                | 0      | 0      | 0      | 1                | 0      | 1      | 6/128            |       | 1                | 0      | 0      | 0   | 1                | 1           | 0      | 71/128             |
|           | 0                | 0      | 0      | 0      | 1                | 1      | 0      | 7/128            |       | 1                | 0      | 0      | 0   | 1                | 1           | 1      | 72/128             |
|           | 0                | 0      | 0      | 0      | 1                | 1      | 1      | 8/128            |       | 1                | 0      | 0      | 1   | 0                | 0           | 0      | 73/128             |
|           | 0                | 0      | 0      | 1      | 0                | 0      | 0      | 9/128            |       | 1                | 0      | 0      | 1   | 0                | 0           | 1      | 74/128             |
|           | 0                | 0      | 0      | 1      | 0                | 0      | 1      | 10/128           |       | 1                | 0      | 0      | 1   | 0                | 1           | 0      | 75/128             |
|           | 0                | 0      | 0      | 1      | 0                | 1      | 0      | 11/128           |       | 1                | 0      | 0      | 1   | 0                | 1           | 1      | 76/128             |
|           | 0                | 0      | 0      | 1      | 0                | 1      | 1      | 12/128           |       | 1                | 0      | 0      | 1   | 1                | 0           | 0      | 77/128             |
|           | 0                | 0      | 0      | 1      | 1                | 0      | 0      | 13/128           |       | 1                | 0      | 0      | 1   | 1                | 0           | 1      | 78/128             |
|           | 0                | 0      | 0      | 1      | 1                | 0      | 1<br>0 | 14/128<br>15/128 |       | 1                | 0      | 0      | 1   | 1                | 1           | 0      | 79/128<br>80/128   |
|           | 0                | 0      | 0      | 1      | 1                | 1      | 1      | 16/128           |       | 1                | 0      | 1      | 0   | 0                | 0           | 0      | 81/128             |
|           | 0                | 0      | 1      | 0      | 0                | 0      | 0      | 17/128           |       | 1                | 0      | 1      | 0   | 0                | 0           | 1      | 82/128             |
|           | 0                | 0      | 1      | 0      | 0                | 0      | 1      | 18/128           |       | 1                | 0      | 1      | 0   | 0                | 1           | 0      | 83/128             |
|           | 0                | 0      | 1      | 0      | 0                | 1      | 0      | 19/128           |       | 1                | 0      | 1      | 0   | 0                | 1           | 1      | 84/128             |
|           | 0                | 0      | 1      | 0      | 0                | 1      | 1      | 20/128           |       | 1                | 0      | 1      | 0   | 1                | 0           | 0      | 85/128             |
|           | 0                | 0      | 1      | 0      | 1                | 0      | 0      | 21/128           |       | 1                | 0      | 1      | 0   | 1                | 0           | 1      | 86/128             |
|           | 0                | 0      | 1      | 0      | 1                | 0      | 1      | 22/128           |       | 1                | 0      | 1      | 0   | 1                | 1           | 0      | 87/128             |
|           | 0                | 0      | 1      | 0      | 1                | 1<br>1 | 0      | 23/128<br>24/128 |       | 1<br>1           | 0      | 1      | 0   | 1                | 1<br>0      | 1      | 88/128<br>89/128   |
|           | 0                | 0      | 1      | 1      | 0                | 0      | 0      | 25/128           |       | 1                | 0      | 1      | 1   | 0                | 0           | 1      | 90/128             |
|           | 0                | 0      | 1      | 1      | 0                | 0      | 1      | 26/128           |       | 1                | 0      | 1      | 1   | 0                | 1           | 0      | 91/128             |
|           | 0                | 0      | 1      | 1      | 0                | 1      | 0      | 27/128           |       | 1                | 0      | 1      | 1   | 0                | 1           | 1      | 92/128             |
|           | 0                | 0      | 1      | 1      | 0                | 1      | 1      | 28/128           |       | 1                | 0      | 1      | 1   | 1                | 0           | 0      | 93/128             |
|           | 0                | 0      | 1      | 1      | 1                | 0      | 0      | 29/128           |       | 1                | 0      | 1      | 1   | 1                | 0           | 1      | 94/128             |
|           | 0                | 0      | 1      | 1      | 1                | 0      | 1      | 30/128           |       | 1                | 0      | 1      | 1   | 1                | 1           | 0      | 95/128             |
|           | 0                | 0      | 1      | 1      | 1                | 1      | 0      | 31/128           | 1     | 1                | 0      | 1      | 1   | 1                | 1           | 1      | 96/128             |
| 1         | 0                | 0      | 1      | 1      | 1                | 1<br>0 | 1<br>0 | 32/128           |       | 1                | 1      | 0      | 0   | 0                | 0           | 0      | 97/128             |
|           | 0                | 1      | 0      | 0      | 0                | 0      | 1      | 33/128<br>34/128 |       | 1<br>1           | 1      | 0      | 0   | 0                | 1           | 0      | 98/128<br>99/128   |
|           | 0                | 1      | 0      | 0      | 0                | 1      | 0      | 35/128           |       | 1                | 1      | 0      | 0   | 0                | 1           | 1      | 100/128            |
|           | 0                | 1      | 0<br>0 | 0      | 0                | 1      | 1      | 36/128           |       | 1                | 1      | 0      | 0   | 1                | 0           | 0      | 101/128            |
|           | 0                | 1      | 0      | 0      | 1                | 0      | 0      | 37/128           |       | 1                | 1      | 0      | 0   | 1                | 0           | 1      | 102/128            |
|           | 0                | 1      | 0      | 0      | 1                | 0      | 1      | 38/128           |       | 1                | 1      | 0      | 0   | 1                | 1           | 0      | 103/128            |
|           | 0                | 1      | 0      | 0      | 1                | 1      | 0      | 39/128           |       | 1                | 1      | 0      | 0   | 1                | 1           | 1      | 104/128            |
|           | 0                | 1      | 0      | 0      | 1                | 1      | 1      | 40/128           |       | 1                | 1      | 0      | 1   | 0                | 0           | 0      | 105/128            |
|           | 0                | 1      | 0      | 1      | 0                | 0      | 0      | 41/128           |       | 1                | 1      | 0      | 1   | 0                | 0           | 1      | 106/128            |
|           | 0                | 1      | 0      | 1      | 0                | 0      | 1<br>0 | 42/128<br>43/128 |       | 1<br>1           | 1<br>1 | 0      | 1   | 0                | 1           | 0      | 107/128<br>108/128 |
|           | 0                | 1      | 0      | 1      | 0                | 1      | 1      | 43/128           |       | 1                | 1      | 0      | 1   | 1                | 0           | 0      | 108/128            |
|           | 0                | 1      | 0      | 1      | 1                | 0      | 0      | 45/128           |       | 1                | 1      | 0      | 1   | 1                | 0           | 1      | 110/128            |
|           | 0                | 1      | 0      | 1      | 1                | 0      | 1      | 46/128           |       | 1                | 1      | 0      | 1   | 1                | 1           | 0      | 111/128            |
|           | 0                | 1      | 0      | 1      | 1                | 1      | 0      | 47/128           |       | 1                | 1      | 0      | 1   | 1                | 1           | 1      | 112/128            |
|           | 0                | 1      | 0      | 1      | 1                | 1      | 1      | 48/128           |       | 1                | 1      | 1      | 0   | 0                | 0           | 0      | 113/128            |
|           | 0                | 1      | 1      | 0      | 0                | 0      | 0      | 49/128           |       | 1                | 1      | 1      | 0   | 0                | 0           | 1      | 114/128            |
|           | 0                | 1      | 1      | 0      | 0                | 0      | 1      | 50/128           |       | 1                | 1      | 1      | 0   | 0                | 1           | 0      | 115/128            |
|           | 0                | 1      | 1      | 0      | 0                | 1<br>1 | 0      | 51/128<br>52/128 |       | 1<br>1           | 1      | 1      | 0   | 0                | 1           | 1<br>0 | 116/128<br>117/128 |
|           | 0                | 1      | 1      | 0      | 1                | 0      | 0      | 53/128           |       | 1                | 1      | 1      | 0   | 1                | 0           | 1      | 118/128            |
|           | 0                | 1      | 1      | 0      | 1                | 0      | 1      | 54/128           |       | 1                | 1      | 1      | 0   | 1                | 1           | 0      | 119/128            |
|           | 0                | 1      | 1      | 0      | 1                | 1      | 0      | 55/128           |       | 1                | 1      | 1      | 0   | 1                | 1           | 1      | 120/128            |
|           | 0                | 1      | 1      | 0      | 1                | 1      | 1      | 56/128           |       | 1                | 1      | 1      | 1   | 0                | 0           | 0      | 121/128            |
|           | 0                | 1      | 1      | 1      | 0                | 0      | 0      | 57/128           |       | 1                | 1      | 1      | 1   | 0                | 0           | 1      | 122/128            |
|           | 0                | 1      | 1      | 1      | 0                | 0      | 1      | 58/128           |       | 1                | 1      | 1      | 1   | 0                | 1           | 0      | 123/128            |
|           | 0                | 1      | 1      | 1      | 0                | 1      | 0      | 59/128           |       | 1                | 1      | 1      | 1   | 0                | 1           | 1      | 124/128            |
|           | 0                | 1      | 1      | 1<br>1 | 0                | 1<br>0 | 1<br>0 | 60/128<br>61/128 |       | 1<br>1           | 1<br>1 | 1<br>1 | 1   | 1                | 0           | 0      | 125/128<br>126/128 |
|           | 0                | 1      | 1      | 1      | 1                | 0      | 1      | 62/128           |       | 1                | 1      | 1      | 1   | 1                | 1           | 0      | 120/120            |
|           | 0                | 1      | 1      | 1      | 1                | 1      | 0      | 63/128           |       | 1                | 1      | 1      | 1   | 1                | 1           | 1      | 128/128            |
|           | 0                | 1      | 1      | 1      | 1                | 1      | 1      | 64/128           |       | •                |        |        |     |                  |             |        |                    |
| L         |                  |        |        |        |                  |        |        |                  |       |                  |        |        |     |                  |             |        |                    |

-New Japan Radio Co.,Ltd.-

Example ) Set output PWM waveform of Po0 to Po3 terminal, shown below:

- PWM phase set D<sub>1</sub>=0,
- PWMEN=1,
- (PWM<sub>6</sub>, PWM<sub>5</sub>, PWM<sub>4</sub>, PWM<sub>3</sub>, PWM<sub>2</sub>, PWM<sub>1</sub>, PWM<sub>0</sub>)=(1,0,0,0,0,0,0)



(n) General output port / Key scan output select

This instruction assigns function of general purpose output port or key scan output to Po3/S0 terminals.

| A0 | D <sub>7</sub> | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |  |
|----|----------------|-------|-------|-------|-------|-------|-------|-------|--|
| 0  | 1              | 0     | 0     | 1     | 0     | 0     | 0     | D     |  |

- D 0: General output port
  - 1: Keyscan output

### (3) Input Data Format and Timing

Data format is shown below.

When the CE terminal goes to "L", I/F is data output.

When the CE terminal goes to "H" (rising edge) at SCL terminal "H", I/F is data input.

www.datasheet4u.com



NOTE1) Data fetched at SCL rising edge.

NOTE2) A contents change of the instruction and data which were written is fetched by the 9th rising edge of SCL.

NOTE3) When the instruction and data which were written are less than 9-bit, they are ignored and is not fetched. NOTE4) When the instruction and data which were written are over 9-bit, the last 9-bit is valid.

### (4) Power save mode set

Power save mode is set by "Power save mode set" instruction. The segment and common output "L" is outputted, the OSC terminal halts an oscillation (it oscillates at the time of key-on), and consumption current is decreased.

Power save mode is canceled, when normally set by "Power save mode set" instruction.

(5) Key scan circuit

Key scan circuit connects the 5 x 5 key-matrix maximum and reads the data of 25 keys maximum. It chooses the number of keys in key-matrix by "General output port / key scan output select" instruction.

It outputs a identified key data to MPU after comparison with two data read from the key-matrix in twice for reliable key operation. If those data are not identified, key data is not outputted. It outputs "L" signal through "SO" terminal as the request after 332T[s] (T=1/fsys=2/fosc,fsys : Internal system clock frequency) when any key is operated. Furthermore, the key scan circuit structures for reducing the external components like as Diodes to prevent circuit short problem.

(5-1) The relation between output data and key matrix

The relation between output data and key matrix shows bellow table and sets "1" signal for operated key.

In case of 20 keys application, unassigned area for keys from KD1 to KD5 in bellow table take "0" signal.

In mode of Power save 1, area for keys from KD1 to KD20 in bellow table take "0" signal. In mode of Power save 2, area from KD1 to KD15 take "0" signal also. The terminals, which are not connected any keys, should be open.

|                | K <sub>0</sub> | K <sub>1</sub> | K <sub>2</sub> | K <sub>3</sub> | K <sub>4</sub> |
|----------------|----------------|----------------|----------------|----------------|----------------|
| S <sub>0</sub> | KD1            | KD2            | KD3            | KD4            | KD5            |
| S <sub>1</sub> | KD6            | KD7            | KD8            | KD9            | KD10           |
| S <sub>2</sub> | KD11           | KD12           | KD13           | KD14           | KD15           |
| S <sub>3</sub> | KD16           | KD17           | KD18           | KD19           | KD20           |
| S <sub>4</sub> | KD21           | KD22           | KD23           | KD24           | KD25           |

New Japan Radio Co., Ltd.

### (5-2) Data output timing

The data output format shows bellow. The data output mode is set by "L" status of SCL terminal at the rising signal of CE terminal.



(5-3) Power save flag (PSF)

The status of Power save flag is outputted after KD25 in Key data reading. This flag sets "1" signal in mode of Power save in Key data reading and sets "0" in mode of Normal.

### (5-4) Timing of Key scan

Key scan cycle is 160T[S] (T=1/fsys=2/fosc,fsys : Internal system clock frequency). The data of key scan is a result of comparison with a couple of Key scan for correct judge whether Key On or Off. When the result of comparison is correct (accord), the **NJU6538** recognizes Key On and outputs "L" level from SIO terminal after 322T[S] from start of Key scan for a request to read key data out to external MPU. When the SIO terminals outputs "L" signal, the key scan does not operate until end of key data reading by MPU, and scanned key data is kept. When the result of comparison is incorrect (not accord), Key scan operates again if any key is On. Therefore, Key scan may operate incorrectly in case of shorter period of Key on than 322T[S]



\*1 Instruction set the General output ports or output the Key scan signals (refer (1)Instruction (n)General output port / Key scan select)

Key scan cycle and the timing of Key data read out request are constant in any Power save mode.

-New Japan Radio Co.,Ltd.-

(5-5) Normal mode

Key scan operates with follows in normal mode.

1, Key scan signal output terminals S0 - S4 output "H" signals when key scan does not operate, and output key scan signals after start of key scan operation. The conditions of key scan signal input terminals K0 - K4 are "L" state with internal pull-down resistances, though "H" signal comes in to K0 – K4 corresponding to the turned on keys.

- www.data2heEhe.function of key scan starts twice operations when any key is turned on. It stops when a couple of data by continuously twice key scan operations are accorded and fixed as a correct key status. It operates more 2 times when the key status is not fixed and any keys are still turning on. It repeats again and again until key status is fixed. The correct key status data is stored and newly key scan operation does not start until external MPU reads data out after key status is fixed.
  - 3, When the key status is fixed, SO terminal outputs "L" signal as Key data read out request to MPU. MPU should read key data out at detection of this "L" signal.
  - 4, The Key data read out request signal is released and SO terminal outputs "H" signal after finish of MPU key data read out for newly key scan operation.

SIO terminal requires pull up resistor because of Open drain type output. Multiple data of key are output in case of key more input so that MPU should process the data by itself.



Key scan example (Normal mode)

(5-6) Power save mode

Key scan operates with follows in Power save mode.

1, Key scan signal output terminals S0 – S4 output "H", "L" signals by the Power save mode set when key scan does not operate (refer the detail of instructions), and output key scan signals after start of key scan operation. The conditions of key scan signal input terminals K0 – K4 are "L" state with internal pull-down resistances, though "H" signal comes in to www.datasi K0+. K4 corresponding to the turned on keys.

- 2, The oscillation circuit function of key scan starts twice operations when any keys on cross points with S0– S4 terminals line and K0 K4 turned on. It stops when a couple of data by continuously twice key scan operations are accorded and fixed as a correct key status. It operates more 2 times when the key status is not fixed and any keys are still turning on. It repeats again and again until key status is fixed. The correct key status data is stored and newly key scan operation
  - does not start until external MPU reads data out after key status is fixed.3, When the key status is fixed, SIO terminal outputs "L" signal as Key data read out request to MPU. MPU should read key data out at detection of this "L" signal.
  - 4, The Key data read out request signal is released and SIO terminal outputs "H" signal after finish of MPU key data read out for newly key scan operation. Although Power save mode is not released.

SIO terminal requires pull up resistor because of Open drain type output. Multiple data of key are output in case of key more input so that MPU should process the data by itself.



When some key on these lines are turned on, the oscillation starts and Key scan starts the operation until all of key are turned off.

\*1 These diodes are required to recognize key more input of keys on the K4 line when only K4 terminal outputs "H" signal in power save mode as shown above example. In case of no diodes, incorrect key data may read out sometimes by key more input of keys on lines of K0 to K4.



### (5-7) Key More Input

Key scan signal output terminal S0 to S4 output "H" level in state of Key More Input. Although Key state is detected without diodes to prevent unexpected key scan signal flow, non-pressed key data may change pressed key data in triple or more key Input as shown in Fig. 1 and incorrect key data may be output to external MPU. For prevention of miss-recognition by incorrect key data, diodes should be www.datasheinserted in front of K0 – K4 terminals as shown in Fig. 3 or control program of MPU should ignore the combination of key data miss-recognition. For example, 4 keys and more ON data should be ignored.



#### Fig. 1 Miss-recognized example by key more input

In modes of power save 1 (S0=0, S1=1 / Keys on only S5 line are valid) or power save 2 (S0=0, S1=1 / Keys on only S4 and S5 lines are valid), pay attention about the followings. When Key More Input is operated across the valid line and invalid, non-pressed key is miss-recognized as pressed key. However, Key data on the invalid line is not read out and 4 keys and more operation in the mean time are not ignored by MPU control program as shown in Fig. 2. In this case, diodes operate to prevent miss-recognition as shown in Fig. 3.



New Japan Radio Co.,Ltd:

Fig. 2 Miss-recognition in power save 1

Fig. 3 Connect miss-recognition prevent diodes

- (5-8) Key data reading out operation by external MPU
  - (a) Display data writing

Display data and an instruction change operate at the rising edge of 9-bit on SCL signal.

(b) Key data reading out operation

www.datasheet4u.cor

The minimum period from Key in to SIO terminal = "L" is 322T(t1) by key scan operation. When key scan operation performs again for key data fix preventing from noise or bouncing of key, the period from Key in to SIO terminal = "L" is 676T(t1). When the SIO terminal outputs "L", the key scan operation is stopped after execution of key data reading out operation. Therefore, fixed key data is kept until end of key data reading out operation. When key data reading out operation is performed during SO terminal = "H", both of key data from KD1 to KD25 and power save flag (PSF) are not outputted correctly.

### Key data reading out operation example

The flowchart below shows an example of timer interrupt application. When SIO terminal condition is "L" after check of SIO terminal condition at every timer interrupt operation, it is decided as Key In and key data reading out operation is performed. When SIO terminal condition is "H, it is decided as Key Off. For the correct decision of Key Off, the timer interrupt cycle (1/t3) should be expanded over the time added with [period of key scan (676T in case of measure against key bouncing of key) and [period of key data reading out operation (t2)]. In this time, the period of timer interrupt cycle (t3) must be set with enough margins including the range of fosc.

• Sequence of key data reading out operation



-New Japan Radio Co.,Ltd.-

# NJU6538

Timing chart of key data reading out operation



### (6) Reset circuit initializes

\*: t3 > t1 + t2

Reset circuit initializes the **NJU6538** at Power ON and OFF. It generates reset signal to initialize the system at low VDD less than power down detection voltage (2.0V typical).

### (6-1) Initial status in reset

- 1, Stop the oscillation circuit
- 2, Display Off (Available Serial data transmission)
- 3, Disable Key scan function
- 4, Filled "L" data in all of key data buffer
- (6-2) The status of output port terminals in Reset

| Output terminals                      | Reset status |
|---------------------------------------|--------------|
| SEG <sub>1</sub> to SEG <sub>65</sub> | L            |
| COM <sub>1</sub> to COM <sub>10</sub> | L            |
| Po0 to Po2                            | L            |
| Po3/S <sub>0</sub>                    | L*1          |
| S <sub>1</sub> to S <sub>4</sub>      | Н            |
| SIO                                   | H *2         |

\*1 This terminal operates as segment driver and outputs "L".

\*2 This terminal consisted of Open-drain output type circuit requires external pull-up resister connect ting to external power source for MPU. I f key data read is executed in power on reset, the read data is fixed as "H".

The reset circuit initializes the LSI to the following status by using of the input  $10\mu s(min.)$  or over "L" level signal into the RESb terminal. The LSI will return to normal operation after about  $1.0\mu s(max.)$  from the rising edge of the rest signal. The "Reset" instruction can't be substituted for the reset operation by using of the RESb terminal. It executes above-mentioned only 7 to 13 items.

New Japan Radio Co., Ltd:

(6-3) Reset status using the RESb terminal (default) 1. Serial interface register clear 2. Display off 3. ADC select : D<sub>0</sub>="0" (Normal mode) 4. Normal Display (Non-inverse display) : D<sub>0</sub>="0" (Normal mode) www.datasheet4u.con5. Whole display off : D<sub>1</sub>, D<sub>0</sub>="0, 0" (Normal mode) 6. Power save mode 7. Page address : 0 page 8. Column address : 00<sub>H</sub> 9. EVR register :  $D_3$ ,  $D_2$ ,  $D_1$ ,  $D_0="1, 1, 1, 1"$ 10. Duty select : 1/10 Duty 11. General output port PWM phase and frequency : D<sub>1</sub>, D<sub>0</sub>="0, 0" 12. General output port : PWMEN=0 ("L" output), PWM value : D<sub>6</sub>, D<sub>5</sub>, D<sub>4</sub>, D<sub>3</sub>, D<sub>2</sub>, D<sub>1</sub>, D<sub>0</sub>="0, 0, 0, 0, 0, 0, 0" 13. Po3/S0 terminal : D<sub>0</sub>=" 0" (Po3)

### (6-4) Initialization by Hardware

The **NJU6538** incorporates reset terminal to initialize the all system. When the "L" level signal input over then 10us(min.) to the RESb terminal, reset sequence is executed. In this time, internal busy during 1us after RESb terminal goes to "H".

Reset circuit



### (6-5) Power on reset operation

When the voltage rising time of power source is over than 1mS, the generated signal of VDET initializes the system of **NJU6538** as reset. When the voltage falling time of power source is over than 1ms, the system is also reset.

When these voltage rising or falling time of power source are not over than 1ms, the Initialization operation as reset does not operate correctly.



New Japan Radio Co., Ltd.–

# (7) LCD panel drive

(7-1) LCD driving voltage generation circuit

LCD driving voltage generation circuit generates LCD driving bias voltages  $V_{LCD2}$ , V0, V1 and V2. It adjusts the voltage by 8 steps electrical volume from  $V_{LCD1}$  and allots the voltage to  $V_{LCD2}$ , V0, V1 and V2 by resistor-voltage-dividing as shown in below.

www.datasheet4uVLCD1, VLCD2, V0, V1 and V2 terminals requires external capacitors for bias voltage stabilization for display quality. These values of capacitors should be fixed in accordance with evaluation in the application.

| Power            | Duty ratio | 1/8,1/9,1/10                       |  |  |  |
|------------------|------------|------------------------------------|--|--|--|
| Supply Bias      |            | 1/4                                |  |  |  |
| V <sub>LCD</sub> |            | V <sub>LCD2</sub> -V <sub>SS</sub> |  |  |  |



Note 1 : Resistor is typical value.

### ABSOLUTE MAXIMUM RATINGS

|     |                         |                   |                                                                                                                                                                                                         |                  | Га=25°С |  |
|-----|-------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------|--|
|     | PARAMETER               | SYMBOL            | CONDITIONS                                                                                                                                                                                              | RATINGS          | UNIT    |  |
| WWV | v.datasSupply:voltage   | VDD max           | V <sub>DD</sub> terminal                                                                                                                                                                                | -0.3 to +7.0     | V       |  |
|     |                         | VLCD max          | V <sub>LCD1</sub> terminal                                                                                                                                                                              | -0.3 to +11.0    | v       |  |
|     |                         | V <sub>IN1</sub>  | OSC, $K_0$ to $K_4$ , CE, SCL, SIO terminal                                                                                                                                                             | -0.3 to VDD+0.3  |         |  |
|     | Input terminal voltage  | V <sub>IN2</sub>  | $V_{LCD2,} V_0$ to $V_2$ terminal                                                                                                                                                                       | -0.3 to VLCD+0.3 | V       |  |
|     | V <sub>OUT1</sub>       |                   | SIO terminal                                                                                                                                                                                            | -0.3 to +6.0     |         |  |
|     | Output terminal voltage | V <sub>OUT2</sub> | OSC, SEG <sub>1</sub> to SEG <sub>65</sub> ,COM <sub>1</sub> to COM <sub>10</sub> ,<br>S <sub>1</sub> to S <sub>4</sub> , Po <sub>0</sub> to Po <sub>2</sub> , Po <sub>3</sub> /S <sub>0</sub> terminal | -0.3 to VDD+0.3  | V       |  |
|     | Dower dissinction       | Pdmax             | Ta=25°C QFP100-C2                                                                                                                                                                                       | 1000             | mW      |  |
|     | Power dissipation       | Fullax            | Ta=25°C QFP100-G1                                                                                                                                                                                       | 700              | 11174   |  |
|     | Storage temperature     | Tstg              | -                                                                                                                                                                                                       | -55 to +125      | °C      |  |
|     | Operating temperature   | Topr              | -                                                                                                                                                                                                       | -40 to +85       | °C      |  |

Note 1) All voltage values are specified as  $V_{SS}=0V$ .

Note 2) If the LSI are used on condition beyond the absolute maximum rating, the LSI may be destroyed. Using LSI within electrical characteristics is strongly recommended for normal operation. Use beyond the erectric characteristics conditions will cause malfunction and poor reliability.

Note 3) Decoupling capacitor should be connected between VDD and VSS due to the stabilized operation forthe voltage converter.

-New Japan Radio Co.,Ltd.-

# ■ DC Electrical Characteristics

VDD=2.7 to 5.5V, Ta= - 40 to  $85^{\circ}C$ 

| VDD=2.7 to 5.5V, Ta= - 40 to 85°C                                                                                                                            |                  |                                                   |                             |                |           |           |         |      |         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------|-----------------------------|----------------|-----------|-----------|---------|------|---------|
| PARAMETER                                                                                                                                                    | SYMBO<br>L       |                                                   | CONDITION                   |                | MIN       | TYP       | MAX     | UNIT | NO<br>E |
| Power supply (1)                                                                                                                                             | VDD              | VDD                                               |                             |                | 2.7       |           | 5.5     | v    |         |
| Power supply (2)                                                                                                                                             | VLCD1            | VLCD1                                             |                             |                | 5.0       |           | 10.0    | V    |         |
| Output voltage                                                                                                                                               | VLCD2            | VLCD2                                             |                             |                | 4.0       |           | VLCD1   | V    |         |
|                                                                                                                                                              | V0               | V0                                                |                             | VSS            | VLCD2x3/4 | VLCD2     |         |      |         |
| Input voltage                                                                                                                                                | V1               | V1                                                |                             |                | VSS       | VLCD2x2/4 | VLCD2   | V    | 1       |
|                                                                                                                                                              | V2               | V2                                                |                             | VSS            | VLCD2x1/4 | VLCD2     |         |      |         |
| "H" level input voltage (1)                                                                                                                                  | VIH(1)           | K <sub>0</sub> to K <sub>4</sub>                  |                             |                | 0.6VDD    |           | VDD     | V    |         |
| "H" level input voltage (2)                                                                                                                                  | VIH(2)           | SCL, SIO,                                         | CE                          |                | 0.8VDD    |           | VDD     | V    |         |
| "L" level input voltage (1)                                                                                                                                  | VIL(1)           |                                                   | SCL, SIO, CE                |                | 0         |           | 0.2VDD  | V    |         |
| Hysteresis voltage                                                                                                                                           | VH               | SCL, SIO,                                         |                             |                |           | 0.25VDD   |         | V    |         |
| "H" level input current                                                                                                                                      | I <sub>IH</sub>  | SCL, SIO,                                         |                             | $V_{IN} = VDD$ |           |           | 5.0     | μA   |         |
| "L" level input current                                                                                                                                      | IIL              | SCL, SIO,                                         |                             | $V_{IN} = 0V$  | -5.0      |           |         | μA   |         |
| Pull-up resistance                                                                                                                                           | R <sub>PU</sub>  | RESb                                              | VDD=5.0V,                   | $V_{IN} = 0V$  | 50        | 150       | 250     | kΩ   |         |
| Pull-down resistance                                                                                                                                         | R <sub>PD</sub>  | K <sub>0</sub> to K <sub>4</sub> ,                | VDD=5.0V,                   | $V_{IN} = VDD$ | 50        | 150       | 250     | kΩ   |         |
| Output off-leak current                                                                                                                                      | IOFFH            | SIO, VO=                                          |                             |                |           |           | 6.0     | μA   |         |
| "H" level output                                                                                                                                             |                  |                                                   | VDD=5.0V,                   | lo = -500uA    | VDD-1.2   |           | VDD-0.2 | N    |         |
| voltage (1)                                                                                                                                                  | VOH(1)           | $S_0$ to $S_4$                                    | VDD=3.0V,                   | lo = -250uA    | VDD-1.1   |           | VDD-0.1 | V    |         |
| "H" level output                                                                                                                                             |                  |                                                   | VDD=5.0V,                   | lo = -10mA     | VDD-1.0   |           |         |      |         |
| voltage (2)                                                                                                                                                  | VOH(2)           | Po <sub>0</sub> to Po <sub>3</sub>                | VDD=3.0V,                   | lo = -5mA      | VDD-0.6   |           |         | V    |         |
| 21 2 Laura Laura da constana (4)                                                                                                                             |                  |                                                   | VDD=5.0V,                   | lo = 25µA      | 0.2       |           | 1.5     |      |         |
| "L" level output voltage (1)                                                                                                                                 | VOL(1)           | S <sub>0</sub> to S <sub>4</sub>                  | VDD=3.0V,                   | lo = 5μA       | 0.05      |           | 0.6     | V    |         |
| <sup>21</sup> <sup>21</sup> <sup>1</sup> <sup>1</sup> <sup>1</sup> <sup>1</sup> <sup>1</sup> <sup>1</sup> <sup>1</sup> <sup>1</sup> <sup>1</sup> <sup></sup> |                  |                                                   |                             | lo = 10mA      |           |           | 1.0     |      |         |
| "L" level output voltage (2)                                                                                                                                 | VOL(2)           | Po <sub>0</sub> to Po <sub>3</sub>                | VDD=3.0V,                   | lo = 5mA       |           |           | 0.6     | V    |         |
| "L" level output voltage (3)                                                                                                                                 | VOL(3)           | SIO                                               | lo = 1mA                    |                |           |           | 0.5     | V    |         |
| Driver                                                                                                                                                       |                  | Ta=25°C,                                          | VO=V <sub>LCD2</sub> ,VSS,  | V0,V2          |           |           | 40      | ĿО   |         |
| ON-resistance (COM)                                                                                                                                          | R <sub>COM</sub> | <u>+</u> Id=1µA (                                 | COM terminal)               |                |           |           | 40      | kΩ   | 2       |
| Driver                                                                                                                                                       | Р                | Ta=25°C,                                          | VO=V <sub>LCD2</sub> ,VSS,  | V1             |           |           | 40      | kΩ   | 2       |
| ON-resistance (SEG)                                                                                                                                          | R <sub>SEG</sub> | <u>+</u> Id=1µA (                                 | SEG terminal)               |                |           |           | 40      | K32  | 4       |
| Oscillation Frequency                                                                                                                                        | fosc             | Ta=25°C,<br>R <sub>osc</sub> =150                 | VDD=5.0V<br>kΩ              |                | 38        | 50        | 62      | kHz  |         |
|                                                                                                                                                              | V0               |                                                   |                             |                | 5.8       | 6.0       | 6.2     |      |         |
| LCD Driving voltage                                                                                                                                          |                  | E.V.R. value "0,0,0,0"<br>V <sub>LCD1</sub> =8.0V |                             | 3.8            | 4.0       | 4.2       | V       |      |         |
| LCD Driving voltage                                                                                                                                          |                  |                                                   |                             |                |           |           |         |      |         |
|                                                                                                                                                              | V2               |                                                   |                             | 1.8            | 2.0       | 2.2       |         |      |         |
| Bleeder resistance                                                                                                                                           | R <sub>B</sub>   | VLCD2-VSS, Ta=25°C                                |                             |                |           | 40        |         | kΩ   |         |
| E.V.R. resistance                                                                                                                                            | R <sub>EVR</sub> | VLCD1-VL                                          | _CD2, Ta=25°C               |                |           | 10        |         | kΩ   | _       |
| Power down<br>detect voltage                                                                                                                                 | VDET             |                                                   |                             |                | 0.8       | 1.4       | 2.0     | V    |         |
| Reset time                                                                                                                                                   | Tr               | RESb                                              |                             |                | 1.0       |           |         | μs   |         |
| Reset "L" pulse width                                                                                                                                        | Trw              | RESb                                              |                             |                | 10.0      |           |         | μs   |         |
|                                                                                                                                                              | IDD1             | Power sav                                         | ve mode                     |                |           |           | 100     | μA   |         |
|                                                                                                                                                              | IDD2             | VDD=5.5V                                          |                             |                |           |           | 500     | μA   |         |
| Operating current                                                                                                                                            | ILCD1            | Power sav                                         |                             |                |           |           | 5       |      | -       |
|                                                                                                                                                              |                  | VLCD1=1                                           |                             |                |           |           | 5       | μA   | -       |
|                                                                                                                                                              | ILCD2            |                                                   | en f <sub>osc</sub> =50kHz, |                |           |           | 1000    | μA   |         |
| Note 1) The relation · \                                                                                                                                     | 1                |                                                   |                             |                |           |           |         |      | 1       |

Note 1) The relation : VLCD1≥VLCD2≥V0≥V1≥V2≥VSS must be maintained. Note 2) RCOM and RSEG are the resistance values between power supply te

RCOM and RSEG are the resistance values between power supply terminals (VSS, VLCD2, or V0, V1, V2) and each common terminal, and supply voltage (VSS, VLCD2, or V0, V1, V2) and each segment terminal respectively, and measured when the current Id is flown on every common and segment terminals at a same time.

# AC Characteristics

VDD=2.7 to 5.5V, Ta= - 40 to  $85^{\circ}C$ 

|    | PARAMETER                                         | SYMBOL            | CONDITION               | MIN | TYP | MAX | UNIT | NOTE |
|----|---------------------------------------------------|-------------------|-------------------------|-----|-----|-----|------|------|
| WW | "L" level<br>datasheet4u.com<br>clock pulse width | twcLL             | SCL                     | 160 |     |     | ns   |      |
|    | "H" level clock pulse width                       | t <sub>WCLH</sub> | SCL                     | 160 |     |     | ns   |      |
|    | Data setup time                                   | t <sub>DS</sub>   | SCL, SIO                | 160 |     |     | ns   |      |
|    | Data hold time t <sub>DH</sub>                    |                   | SCL, SIO                | 160 |     |     | ns   |      |
|    | CE wait time                                      | t <sub>CP</sub>   | CE, SCL                 | 160 |     |     | ns   |      |
|    | CE setup time                                     | t <sub>cs</sub>   | CE, SCL                 | 160 |     |     | ns   |      |
|    | CE hold time                                      | t <sub>CH</sub>   | CE, SCL                 | 160 |     |     | ns   |      |
|    | CE "L" level width                                | t <sub>WCL</sub>  | CE                      | 160 |     |     | ns   |      |
|    | SIO output delay timetDCSIO rise timetDR          |                   | SIO, Rpu=4.7kΩ, CL=10pF |     |     | 1.5 | μs   | 1    |
|    |                                                   |                   | SIO, Rpu=4.7kΩ, CL=10pF |     |     | 1.5 | μs   | 1    |
|    | SCL rise tine                                     | t <sub>r</sub>    |                         |     |     | 15  | ns   |      |
|    | SCL fall time                                     | t <sub>f</sub>    |                         |     |     | 15  | ns   |      |

SO terminal is Open-Drain type output, so that the characteristics of SO terminal are changed by values of pull-up resistance Rpu and CL.

(1) Write operation



(2) Key data read operation





# Relation between oscillation frequency and LCD frame frequency

(2)1/10 duty



fosc=50kHz Frame frequency =1/(35T x duty)=1/(35 x (2/50kHz) x 10)=71.4(Hz)

-New Japan Radio Co.,Ltd.

### APPLICATION CIRCUIT

www.datasheet4u.com



- \*1 The rising time of Power source voltage at Power on and the falling time at Power off must keep over than 1ms because of Voltage detection type Reset circuit operation.
- \*2 SO terminal requires external pull-up resistor connecting to Power source of external MPU because of Open-drain type output.
- \*3 This capacitor for bias voltage stabilization should be connected in accordance with display quality in application.
- \*4 P<sub>O3</sub> / S<sub>0</sub> terminal is general output ports and Key scan signal output duplicated-function terminals. A function must be selected either Segment output or other.

[CAUTION]

The specifications on this databook are only given for information, without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.

Ver.2003-05-09

New Japan Radio Co., Ltd.