# High-Speed USB 2.0 (480 Mbps) DPDT Switches

The NL3HS2222 is a DPDT switch optimized for high–speed USB 2.0 applications within portable systems. It features ultra–low on capacitance,  $C_{\rm ON}=7.5~\rm pF$  (typ), and a bandwidth above 950 MHz. It is optimized for applications that use a single USB interface connector to route multiple signal types. The  $C_{\rm ON}$  and  $R_{\rm ON}$  of both channels are suitably low to allow the NL3HS2222 to pass any speed USB data or audio signals going to a moderately resistive terminal such as an external headset. The device is offered in a UQFN10 1.4 mm x 1.8 mm package.

#### **Features**

- Optimized Flow-Through Pinout
- $R_{ON}$ : 5.0  $\Omega$  Typ @  $V_{CC} = 4.2 \text{ V}$
- $C_{ON}$ : 7.5 pF Typ @  $V_{CC}$  = 3.3 V
- V<sub>CC</sub> Range: 1.65 V to 4.5 V
- Typical Bandwidth: 950 MHz
- 1.4 mm x 1.8 mm x 0.50 mm UQFN10
- OVT on Common Signal Pins D+/D- up to 5.25 V
- 8 kV HBM ESD Protection on All Pins
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Typical Applications**

- High Speed USB 2.0 Data
- Mobile Phones
- Portable Devices



Figure 1. Application Diagram



#### ON Semiconductor®

www.onsemi.com

#### MARKING DIAGRAM



UQFN10 CASE 488AT



AV = Device Code

M = Date Code

Pb-Free Device

(Note: Microdot may be in either location)

#### ORDERING INFORMATION

| Device         | Package             | Shipping <sup>†</sup> |
|----------------|---------------------|-----------------------|
| NL3HS2222MUTBG | UQFN10<br>(Pb-Free) | 3000 / Tape &<br>Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



Figure 2. Pin Connections and Logic Diagram (Top View)

# **Table 1. PIN DESCRIPTION**

| Pin                                   | Function      |
|---------------------------------------|---------------|
| S                                     | Control Input |
| ŌĒ                                    | Output Enable |
| HSD1+, HSD1-, HSD2+,<br>HSD2-, D+, D- | Data Ports    |

# **Table 2. TRUTH TABLE**

| ŌĒ | s | HSD1+,<br>HSD1- | HSD2+,<br>HSD2- |
|----|---|-----------------|-----------------|
| 1  | X | OFF             | OFF             |
| 0  | 0 | ON              | OFF             |
| 0  | 1 | OFF             | ON              |

#### **MAXIMUM RATINGS**

| Symbol              | Pins                                               | Parameter                                       | Value                      | Unit |
|---------------------|----------------------------------------------------|-------------------------------------------------|----------------------------|------|
| $V_{CC}$            | V <sub>CC</sub>                                    | Positive DC Supply Voltage                      | -0.5 to +5.5               | V    |
| V <sub>IS</sub>     | HSDn+,<br>HSDn-                                    | Analog Signal Voltage                           | $-0.5$ to $V_{CC}$ + $0.3$ | V    |
|                     | D+, D-                                             | 1                                               | -0.5 to +5.25              |      |
| V <sub>IN</sub>     | S, OE Control Input Voltage, Output Enable Voltage |                                                 | -0.5 to +5.5               | V    |
| I <sub>CC</sub>     | V <sub>CC</sub>                                    | Positive DC Supply Current                      | 50                         | mA   |
| T <sub>S</sub>      |                                                    | Storage Temperature                             | -65 to +150                | °C   |
| I <sub>IS_CON</sub> | HSDn+,<br>HSDn-,<br>D+, D-                         | Analog Signal Continuous Current–Closed Switch  | ±300                       | mA   |
| I <sub>IS_PK</sub>  | HSDn+,<br>HSDn-,<br>D+, D-                         | Analog Signal Continuous Current 10% Duty Cycle | ±500                       | mA   |
| I <sub>IN</sub>     | S, OE                                              | Control Input Current, Output Enable Current    | ±20                        | mA   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

# **RECOMMENDED OPERATING CONDITIONS**

| Symbol          | Pins            | Parameter                                    | Min  | Max             | Unit |
|-----------------|-----------------|----------------------------------------------|------|-----------------|------|
| $V_{CC}$        |                 | Positive DC Supply Voltage                   | 1.65 | 4.5             | V    |
| V <sub>IS</sub> | HSDn+,<br>HSDn– | Analog Signal Voltage                        | GND  | V <sub>CC</sub> | V    |
|                 | D+, D-          |                                              | GND  | 4.5             | 1    |
| $V_{IN}$        | S, OE           | Control Input Voltage, Output Enable Voltage | GND  | V <sub>CC</sub> | V    |
| T <sub>A</sub>  |                 | Operating Temperature                        | -40  | +85             | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

#### **ESD PROTECTION**

| Symbol | Parameter                   | Value | Unit |
|--------|-----------------------------|-------|------|
| ESD    | Human Body Model – All Pins | 8.0   | kV   |

#### DC ELECTRICAL CHARACTERISTICS

# **CONTROL INPUT, OUTPUT ENABLE VOLTAGE** (Typical: T = 25°C)

|                 |                  |                                                                 |                           |                     | -40°C to +85°C     |     |                    |      |
|-----------------|------------------|-----------------------------------------------------------------|---------------------------|---------------------|--------------------|-----|--------------------|------|
| Symbol          | Pins             | Parameter                                                       | Test Conditions           | V <sub>CC</sub> (V) | Min                | Тур | Max                | Unit |
| V <sub>IH</sub> | S, ŌE            | Control Input, Output<br>Enable HIGH Voltage<br>(See Figure 11) |                           | 2.7<br>3.3<br>4.2   | 1.25<br>1.3<br>1.4 | -   | -                  | V    |
| V <sub>IL</sub> | S, <del>OE</del> | Control Input, Output<br>Enable LOW Voltage<br>(See Figure 11)  |                           | 2.7<br>3.3<br>4.2   | ı                  | ı   | 0.35<br>0.4<br>0.5 | V    |
| I <sub>IN</sub> | S, <del>OE</del> | Current Input, Output<br>Enable Leakage Current                 | $0 \le V_{IS} \le V_{CC}$ | 1.65 – 4.5          | -                  | -   | ±1.0               | μΑ   |

# **SUPPLY CURRENT AND LEAKAGE** (Typical: T = $25^{\circ}$ C, $V_{CC} = 3.3 \text{ V}$ )

|                  |                 |                              |                                                                                              |                         | -4     | –40°C to +85°C |            |      |
|------------------|-----------------|------------------------------|----------------------------------------------------------------------------------------------|-------------------------|--------|----------------|------------|------|
| Symbol           | Pins            | Parameter                    | Test Conditions                                                                              | V <sub>CC</sub> (V)     | Min    | Тур            | Max        | Unit |
| I <sub>CC</sub>  | V <sub>CC</sub> | Quiescent Supply Current     | $0 \le V_{IS} \le V_{CC}$ ; $I_D = 0 \text{ A}$<br>$0 \le V_{IS} \le V_{CC} - 0.5 \text{ V}$ | 1.65 – 3.6<br>3.6 – 4.5 | -<br>- | -<br>-         | 1.0<br>1.0 | μΑ   |
| I <sub>OZ</sub>  |                 | OFF State Leakage            | $0 \le V_{IS} \le V_{CC}$                                                                    | 1.65 – 4.5              | -      | ±0.1           | ±1.0       | μΑ   |
| l <sub>OFF</sub> | D+, D-          | Power OFF Leakage<br>Current | $0 \le V_{IS} \le V_{CC}$                                                                    | 0                       | -      | -              | ±1.0       | μΑ   |

# **LIMITED V<sub>IS</sub> SWING ON RESISTANCE** (Typical: T = 25°C)

|                   |      |                                           |                                                          |                     | –40°C to +85°C |                      |                   |      |
|-------------------|------|-------------------------------------------|----------------------------------------------------------|---------------------|----------------|----------------------|-------------------|------|
| Symbol            | Pins | Parameter                                 | Test Conditions                                          | V <sub>CC</sub> (V) | Min            | Тур                  | Max               | Unit |
| R <sub>ON</sub>   |      | On–Resistance (Note 1)                    | I <sub>ON</sub> = 8 mA<br>V <sub>IS</sub> = 0 V to 0.4 V | 2.7<br>3.3<br>4.2   | -              | 6.0<br>5.5<br>5.0    | 8.6<br>7.6<br>7.0 | Ω    |
| R <sub>FLAT</sub> |      | On–Resistance Flatness<br>(Notes 1 and 2) | I <sub>ON</sub> = 8 mA<br>V <sub>IS</sub> = 0 V to 0.4 V | 2.7<br>3.3<br>4.2   | -              | 0.55<br>0.30<br>0.20 | -                 | Ω    |
| ΔR <sub>ON</sub>  |      | On–Resistance Matching (Notes 1 and 3)    | I <sub>ON</sub> = 8 mA<br>V <sub>IS</sub> = 0 V to 0.4 V | 2.7<br>3.3<br>4.2   | -              | 0.60<br>0.60<br>0.60 | -                 | Ω    |

<sup>1.</sup> Guaranteed by design.

# FULL $V_{IS}$ SWING ON RESISTANCE (Typical: T = 25°C)

|                   |      |                                           |                                                                    |                     | –40°C to +85°C |                      | °C                   |      |
|-------------------|------|-------------------------------------------|--------------------------------------------------------------------|---------------------|----------------|----------------------|----------------------|------|
| Symbol            | Pins | Parameter                                 | Test Conditions                                                    | V <sub>CC</sub> (V) | Min            | Тур                  | Max                  | Unit |
| R <sub>ON</sub>   |      | On–Resistance                             | I <sub>ON</sub> = 8 mA<br>V <sub>IS</sub> = 0 V to V <sub>CC</sub> | 2.7<br>3.3<br>4.2   | -              | 10<br>8.0<br>7.0     | 13.5<br>9.75<br>8.50 | Ω    |
| R <sub>FLAT</sub> |      | On–Resistance Flatness<br>(Notes 4 and 5) | I <sub>ON</sub> = 8 mA<br>V <sub>IS</sub> = 0 V to V <sub>CC</sub> | 2.7<br>3.3<br>4.2   | -              | 4.5<br>3.0<br>2.5    | -                    | Ω    |
| ΔR <sub>ON</sub>  |      | On–Resistance<br>(Note 4 and 6)           | I <sub>ON</sub> = 8 mA<br>V <sub>IS</sub> = 0 V to V <sub>CC</sub> | 2.7<br>3.3<br>4.2   | -              | 0.60<br>0.60<br>0.60 | -                    | Ω    |

<sup>4.</sup> Guaranteed by design.

Flatness is defined as the difference between the maximum and minimum value of On–Resistance as measured over the specified analog signal ranges.

<sup>3.</sup>  $\Delta R_{ON} = R_{ON(max)} - R_{ON(min)}$  between HSD1+ and HSD1- or HSD2+ and HSD2-.

<sup>5.</sup> Flatness is defined as the difference between the maximum and minimum value of On–Resistance as measured over the specified analog signal ranges.

<sup>6.</sup>  $\Delta R_{ON} = R_{ON(max)} - R_{ON(min)}$  between HSD1+ and HSD1- or HSD2+ and HSD2-.

# **AC ELECTRICAL CHARACTERISTICS**

**TIMING/FREQUENCY** (Typical: T = 25°C,  $V_{CC}$  = 3.3 V,  $R_L$  = 50  $\Omega$ ,  $C_L$  = 35 pF, f = 1 MHz)

|                  |                |                                          |                       |                     | -40°C to +85°C |      |      |      |
|------------------|----------------|------------------------------------------|-----------------------|---------------------|----------------|------|------|------|
| Symbol           | Pins           | Parameter                                | Test Conditions       | V <sub>CC</sub> (V) | Min            | Тур  | Max  | Unit |
| t <sub>ON</sub>  | Closed to Open | Turn-ON Time<br>(See Figures 4 and 5)    |                       | 1.65 – 4.5          | -              | 13.0 | 30.0 | ns   |
| tOFF             | Open to Closed | Turn-OFF Time<br>(See Figures 4 and 5)   |                       | 1.65 – 4.5          | -              | 12.0 | 25.0 | ns   |
| T <sub>BBM</sub> |                | Break-Before-Make<br>Time (See Figure 3) |                       | 1.65 – 4.5          | 2.0            | -    | -    | ns   |
| BW               |                | -3 dB Bandwidth<br>(See Figure 10)       | C <sub>L</sub> = 5 pF | 1.65 – 4.5          | -              | 950  | -    | MHz  |

**ISOLATION** (Typical: T = 25°C,  $V_{CC}$  = 3.3 V,  $R_L$  = 50  $\Omega$ ,  $C_L$  = 5 pF)

|                   |                |                                   |                 |                     | -40°C to +85°C |     |     |      |
|-------------------|----------------|-----------------------------------|-----------------|---------------------|----------------|-----|-----|------|
| Symbol            | Pins           | Parameter                         | Test Conditions | V <sub>CC</sub> (V) | Min            | Тур | Max | Unit |
| O <sub>IRR</sub>  | Open           | OFF-Isolation<br>(See Figure 6)   | f = 240 MHz     | 1.65 – 4.5          | -              | -22 | -   | dB   |
| X <sub>TALK</sub> | HSDn+ to HSDn- | Non-Adjacent Channel<br>Crosstalk | f = 240 MHz     | 1.65 – 4.5          | -              | -24 | -   | dB   |

 $\textbf{CAPACITANCE} \text{ (Typical: T = 25°C, V}_{CC} = 3.3 \text{ V, R}_{L} = 50 \ \Omega, C_{L} = 5 \text{ pF)}$ 

|                  |                            |                                                 |                                                                                                                                | -40°C to +85°C |     | °C  |      |  |
|------------------|----------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------|-----|-----|------|--|
| Symbol           | Pins                       | Parameter                                       | Test Conditions                                                                                                                | Min            | Тур | Max | Unit |  |
| C <sub>IN</sub>  | S, <del>OE</del>           | Control Pin, Output Enable<br>Input Capacitance | V <sub>CC</sub> = 0 V, f = 1 MHz                                                                                               | -              | 1.5 | _   | pF   |  |
|                  |                            |                                                 | V <sub>CC</sub> = 0 V, f = 10 MHz                                                                                              | _              | 1.0 | _   |      |  |
| C <sub>ON</sub>  | D+ to<br>HSD1+ or<br>HSD2+ | ON Capacitance                                  | V <sub>CC</sub> = 3.3 V; <del>OE</del> = 0 V, f = 1 MHz<br>S = 0 V or 3.3 V                                                    | _              | 7.5 | -   |      |  |
|                  |                            |                                                 | V <sub>CC</sub> = 3.3 V; <del>OE</del> = 0 V, f = 10 MHz<br>S = 0 V or 3.3 V                                                   | -              | 6.5 | -   |      |  |
|                  |                            |                                                 | V <sub>CC</sub> = 3.3 V; <del>OE</del> = 0 V, f = 240 MHz<br>S = 0 V or 3.3 V                                                  | -              | 5   | -   |      |  |
| C <sub>OFF</sub> | HSD1n or<br>HSD2n          | OFF Capacitance                                 | $V_{CC} = V_{IS} = 3.3 \text{ V};$<br>$\overline{OE} = 0 \text{ V}, \text{ S} = 3.3 \text{ V or } 0 \text{ V},$<br>f = 1  MHz  | -              | 3.8 | -   | pF   |  |
|                  |                            |                                                 | $V_{CC} = V_{IS} = 3.3 \text{ V};$<br>$\overline{OE} = 0 \text{ V}, \text{ S} = 3.3 \text{ V or } 0 \text{ V},$<br>f = 10  MHz | -              | 2.0 | -   |      |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.





Figure 3. t<sub>BBM</sub> (Time Break-Before-Make)





Figure 4. t<sub>ON</sub>/t<sub>OFF</sub>





Figure 5. t<sub>ON</sub>/t<sub>OFF</sub>



Channel switch control/s test socket is normalized. Off isolation is measured across an off channel. On loss is the bandwidth of an On switch.  $V_{ISO}$ , Bandwidth and  $V_{ONL}$  are independent of the input signal direction.

$$\begin{split} &V_{ISO} = \text{Off Channel Isolation} = 20 \text{ Log} \left( \frac{\text{V}_{OUT}}{\text{V}_{IN}} \right) \text{for V}_{IN} \text{ at 100 kHz} \\ &V_{ONL} = \text{On Channel Loss} = 20 \text{ Log} \left( \frac{\text{V}_{OUT}}{\text{V}_{IN}} \right) \text{for V}_{IN} \text{ at 100 kHz to 50 MHz} \end{split}$$

Bandwidth (BW) = the frequency 3 dB below  $V_{ONL}$ 

 $V_{CT}$  = Use  $V_{ISO}$  setup and test to all other switch analog input/outputs terminated with 50  $\Omega$ 

Figure 6. Off Channel Isolation/On Channel Loss (BW)/Crosstalk (On Channel to Off Channel)/V<sub>ONL</sub>

#### **DETAILED DESCRIPTION**

#### High Speed (480Mbps) USB 2.0 Optimized

The NL3HS2222 is a DPDT switch designed for USB applications within portable systems. The R<sub>ON</sub> and C<sub>ON</sub> of both switches are maintained at industry–leading low levels in order to ensure maximum signal integrity for USB 2.0 high speed data communication. The NL3HS2222 switch can be used to switch between high speed (480Mbps) USB signals and a variety of audio or data signals such as full speed USB, UART or even a moderately resistive audio terminal.

#### **Over Voltage Tolerant**

The NL3HS2222 features over voltage tolerant I/O protection on the common signal pins D+/D-. This allows the switch to interface directly with a USB connector. The D+/D- pins can withstand a short to  $V_{BUS}$ , up to 5.25 V, continuous DC current for up to 24 hours as specified in the USB 2.0 specification. This protection is achieved without the need for any external resistors or protection devices.



Figure 7. Board Schematic



Figure 8. Signal Quality



Figure 9. Near End Eye Diagram

| Near End Test Data: |                          |        |                 |    |         | Max     |
|---------------------|--------------------------|--------|-----------------|----|---------|---------|
| Std.                | Consecutive jitter range | -54.37 | 73.21           | ps |         |         |
|                     | Paired JK jitter range   | -59.14 | -59.14 59.56 ps |    | –200 ps | +200 ps |
|                     | Paired KJ jitter range   | -50.79 | 34.57           | ps |         |         |
|                     | Consecutive jitter range | -74.43 | 81.65           | ps |         | +200 ps |
| N.C.                | Paired JK jitter range   | -61.60 | 58.55           | ps | –200 ps |         |
|                     | Paired KJ jitter range   | -55.31 | 48.43           | ps | ]       |         |
|                     | Consecutive jitter range | -82.55 | 80.33           | ps |         |         |
| N.O.                | Paired JK jitter range   | -53.50 | 71.65           | ps | –200 ps | +200 ps |
|                     | Paired KJ jitter range   | -62.60 | 47.30           | ps |         |         |



Figure 10. Magnitude vs. Frequency @ V<sub>CC</sub> = 3.3 V, All Temperatures

# I<sub>CC</sub> Leakage Current as a Function of V<sub>IN</sub> Voltage (25°C)



Figure 11.  $I_{CC}$  vs.  $V_{IN}$ , Select Pin, All  $V_{CC}$ 's, 25°C

#### PACKAGE DIMENSIONS

#### UQFN10 1.4x1.8, 0.4P CASE 488AT ISSUE A



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and the are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding t

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative