Product Preview # USB Clamps, RS232 and General Purpose Data Line Filters with ESD Protection; Optional Internal Switch USB line clamps (DOUT+, DOUT-) protect low operating voltage loads. Five additional low pass filters are built in to reject RF noise and EMI on RS232 and GP data lines. When the USB lines are used, a switch is utilized to open the RS232 lines in order to reduce the loading on the USB lines. There are two options available for this device. NMFAAAA-1 has the switch external, and NMFAAAA-2 integrates the switch on chip. Also, when the switch is integrated, the USB line resistors are integrated as well. - ESD Protection IEC 61000–4–2 Level 4 (Input Lines) - ESD Protection IEC 61000-4-2 Level 1 (All I/O) - RF Filtering (800 MHz–4.0 GHz): –30 dB Low Pass Filter (RS232 and General Purpose Data Lines) - Input Voltage up to 5.25 V (USB Lines) and 6.0 V (RS232 and General Purpose Data Lines) - Max Output Voltage: TBD by Customer (RS232 and GP Data Lines) and TBD by Customer (USB Lines) - USB Minimum Input Signal Level: -1.0 V - USB Line Capable of Withstanding Exposure to Burst (60 ns at 4.6 V) - Optional Integrated Switch to Open the RS232 Lines (NMFAAAA-2) - 25 Bump Flip—Chip Direct Chip Attach: 2.5 mm x 2.5 mm x 0.65 mm - This is a Pb-Free Device #### **Typical Application** - Cellular Phones - Portable Equipment This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice. http://onsemi.com # MARKING DIAGRAM FLIP-CHIP-25 CSP CASE 499G XX = Specific Device Code D = Date Code # ORDERING INFORMATION | Device | vice Package Shi | | | |--------|------------------|------------------|--| | TBD | Flip-Chip | 3000 Tape & Reel | | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. Figure 1. NMFAAAA-1: Without Integrated Switch Figure 2. NMFAAAA-2: With Integrated Switch Figure 3. NMFAAAA-1: Without Integrated Switch Figure 4. NMFAAAA-2: With Integrated Switch # **PIN FUNCTION DESCRIPTION** | Pin | Signal | Pin | Signal | Pin | Signal | Pin | Signal | Pin | Signal | |-----|-------------------|-----|--------|-----|--------|-----|-----------------|-----|--------| | E1 | Dout+ | E2 | GND | E3 | RS1out | E4 | RS2out | E5 | GP1out | | D1 | Dout- | D2 | GND | D3 | GND | D4 | GND | D5 | GP2out | | C1 | NC/EN<br>(Note 1) | C2 | GND | C3 | GND | C4 | V <sub>CC</sub> | C5 | GP3out | | B1 | RS1in | B2 | RS2in | В3 | GND | B4 | GND | B5 | Vbias | | A1 | Din+ | A2 | Din- | А3 | GP1in | A4 | GP2in | A5 | GP3in | <sup>1.</sup> For NMF3503-1, C1 is not connected, no ESD protection on this pin. For NMF3503-2, C1 is EN pin, ESD level 1 protection applies. ESD Level 1 ESD Level 4 Bump Side Up Figure 5. Pin Configuration # **MAXIMUM RATINGS** $(T_A = 25^{\circ}C)$ | Rating | Symbol | Max | Unit | |----------------------------------------------|------------------|-------------|------| | ESD Discharge IEC61000-4-2 Air Discharge | $V_{PP}$ | 15 | kV | | ESD Discharge IEC61000–4–2 Contact Discharge | | 15 | | | Machine Model | | 0.2 | | | Junction Temperature | T <sub>J</sub> | 150 | °C | | Operating Temperature Range | T <sub>OP</sub> | -40 to +85 | °C | | Storage Temperature Range | T <sub>stg</sub> | -55 to +150 | °C | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. | Characteristic | Symbol | Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------|-----------------------------------|------------------------------------------------|-----|-----|-----|------| | V <sub>CC</sub> | V <sub>CC</sub> | | | | | V | | V <sub>bjas</sub> | V <sub>bias</sub> | | | | | V | | ESD Structure Breakdown Voltage | V <sub>BRESD</sub> | | | | | V | | ESD Structure Leakage Current (Per Line) | I <sub>R</sub> | | | | | μΑ | | Line Capacitance for USB Line | C <sub>L+</sub> , C <sub>L-</sub> | | | | | pF | | Passband Attenuation<br>(RS232 and GP Data Lines) | PB <sub>att</sub> | | | | | dB | | Stopband Rejection<br>(RS232 and GP Data Lines) | SB <sub>rej</sub> | | | | | dB | | Equivalent Load Resistance on Dout+,<br>Dout- | R <sub>Leq</sub> | | | | | ΚΩ | | Clamp Voltage for Dout+, Dout- | V <sub>CLAMPON</sub> | TO BE DETERMINED BY CUSTOMER REQUIRE-<br>MENTS | | | | V | | Clamp Voltage for Dout+, Dout- | V <sub>CLAMP0</sub> | | | | | V | | Die Temperature During USB Short Test<br>(Note 2) | T <sub>die</sub> | | | | | °C | | Maximum Input Signal on Din+ and Din-<br>(Note 3) | Vin max | | | | | V | | Rise Time for Dout+, Dout- | Tr | | | | | ns | | Fall Time for Dout+, Dout- | Tf | | | | | ns | | Differential Rise and Fall Time Matching for Dout+, Dout- (Note 4) | trfm | | | | | % | | Crossover Voltage for Dout+, Dout-<br>(Note 4) | V <sub>CRS</sub> | | | | | V | | Resistance of the Integrated Switch | R <sub>dson</sub> | | | | | Ω | - 2. Test performed at $T_A = 85^{\circ}C$ during 24 hours. - Figure 3 depicts the waveform of the open circuit voltage of the source. Excluding the first transition from idle state. The signal produced by the voltage generator may be distorted when observed at the data pin due to input protection devices possibly incorporated in the USB device. Figure 6. Maximum Input Waveform for USB Signaling Figure 7. Data Signal Switching Parameters Figure 8. S21 Characteristics for RS232 and General Purpose Data Lines (50 $\Omega$ Load and Source) # **PCB Layout Recommendations** | Parameter | 500 μm Pitch<br>300 μm Solder Ball | | | |--------------------------|------------------------------------|--|--| | PCB Pad Size | 250 μm (+25 / –0) | | | | Pad Shape | Round | | | | Pad Type | NSMD | | | | Solder Mask Opening | 350 μm ± 25 | | | | Solder Stencil Thickness | 125 μm | | | | Stencil Aperture | 250 x 250 μm sq. | | | | Solder Flux Ratio | 50/50 | | | | Solder Paste Type | No Clean Type 3 or Finer | | | | Trace Finish | OSP Cu | | | | Trace Width | 150 μm Max | | | # **PACKAGE DIMENSIONS** FLIP-CHIP-25 CSP CASE 499G-01 ISSUE O - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. COPLANARITY APPLIES TO SPHERICAL CROWNS OF SOLDER BALLS. | | MILLIMETERS | | | | | |-----|-------------|-------|--|--|--| | DIM | MIN | MAX | | | | | Α | | 0.650 | | | | | A1 | 0.210 | 0.270 | | | | | A2 | 0.280 | 0.380 | | | | | D | 2.650 BSC | | | | | | E | 2.650 BSC | | | | | | b | 0.290 | 0.340 | | | | | е | 0.500 BSC | | | | | | D1 | 2.000 BSC | | | | | | E1 | 2.000 BSC | | | | | ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free LISA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.