

## NPCP215F

## Audio Enhancing Engine and Power Amplifier Family

## General Description

The Nuvoton NPCP215F device is a member of Nuvoton Sound Enhancing family optimized for TV applications.

The NPCP215F integrates a Class-D power amplifier with Waves® MaxxAudio-3 sound enhancement algorithms. These are proprietary, patented, psychoacoustic algorithms that compensate for the acoustic limitations of small-dimensioned consumer electronics devices and speakers.

MaxxAudio-3 algorithms enable reproduction of rich content, with a wide dynamic range and a full frequency range, on a limited audio system. For low-frequency reproduction, MaxxBass® uses a patented psychoacoustic technique to create a perceived low bass, which can be extended up to 1.5 octaves lower than the original. This technique reproduces full and rich sounding bass tones. Power handling is done by MaxxVolume, which utilizes the power amplifiers and speakers to their full extent yet avoids clipping and distortions.

The MaxxAudio-3 software suite provides additional algorithms that enhance the overall sound quality, such as Maxx3D, which widens the stereo image, and MaxxTreble for reproducing crystal clear high frequencies. To design a resonance-free audio system, MaxxEQ provides a flexible equalizer with 20 bands.

Specifically designed for devices such as TV, MaxxLeveler maintains a constant level of output for any given content. This feature is useful for maintaining the same volume during commercials or when switching TV channels.

The MaxxAudio Graphical User Interface (GUI) enables sound engineers to easily tune the device and customize presets for different audio products.

## Outstanding Features

- Improves audio quality for low-performance speakers
- System-level BOM savings
- I2C controlled
- 24-bit accuracy
- Audio algorithms
  -  MAXXBASS®
  -  MAXX3D
  -  MAXXTREBLE
  -  MAXXEQ
  -  MAXXVOLUME®
  -  MAXXLEVELER
  -  MAXXDIALOG
- Audio input: up to four I2S or Synchronous Serial Interface (SSI) inputs
- Audio output:
  - Up to three I2S or SSI outputs
  - Class-D Power output up to 2 x 20W
- 100 dB SNR
- Typical power efficiency of 90%
- Various protection sensors
- Several General-Purpose digital signals available to the application (GPIOs)
- Logic supply of 3.3V and Power supply up to 26.4V
- 7 x 7 mm, 48-pin Quad Flat No-Lead (QFN) package

Package is halogen-free, RoHS-compliant and TSCA-compliant

## System Block Diagram



## Features

### Bus Interfaces

- Synchronous Serial Interface (SSI)
  - Compatible with I2S
- I2C Interface
  - Compliant with *I2C-BUS Specification Revision 1.0, 1992*
  - Master or slave interface
  - Supports 7-bit address mode

### Audio Enhancing Engine

- Processing Unit
  - 24-bit
  - 125 MIPS

### Audio Algorithms

- MaxxBass®
  - Patented Waves MaxxBass psycho-acoustic bass extension delivers a more natural sound than traditional bass boost technologies, which use EQ and can overpower your system. MaxxBass analyzes low frequencies to create harmonics that are perceived as lower, deeper tones.
- Maxx3D
  - Maxx3D extends the span of stereo-side content while maintaining the integrity of unprocessed center content.
  - Maxx3D improves the stereo separation of speakers, widening the stereo field for optimal imaging.
- MaxxTreble
  - MaxxTreble delivers crystal clear high-frequency enhancement for increased RMS without exceeding the system ceiling. Its proprietary algorithm restores luster to over-compressed formats to provide the perfect listening experience.
- MaxxEQ
  - MaxxEQ provides the ability to design EQ curves and shape sound with surgical precision, using up to 20 programmable filters with bell, shelf, low pass, and high pass, plus adjustable frequency, gain, and Q parameters. MaxxEQ's intuitive Graphic User Interface makes click-and-drag filter design fast and easy.
- MaxxVolume®
  - MaxxVolume is an all-in-one volume control, with High-Level Compression to increase RMS levels, Low-Level Compression to increase the clarity of soft sounds, Noise Gating to eliminate signal and system noise, and Leveling to smooth out volume levels.
  - It includes:
    - Leveler - (replaces traditional AGC)
    - Low-level gain

- Dynamic range curve controller
- Noise gate

- MaxxLeveler
  - MaxxLeveler regulates the perceived volume of the audio, keeping all audio content at the same level.
- MaxxDialog
  - MaxxDialog is a revolutionary new technology that enables users to adjust center channel dialog levels without affecting the rest of the audio mix. Based on the Waves Center pro audio plug-in, MaxxDialog delivers clear, crisp dialog that does not disappear behind loud music and effects.
- Sub-Woofers
  - Enables separating low-frequency content and directing it into a third audio channel, for driving a sub-woofer.

### Power Amplifier

- Class-D Power up to 2 x 20W to 6 Ω or 8 Ω (0.5% THD)
- Typical power efficiency of 90%
- 100 dB SNR
- Less than 0.4% THD at 1W
- Protection:
  - Over-current
  - Under-voltage
  - Over-temperature

### Straps, Clocks, Supply and Package Information

- Strap Input Controlled Operating Modes
  - PLL reference clock select (REF strap)
  - Test mode select (nTEST strap)
  - I2C master or slave select (I2CMS strap)
  - Boot options
    - ROM code operation
    - Loadable algorithms for new functions or ROM code patching
- Input Clocks
  - SSI / I2S clock: 1 MHz - 5 MHz input
  - Optional crystal oscillator or input clock
- Power Supply
  - 3.3V Logic supply
  - 9V to 26.4V Power supply
- Power-Save Modes
  - Power-down of less than 100mW
  - Power stage shut down
- Package
  - 7 x 7 mm, 48-pin Quad Flat No-Lead (QFN) package
  - Halogen-free, RoHS-compliant and TSCA-compliant

## Derivative Table

| Product  | ID <sup>1</sup> | Package | I2S<br>Stereo<br>Inputs | Output<br>Power | Algorithms   |            |                |                |                 |                             |                           |
|----------|-----------------|---------|-------------------------|-----------------|--------------|------------|----------------|----------------|-----------------|-----------------------------|---------------------------|
|          |                 |         |                         |                 | Maxx<br>Bass | Maxx<br>EQ | Maxx<br>Treble | Maxx<br>Volume | Maxx<br>Leveler | Maxx 3D<br>& Maxx<br>Dialog | Sub-<br>Woofer<br>Support |
| NPCP215F | 0011            | QFN48   | 4                       | 2x20W           | ◆            | ◆          | ◆              | ◆              | ◆               | ◆                           | ◆                         |

1. Includes 4 bits: Bits 3-1 are the DEVSEL field, bit 0 is the ALLALGEN bit.

## Algorithm Processing Chain





Device Audio Path Block Diagram

**Table of Contents**

|                                                        |           |
|--------------------------------------------------------|-----------|
| <b>General Description .....</b>                       | <b>1</b>  |
| <b>Features .....</b>                                  | <b>2</b>  |
| <b>Table of Contents .....</b>                         | <b>5</b>  |
| <b>1 PIN CONFIGURATION.....</b>                        | <b>7</b>  |
| <b>1.1 CONNECTION DIAGRAM.....</b>                     | <b>7</b>  |
| <b>1.2 PIN TYPES .....</b>                             | <b>8</b>  |
| <b>1.3 PIN DESCRIPTION .....</b>                       | <b>8</b>  |
| 1.3.1 Clocks and Reset .....                           | 8         |
| 1.3.2 GPIO/ Other .....                                | 9         |
| 1.3.3 I2S / GPIO / STRAPS .....                        | 9         |
| 1.3.4 I2C Interface .....                              | 10        |
| 1.3.5 Power Amplifier.....                             | 11        |
| 1.3.6 Power Source .....                               | 11        |
| 1.3.7 Not Connected .....                              | 11        |
| <b>2 POWER, CLOCKS AND RESET .....</b>                 | <b>12</b> |
| <b>2.1 POWER.....</b>                                  | <b>12</b> |
| 2.1.1 Power Planes .....                               | 12        |
| 2.1.2 Power States.....                                | 12        |
| 2.1.3 Power Connection and Layout Guidelines .....     | 12        |
| <b>2.2 RECOMMENDED SYSTEM CONNECTIONS .....</b>        | <b>13</b> |
| <b>2.3 CLOCKS .....</b>                                | <b>16</b> |
| <b>2.4 RESET SOURCES AND TYPES.....</b>                | <b>17</b> |
| 2.4.1 Power-Up Reset.....                              | 17        |
| 2.4.2 Watchdog Reset .....                             | 17        |
| <b>2.5 TIMING SEQUENCE .....</b>                       | <b>18</b> |
| <b>3 INTEGRATION .....</b>                             | <b>20</b> |
| <b>3.1 BLOCK DIAGRAM .....</b>                         | <b>20</b> |
| <b>4 DEVICE SPECIFICATIONS .....</b>                   | <b>21</b> |
| <b>4.1 GENERAL DC ELECTRICAL CHARACTERISTICS .....</b> | <b>21</b> |

|                                                                                    |           |
|------------------------------------------------------------------------------------|-----------|
| 4.1.1 Recommended Operating Conditions .....                                       | 21        |
| 4.1.2 Absolute Maximum Ratings .....                                               | 21        |
| 4.1.3 Capacitance .....                                                            | 21        |
| 4.1.4 Power Supply Current Consumption under Recommended Operating Conditions..... | 22        |
| <b>4.2 DC CHARACTERISTICS OF PINS BY I/O BUFFER TYPES .....</b>                    | <b>23</b> |
| 4.2.1 Input, TTL Compatible.....                                                   | 23        |
| 4.2.2 Input, TTL Compatible, with Schmitt Trigger .....                            | 23        |
| 4.2.3 Output, TTL/CMOS-Compatible, Push-Pull Buffer .....                          | 23        |
| 4.2.4 Output, TTL/CMOS-Compatible, Open-Drain Buffer .....                         | 24        |
| 4.2.5 Notes and Exceptions .....                                                   | 24        |
| 4.2.6 Terminology .....                                                            | 24        |
| <b>4.3 INTERNAL RESISTORS .....</b>                                                | <b>25</b> |
| 4.3.1 Pull-Up Resistors .....                                                      | 25        |
| <b>4.4 ANALOG CHARACTERISTICS .....</b>                                            | <b>26</b> |
| 4.4.1 Power Amplifier Characteristics .....                                        | 26        |
| <b>4.5 AC ELECTRICAL CHARACTERISTICS.....</b>                                      | <b>30</b> |
| 4.5.1 AC Test Conditions .....                                                     | 30        |
| 4.5.2 Reset Timing .....                                                           | 31        |
| 4.5.3 Clock Timing .....                                                           | 32        |
| 4.5.4 Input Signal Detection Timing.....                                           | 33        |
| 4.5.5 I2C Slave Timing.....                                                        | 33        |
| 4.5.6 I2C Master Timing.....                                                       | 34        |
| 4.5.7 SSI Timing .....                                                             | 35        |
| <b>PACKAGE THERMAL INFORMATION.....</b>                                            | <b>36</b> |
| <b>PACKAGE DIMENSIONS.....</b>                                                     | <b>37</b> |
| <b>REVISION HISTORY .....</b>                                                      | <b>38</b> |
| <b>IMPORTANT NOTICE.....</b>                                                       | <b>39</b> |

## 1 PIN CONFIGURATION

## 1.1 CONNECTION DIAGRAM



**Note:** Bottom Pad is VSS (must be connected to digital ground)

**48-Pin Quad Flat No-Lead (QFN) Package  
Order Number: NPCP215FA0YX**

## 1.2 PIN TYPES

Table 1. Abbreviations

| Abbreviations | Description                                                                                                                                                                                                                                                                          |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO          | General-Purpose Input/Output                                                                                                                                                                                                                                                         |
| GPO           | General-Purpose Output                                                                                                                                                                                                                                                               |
| GPI           | General-Purpose Input                                                                                                                                                                                                                                                                |
| Ox/y          | Output, Source x mA, Sink y mA                                                                                                                                                                                                                                                       |
| ODy           | Output, Open-Drain, Sink y mA                                                                                                                                                                                                                                                        |
| 5V            | Input tolerant to 5 volts                                                                                                                                                                                                                                                            |
| PU            | Input buffer with a pull-up resistor. This pull-up resistor is intended to maintain unconnected input pins at high logic level. The voltage measured externally on an unconnected input pin is in the range of 1.5 to 2.5V, although the input itself is near V <sub>DD</sub> level. |
| T             | Input buffer with CMOS / LVTTL levels                                                                                                                                                                                                                                                |
| ST            | Schmitt trigger input buffer with CMOS / LVTTL levels                                                                                                                                                                                                                                |
| A             | Analog input or output                                                                                                                                                                                                                                                               |
| XO            | Crystal Oscillator                                                                                                                                                                                                                                                                   |

## 1.3 PIN DESCRIPTION

### 1.3.1 Clocks and Reset

Note: Crystal oscillator connections can be found in Figure 4.

| Signal      | I/O | Description                                                                                                                                                                           | Pull-Up / Down | Power Well | Buffer Type | Comments |
|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|-------------|----------|
| XTALI/CLKIN | I   | <b>Crystal Clock Input.</b> Used for a crystal connection circuit or as a clock input (clock input at LVTTL levels). The crystal should have a frequency of 12.288 MHz or 11.2896 MHz |                | VDD        | XO          |          |
| XTALO       | O   | <b>Crystal Clock Output.</b> Used for a crystal connection circuit.                                                                                                                   |                |            |             |          |
| nRESET      | I   | <b>Power-Up Reset Input.</b> If driven low, forces reset. This input has a filter and ignores pulses of less than 5 ns.                                                               | PU             | VDD        | 5V, ST      |          |

### 1.3.2 GPIO/ Other

| Signal         | I/O | Description                                                                             | Pull-Up / Down | Power Well | Buffer Type | Comments |
|----------------|-----|-----------------------------------------------------------------------------------------|----------------|------------|-------------|----------|
| GPO17 / EVNT   | O   | <b>General-Purpose Output Signal 17.</b> /                                              | PU             | VDD        | O6/6        |          |
|                | O   | <b>Event Indication.</b> May be used as an interrupt signal to the system controller.   |                |            |             |          |
| nMUTE / GPIO16 | I   | <b>Mute Output.</b> Mutes output level when pulled low. May be left open if not used. / | PU             | VDD        | ST,5V,O2/2  |          |
|                | I/O | <b>General-Purpose I/O Signal 16.</b>                                                   |                |            |             |          |

### 1.3.3 I2S / GPIO / STRAPS

| Signal               | I/O | Description                                                                                                                                                                                              | Pull-Up / Down | Power Well | Buffer Type | Comments |
|----------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|-------------|----------|
| GPIO00 / DCLK        | I/O | <b>General-Purpose I/O Signal 00.</b> /                                                                                                                                                                  | PU             | VDD        | T,5V,O2/2   |          |
|                      | I/O | <b>I2S Clock.</b> Input for an I2S slave and output for an I2S master. The frequency must be either 32 or 64 times the sample frequency. When used as output, a 33Ω to 100Ω series resistor is required. |                |            |             |          |
| GPIO01 / SYNC        | I/O | <b>General-Purpose I/O Signal 01.</b> /                                                                                                                                                                  | PU             | VDD        | T,5V,O2/2   |          |
|                      | I/O | <b>I2S SYNC.</b> Input for an I2S slave and output for an I2S master. Indicates the sample frequency. When used as output, a 33Ω to 100Ω series resistor is required.                                    |                |            |             |          |
| GPIO02 / SDI0        | I/O | <b>General-Purpose I/O Signal 02.</b> /                                                                                                                                                                  | PU             | VDD        | T,5V,O2/2   |          |
|                      | I   | <b>I2S Serial Data In 0.</b> Carries input stereo data stream 0.                                                                                                                                         |                |            |             |          |
| GPIO03 / SDI1        | I/O | <b>General-Purpose I/O Signal 03.</b> /                                                                                                                                                                  | PU             | VDD        | T, 5V, O2/2 |          |
|                      | I   | <b>I2S Serial Data In 1.</b> Carries input stereo data stream 1.                                                                                                                                         |                |            |             |          |
| GPIO04 / SDI2        | I/O | <b>General-Purpose I/O Signal 04.</b> /                                                                                                                                                                  | PU             | VDD        | T,5V,O2/2   |          |
|                      | I   | <b>I2S Serial Data In 2.</b> Carries input stereo data stream 2.                                                                                                                                         |                |            |             |          |
| GPIO05 / SDI3        | I/O | <b>General-Purpose I/O Signal 05.</b> /                                                                                                                                                                  | PU             | VDD        | T,5V,O2/2   |          |
|                      | I   | <b>I2S Serial Data In 2.</b> Carries input stereo data stream 2.                                                                                                                                         |                |            |             |          |
| GPO06 / SDO0 / nTEST | O   | <b>General-Purpose Output Signal 06.</b> /                                                                                                                                                               | PU             | VDD        | T,5V,O2/2   |          |
|                      | O   | <b>I2S Serial Data Out 0.</b> Carries output stereo data stream 0. A 33Ω to 100Ω series resistor is required. /                                                                                          |                |            |             |          |
|                      | I   | <b>Test Strap.</b> Sampled during Power-Up reset. The pin is pulled up by an internal resistor for normal operation or set to 0 by an external 8.2 KΩ pull-down resistor.                                |                |            |             |          |

| Signal                               | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Description | Pull-Up / Down | Power Well | Buffer Type | Comments |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------|------------|-------------|----------|
| GPO07 /<br>SDO1 /<br>CLKOUT /<br>REF | <input type="radio"/> <b>General-Purpose Output Signal 07.</b> /<br><input type="radio"/> <b>I2S Serial Data Out 1.</b> Carries output stereo data stream 1. A 33 to 100 $\Omega$ series resistor is required. /<br><input type="radio"/> <b>General-Purpose Clock Output.</b> A 33 $\Omega$ to 100 $\Omega$ series resistor is required. /<br><input type="radio"/> <b>Reference Strap.</b> Sampled during Power-Up reset. The pin is pulled up by an internal resistor (selects DCLK in) or set to 0 by an external 8.2 K $\Omega$ pull-down resistor (selects crystal oscillator). |             | PU             | VDD        | T,5V,O6/6   |          |
| SDO2 /<br>GPO18 /<br>I2CMS           | <input type="radio"/> <b>I2S Serial data out 1.</b> Carries output stereo data stream 2. A 33 to 100 $\Omega$ series resistor is required. /<br><input type="radio"/> <b>General-Purpose Output Signal 18.</b> /<br><input type="radio"/> <b>I2S Master/Slave Strap.</b> Sampled during Power-Up reset. The pin is pulled up by an internal resistor (selects slave) or set to 0 by an external 8.2 K $\Omega$ pull-down resistor (selects master).                                                                                                                                   |             | PU             | VDD        | T,5V,O2/2   |          |

#### 1.3.4 I2C Interface

| Signal | I/O | Description                                                                                                                                                                                       | Pull-Up / Down | Power Well | Buffer Type | Comments |
|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|-------------|----------|
| SDA    | I/O | <b>Master/Slave I2C Data Line.</b> When used as an input, ignores short pulses of a length of less than 5 ns (reducing signal reflections hazards).                                               |                | VDD        | ST,5V,OD6   |          |
| SCL    | I/O | <b>Master/Slave I2C Clock Line.</b> When used as an input, ignores short pulses of a length of less than 5 ns and rejects more signal changes within 20 ns (reducing signal reflections hazards). |                | VDD        | ST,5V,OD6   |          |

### 1.3.5 Power Amplifier

See recommended connection in Figure 5.

| Signal                              | I/O | Description                                                                                                                                                                      | Pull-Up / Down | Power Well | Buffer Type | Comments |
|-------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|-------------|----------|
| OUT1A,<br>OUT1B,<br>OUT2A,<br>OUT2B | O   | <b>Power Stage Output.</b> These outputs each use 2 pins that must be connected together. They should be connected via an LC filter to speakers.                                 |                | VDDP       | Power       |          |
| BST1A,<br>BST1B,<br>BST2A,<br>BST2B | A   | <b>Bootstrap Connection.</b> These pins must each be connected via a 100nF ceramic capacitor to the respective power output pin (OUT1A, OUT1B, OUT2A or OUT2B).                  |                | VDDP       | Analog      |          |
| VDR1,<br>VDR2                       | A   | <b>Regulator Filter.</b> These pins must each be connected via a 1 $\mu$ F ceramic capacitor to power ground.                                                                    |                | VDDP       | Analog      |          |
| VDDP1,<br>VDDP2                     | A   | <b>Supply for Power Amplifier.</b> These signals each use 2 pins that must be connected together to a supply of 9-26.4V.                                                         |                | VDDP       | Analog      |          |
| VSSP1,<br>VSSP2                     | A   | <b>Ground for Power Amplifier.</b> These signals must be connected together to power ground. The Power Amplifier ground must be connected to the digital ground near the device. |                | VDDP       | Analog      |          |

### 1.3.6 Power Source

| Signal  | I/O | Description                                                                                                                                      |
|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------|
| VSSPLL  | G   | <b>PLL Ground.</b> PLL ground supply connection. Should be connected to digital ground.                                                          |
| VPPLL18 | P   | <b>PLL 1.8V Supply.</b> Internally generated for PLL. Should be connected via a 4.7 $\mu$ F ceramic capacitor to VSSPLL.                         |
| VD18    | P   | <b>Internal 1.8V Supply.</b> Internally generated for internal logic. Should be connected via a 4.7 $\mu$ F ceramic capacitor to digital ground. |
| VSS     | G   | <b>Digital Ground.</b> Should be connected to a digital ground plane. The package bottom pad must be connected to digital ground.                |
| VDD     | P   | <b>3.3V Digital Supply.</b>                                                                                                                      |

### 1.3.7 Not Connected

| Signal | I/O | Description                                                                   |
|--------|-----|-------------------------------------------------------------------------------|
| NC     |     | <b>Not Connected.</b> Should be left open and not be connected to any signal. |

## 2 POWER, CLOCKS AND RESET

### 2.1 POWER

#### 2.1.1 Power Planes

The NPCP215F has two power plane groups (wells), as shown below.

Table 2. NPCP215F Power Planes

| Power Plane Group | Description                                                                                                                      | Power Plane Notation | Power Pins                 | Ground Pins               |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------|---------------------------|
| Internal group    | Powers the internal logic of all the device modules and PLLs. Supply is generated internally but requires a filtering capacitor. | $V_{D18}$            | $V_{D18}$ ,<br>$V_{PLL18}$ | $V_{SS}$ ,<br>$V_{SSPLL}$ |
| Active group      | 3.3V power to the I/O interface and internal regulators.                                                                         | $V_{DD}$             | $V_{DD}$                   | $V_{SS}$                  |

#### 2.1.2 Power States

The NPCP215F has the following main power states:

- **Power Fail**  
All power planes are powered off ( $V_{DD}$  is inactive).
- **Power Active**  
All power planes are powered on ( $V_{DD}$  is active).

#### 2.1.3 Power Connection and Layout Guidelines

The NPCP215F requires a power supply voltage of 3.13V–3.47V for  $V_{DD}$ .

$V_{DD}$  uses a common ground return named “Digital Ground” and marked  $V_{SS}$ .

The following directives are recommended for the NPCP215F power and ground connections.

#### Ground Connection

Use a ground plane for digital signals ( $V_{SS}$ ). Make the following ground connections:

- Connect all  $V_{SS}$  pins and the bottom pad of the NPCP215F to the GND plane.
- Connect all  $V_{SSP1-2}$  pins to a plane with the power amplifier components and connect this plane to the GND plane near the NPCP215F device.
- Locate the decoupling capacitors of the Active power plane’s digital supply ( $V_{DD}$ ) pins close to a  $V_{DD}$  pin; connect one terminal of each capacitor to the ground plane.
- If there is insufficient room for decoupling capacitors, place smaller capacitors close to the power-ground pins and larger capacitors further away.

Note that low-impedance ground layers improve noise isolation and reduce ground bounce problems.

#### Power-Up Sequence

The power-up sequence for the NPCP215F is:

- $V_{DD}$  pins rise at the same time and reach a valid level while  $nRESET$  is logic low.
- $V_{DDP1-2}$  rise at the same time and reach a valid level, 0 to 20 ms later.
- $nRESET$  rises to high logic level.

**Note:**  $nMUTE$  may rise to high level at any stage after  $V_{DDP}$  is supplied.

## 2.2 RECOMMENDED SYSTEM CONNECTIONS

All NPCP215F supply pins must be connected to the appropriate power plane. Decoupling capacitors must be used as recommended as follows:

Connect the digital supply pins (VDD) to a 3.3V power supply. A  $10\ \mu\text{F}$  (or larger) capacitor should be connected between VDD and the digital ground plane. A  $0.1\mu\text{F}$  capacitor should be connected to ground near each VDD pin of the device. The recommended 3.3 power connections are shown below:



Figure 1 3.3V Digital Power Connection Diagram



Figure 2 1.8V (internal) Power Connection Diagram

**Legend:**

| <u>Part Designator</u> | <u>Value</u>      |
|------------------------|-------------------|
| C1, C2                 | 1 $\mu$ F Ceramic |

**Figure 3 Amplifier Regulator Filters Connection Diagram****Legend:**

| <u>Part Designator</u> | <u>Final Values</u>                                                                         |
|------------------------|---------------------------------------------------------------------------------------------|
| R1                     | 2 M $\Omega$ 5%,                                                                            |
| R2                     | 2000 $\Omega$ 1%,                                                                           |
| C1                     | 20 pF Ceramic 5%,                                                                           |
| C2                     | 20 pF Ceramic 5%,                                                                           |
| X1                     | 12.288 or 11.2896 MHz,<br>$C_L=12$ pF, ESR < 75 $\Omega$ ,<br>Drive level up to 500 $\mu$ W |

Alternate values:

|    |                                                                                                     |
|----|-----------------------------------------------------------------------------------------------------|
| R2 | 4990 $\Omega$ 1%,                                                                                   |
| X1 | 12.288 or 11.2896 MHz, 100 ppm<br>$C_L=12$ pF, ESR < 75 $\Omega$ ,<br>Drive level up to 100 $\mu$ W |

**Figure 4 Typical Crystal Oscillator Connection Diagram**

**Board Layout Consideration on Power Amplifier Output:**

- The power amplifier supply connections carry high current and must be laid out carefully to reduce EMI generation.
- The bottom plate of the device package must be soldered to a metal plate on the PCB component side.
- The metal plate should have 36 vias connected to a metal plate on the PCB solder side and to the ground plane of the PCB.
- The vias should be filled with solder to provide better thermal conductivity.



In the diagram:  
x may be 1 or 2

Connect all power ground connections in a path separate from digital ground.  
There should be One connection between power ground and digital ground.

**Legend:**

| Part Designator | Value                          |
|-----------------|--------------------------------|
| C1, C2,         | 0.1 $\mu$ F Ceramic, 50V       |
| C3, C4          | 390 pF Ceramic, 50V            |
| C5              | UM                             |
| C6, C7          | 1 $\mu$ F Ceramic, 50V         |
| C8, C9          | Unmounted (UM)                 |
| C11, C15        | 0.1 $\mu$ F Ceramic, 50V       |
| C12             | 330 $\mu$ F, 50V               |
| C13             | UM                             |
| R1, R2          | 3.3 $\Omega$                   |
| R3, R4          | UM                             |
| L1, L2          | 22 $\mu$ H @ 4.5A              |
| SP1             | 6 $\Omega$ or 8 $\Omega$ , 20W |

**Figure 5 Amplifier Output and Supply Connection Diagram for a Bridge Configuration**

## 2.3 CLOCKS

The NPCP215F clock structure is shown below. The clock generation parameters are supplied to the device at initialization.



Figure 6 Clocks in the NPCP215F

### Clock Source

The clock source is either DCLK (I2S serial clock, in Slave mode) or the crystal oscillator, and is used as the reference clock of the PLL. The clock is selected initially by the REF strap and may be changed later.

When DCLK is a stable clock, the oscillator may be omitted. The oscillator may be replaced by a clock input. DCLK monitoring and SYNC frequency measurement are possible only if an oscillator or clock input are present on the XOSCI/CLKIN pin.

The best selection for a crystal frequency is 256 times the used sample clock.

### DCLK Monitoring

When DCLK is used as the PLL reference clock, the DCLK clock monitoring block may be used.

If the monitoring is enabled, and DCLK is selected as the PLL reference clock and also DCLK input is stuck for a programmable time, the PLL reference clock is switched to a clock based on (divided from) the oscillator clock (or CLKIN).

The device supports various sample frequencies. A counter monitors SYNC frequency to enable the firmware to detect any frequency change.

### PLL

The PLL is used to generate the system clock and can be used to generate the SSI (I2S) clock as well (if the device is in I2S master mode).

The PLL reference clock may be as low as 44.1 KHz; however, for low jitter, a higher frequency reference clock is recommended.

## 2.4 RESET SOURCES AND TYPES

The NPCP215F has one reset domain.

### Reset Types

- Power-Up reset - Activated when nReset signal is asserted (when the  $V_{DD}$  supply is powered up).
- Watchdog reset - Activated when a watchdog condition is detected.

The following sections describe the sources and effects of the various resets on the NPCP215F, per reset type.

### 2.4.1 Power-Up Reset

$V_{DD}$  Power-Up reset is generated when an nRESET signal is asserted.

On Power-Up reset, the NPCP215F performs the following:

- Puts pins with strap options into TRI-STATE mode and enables the internal pull-up/down resistors on the strap pins
- Samples the values of the strap pins (after nRESET de-assertion)
- Performs all actions done by a Watchdog reset

**Note:** The internal reset signal is active for at least 3 ms.

### 2.4.2 Watchdog Reset

Watchdog reset is generated by the Watchdog module on detection of a watchdog event.

The NPCP215F loads default values to all registers.

## 2.5 TIMING SEQUENCE



Figure 7 Power-Up Sequence



Figure 8 Sample Rate Switching Sequence



Figure 9 Power-Down Sequence

### 3 INTEGRATION

#### 3.1 BLOCK DIAGRAM



Figure 10 Device Block Diagram

## 4 DEVICE SPECIFICATIONS

### 4.1 GENERAL DC ELECTRICAL CHARACTERISTICS

#### 4.1.1 Recommended Operating Conditions

| Symbol    | Parameter <sup>1</sup>                        | Min  | Typ | Max  | Unit |
|-----------|-----------------------------------------------|------|-----|------|------|
| $V_{DD}$  | 3.3V Supply Voltage (VDD pins)                | 3.13 | 3.3 | 3.47 | V    |
| $V_{DDP}$ | Power Amplifier Supply Voltage (VDDP1-2 pins) | 9    | 24  | 26.4 | V    |
| $V_{OFF}$ | $V_{DD}$ Power Off Voltage                    | -0.3 | 0   | +0.5 | V    |
| $T_A$     | Operating Ambient Temperature                 | 0    |     | +85  | °C   |

1. Unless otherwise specified, all voltages are relative to ground.

#### 4.1.2 Absolute Maximum Ratings

Absolute maximum ratings are values beyond which damage to the device may occur. Unless otherwise specified, all voltages are relative to ground. These parameters are characterized and not fully tested.

| Symbol      | Parameter <sup>1</sup>                                                                      | Conditions                                                     | Min  | Max            | Unit |
|-------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|----------------|------|
| $V_{DD}$    | 3.3V Supply Voltage                                                                         |                                                                | -0.5 | 3.6            | V    |
| $V_{DDP}$   | Power Amplifier Supply Voltage (VDDP1-2 pins)                                               |                                                                | -0.3 | 30             | V    |
| $V_{OUTMN}$ | Output Pins vs. Supply Pins (VDDP pins)                                                     |                                                                | -30  |                | V    |
| $V_{OUTMX}$ | Output Pins vs. Ground Pins (VSSP pins)                                                     |                                                                |      | 30             | V    |
| $I_{MAX1}$  | Maximum RMS current via power amplifier pins VSSP1, VSSP2                                   | For each pin                                                   |      | 1.5            | A    |
| $I_{MAX2}$  | Maximum RMS current via power amplifier pin pairs: VDDP1, VDDP2, OUT1A, OUT1B, OUT2A, OUT2B | A pin pair is connected on board together to the signal trace  |      | 2.3            | A    |
| $V_I$       | Input Voltage                                                                               | 5V buffer types                                                | -0.5 | 5.5            | V    |
|             |                                                                                             | All other buffer types                                         | -0.5 | $V_{DD} + 0.5$ | V    |
|             |                                                                                             | $V_{DD} < 0.5V$ , all digital signals                          | -0.5 | 3.47           | V    |
| $V_O$       | Output Voltage                                                                              | All digital signals buffer types                               | -0.5 | $V_{DD} + 0.5$ | V    |
| $I_{SINK}$  | Total NPCP215F Sink or Source Current on digital signals                                    | Total of all output pins                                       |      | 50             | mA   |
|             | ESD Tolerance                                                                               | $C_{ZAP} = 100 \text{ pF}$ , $R_{ZAP} = 1.5 \text{ K}\Omega^2$ | 2000 |                | V    |
| $T_{STG}$   | Storage Temperature                                                                         |                                                                | -40  | +130           | °C   |
| $T_{BIAS}$  | Ambient Temperature Under Bias                                                              |                                                                | 0    | +85            | °C   |
| $T_J$       | Power Amplifier Junction Temperature                                                        |                                                                |      | 130            | °C   |

1. All voltages are relative to ground.

2. Value based on test complying with RAI-5-048-RA human body model ESD testing.

#### 4.1.3 Capacitance

| Symbol   | Parameter                     | Conditions | Min <sup>1</sup> | Typ <sup>2</sup> | Max <sup>1</sup> | Unit |
|----------|-------------------------------|------------|------------------|------------------|------------------|------|
| $C_{IO}$ | I/O Pin Capacitance (digital) | All pins   | 8                | 10               | 10               | pF   |

1. Not fully tested; characterized only.

2.  $T_A = 25^\circ\text{C}$ ;  $f = 1 \text{ MHz}$

#### 4.1.4 Power Supply Current Consumption under Recommended Operating Conditions

| Symbol     | Parameter                                                                          | Power Mode | Conditions <sup>1</sup>                                       | Typ <sup>2</sup> | Max <sup>2</sup> | Unit |
|------------|------------------------------------------------------------------------------------|------------|---------------------------------------------------------------|------------------|------------------|------|
| $I_{DD}$   | $V_{DD}$ Average <sup>3</sup> Supply Current and Quiet <sup>4</sup> Supply Current | Active     | $V_{IL} = 0.5V$ , $V_{IH} = 2.4V$ , DSP clock is 125 MHz      | 45 <sup>5</sup>  |                  | mA   |
| $I_{DD}$   | $V_{DD}$ Halt <sup>6</sup> Supply Current                                          | Idle       | PLL clock is 125 MHz                                          | 15               |                  | mA   |
| $I_{DD}$   | $V_{DD}$ Stop <sup>7</sup> Supply Current                                          | Stop       |                                                               | 1                | 1.5 <sup>5</sup> | mA   |
| $I_{DDPQ}$ | $V_{DDP}$ Quiet Supply Current                                                     | Active     | 50% PWM output, LC filter and load connected, $V_{DDP} = 24V$ | 50               |                  | mA   |
| $I_{DDPS}$ | $V_{DDP}$ Standby Supply Current                                                   | Standby    | Power amplifier in Standby mode, $V_{DDP} = 24V$              | 3.5              | 5                | mA   |

1. Unless stated otherwise, all parameters are specified for  $0^{\circ}\text{C} \leq T_A \leq 85^{\circ}\text{C}$ ,  $V_{33} = 3.13V - 3.47V$  and no resistive load on outputs.
2. Not fully tested; characterized only.
3. Average current is used for power calculation.
4. "Quiet" is defined as "no audio input".
5. Resistive loads (such as I<sup>2</sup>C) on outputs may increase this current, especially if LEDs are driven directly from the device.
6. Halt is defined as: DSP clock is halted, PLL and system clocks are on (WAIT instruction execution).
7. Stop is defined as: DSP and system clock is halted, PLL is in power down (Reference clock selected as clock, PLL powered down), Crystal Oscillator is stopped.

## 4.2 DC CHARACTERISTICS OF PINS BY I/O BUFFER TYPES

### 4.2.1 Input, TTL Compatible

Symbol: T

| Symbol      | Parameter                | Conditions                                            | Min  | Max     | Unit    |
|-------------|--------------------------|-------------------------------------------------------|------|---------|---------|
| $V_{IH}$    | Input High Voltage       |                                                       | 2.0  | 5.5     | V       |
| $V_{IL}$    | Input Low Voltage        |                                                       | -0.5 | 0.8     | V       |
| $I_{ILK}^1$ | Input Leakage Current    | $V_{DD} = 3.13V - 3.47V$ and $0 < V_{IN} < V_{DD}$    |      | $\pm 2$ | $\mu A$ |
| $I_{ILK5}$  | 5V Input Leakage Current | $V_{DD} = 3.13V - 3.47V$ and $V_{DD} < V_{IN} < 5.5V$ |      | 10      | $\mu A$ |

### 4.2.2 Input, TTL Compatible, with Schmitt Trigger

Symbol: ST

| Symbol      | Parameter                | Conditions                                            | Min  | Max     | Unit    |
|-------------|--------------------------|-------------------------------------------------------|------|---------|---------|
| $V_{IH}$    | Input High Voltage       |                                                       | 2.00 | 5.5     | V       |
| $V_{IL}$    | Input Low Voltage        |                                                       | -0.5 | 0.8     | V       |
| $V_H$       | Input Hysteresis         |                                                       | 300  |         | mV      |
| $I_{ILK}^1$ | Input Leakage Current    | $V_{DD} = 3.13V - 3.47V$ and $0 < V_{IN} < V_{DD}$    |      | $\pm 2$ | $\mu A$ |
| $I_{ILK5}$  | 5V Input Leakage Current | $V_{DD} = 3.13V - 3.47V$ and $V_{DD} < V_{IN} < 5.5V$ |      | 10      | $\mu A$ |

### 4.2.3 Output, TTL/CMOS-Compatible, Push-Pull Buffer

Symbol:  $O_{p/n}$

Output, TTL/CMOS-compatible, rail-to-rail push-pull buffer that is capable of sourcing  $p$  mA and sinking  $n$  mA.

| Symbol      | Parameter              | Conditions                                         | Min            | Max     | Unit    |
|-------------|------------------------|----------------------------------------------------|----------------|---------|---------|
| $V_{OH}$    | Output High Voltage    | $I_{OH} = -p$ mA                                   | 2.4            |         | V       |
|             |                        | $I_{OH} = -50$ $\mu A$                             | $V_{DD} - 0.2$ |         | V       |
| $V_{OL}$    | Output Low Voltage     | $I_{OL} = n$ mA                                    |                | 0.4     | V       |
|             |                        | $I_{OL} = 50$ $\mu A$                              |                | 0.2     | V       |
| $I_{OLK}^1$ | Output Leakage Current | $V_{DD} = 3.13V - 3.47V$ and $0 < V_{IN} < V_{DD}$ |                | $\pm 2$ | $\mu A$ |

#### 4.2.4 Output, TTL/CMOS-Compatible, Open-Drain Buffer

Symbol:  $OD_n$

Output, TTL/CMOS-compatible open-drain output buffer capable of sinking  $n$  mA. Output from these signals is open-drain and is never forced high.

| Symbol      | Parameter              | Conditions                                         | Min | Max     | Unit    |
|-------------|------------------------|----------------------------------------------------|-----|---------|---------|
| $V_{OL}$    | Output Low Voltage     | $I_{OL} = n$ mA                                    |     | 0.4     | V       |
|             |                        | $I_{OL} = 50$ $\mu$ A                              |     | 0.2     | V       |
| $I_{OLK}^1$ | Output Leakage Current | $V_{DD} = 3.13V - 3.47V$ and $0 < V_{IN} < V_{DD}$ |     | $\pm 2$ | $\mu$ A |

#### 4.2.5 Notes and Exceptions

- $I_{ILK}$  and  $I_{OLK}$  are measured in the following cases (where applicable):
  - Internal pull-up or pull-down resistor is disabled
  - Push-pull output buffer is disabled (TRI-STATE mode)
  - Open-drain output buffer is at high level
- Pins that are marked with '5V' are 5V tolerant.  
The analog type pins, are not 5V tolerant. This applies if these buffer types are stand-alone or if they are multiplexed with 5V tolerant buffer types.
- Maximum leakage of all the NPCP215F digital pins together is  $<30$   $\mu$ A when input voltage is within the supply rails voltage and when PU resistors are disabled in Hi-Z (not fully tested; characterized only).
- A pin (nRESET) that has an internal static pull-up resistor therefore has leakage current from  $V_{DD}$  (when  $V_{IN} = 0$ ).
- Strap pins have an internal pull-up resistor enabled during Power-Up reset and therefore may have leakage current from  $V_{DD}$  (when  $V_{IN} = 0$ ).
- $I_{OH}$  is valid for a GPIO pin only when it is not configured as open-drain.
- All digital pins of output type  $O_{p/n}$  have a back-drive protection capability of up to 3.6V.

#### 4.2.6 Terminology

**Back-Drive Protection.** Back-drive protected pins sustain any voltage within the specified voltage limits when the device power supply is off.

**5-Volt Tolerance.** 5V tolerant pins sustain 5V even if the applied voltage is above the device power supply voltage. A pin is 5V tolerant in the following conditions (where applicable):

- Internal pull-down resistor is disabled. If it is enabled, leakage current is high.
- Push-pull output buffer is disabled (TRI-STATE mode)

**Note:** If a pin has multiple buffers, the lowest "maximum voltage" among all the buffers is the "maximum voltage" allowed to be applied to the pin.

## 4.3 INTERNAL RESISTORS

### DC Test Conditions



Figure 11 Internal Resistor Test Conditions,  $T_A = 0^\circ\text{C}$  to  $85^\circ\text{C}$



Figure 12 Internal Resistor Design Requirements,  $T_A = 0^\circ\text{C}$  to  $85^\circ\text{C}$

#### Notes:

1. The equivalent resistance of the pull-up resistor is calculated by  $R_{PU} = (V_{SUP} - V_{PIN}) / I_{PU}$ .
2. The equivalent resistance of the pull-down resistor is calculated by  $R_{PD} = V_{PIN} / I_{PD}$ .

#### 4.3.1 Pull-Up Resistors

##### Symbol: PU

| Symbol   | Parameter                                    | Conditions <sup>1</sup> | Min <sup>2</sup> | Typical | Max <sup>2</sup> | Unit             |
|----------|----------------------------------------------|-------------------------|------------------|---------|------------------|------------------|
| $R_{PU}$ | Pull-Up Equivalent Resistance for other pins | $V_{PIN} = 0\text{V}$   | 34               | 60      | 95               | $\text{K}\Omega$ |

1.  $T_A = 0^\circ\text{C}$  to  $85^\circ\text{C}$ ,  $V_{SUP} = 3.3\text{V} \pm 5\%$ .
2. Not fully tested; characterized only.

## 4.4 ANALOG CHARACTERISTICS

### 4.4.1 Power Amplifier Characteristics

| Parameter                         | Symbol     | Conditions <sup>1</sup>                                                                        | Min | Typ             | Max               | Unit     |
|-----------------------------------|------------|------------------------------------------------------------------------------------------------|-----|-----------------|-------------------|----------|
| VDDP to OUT on resistance         | $R_{ONH}$  | VDDP = 9V and $I_{OUT}$ of 0.4A                                                                |     | 0.2             | 0.25 <sup>2</sup> | $\Omega$ |
| VSSP to OUT on resistance         | $R_{ONL}$  | VDDP = 9V and $I_{OUT}$ of 0.4A                                                                |     | 0.2             | 0.25 <sup>2</sup> | $\Omega$ |
| Under Voltage Protection limit    | $V_{UVP}$  |                                                                                                | 7.5 | 8               | 8.5               | V        |
| Over Current Protection Limit     | $I_{OCP}$  |                                                                                                | 5   |                 | 8                 | A        |
| OUT Rising Time                   | $T_{RISE}$ | VDDP = 24V, $R_L$ = 8.2 $\Omega$ in series to $C_L$ = 1.2nF, 5% to 95%                         |     | 10              |                   | ns       |
| OUT Falling Time                  | $T_{FALL}$ |                                                                                                |     | 10              |                   | ns       |
| Continuous Output Power           | $P_{OB}$   | Bridge Configuration, VDDP = 24V, F = 1 KHz, THD+N < 1%, $R_L$ = 8 $\Omega$ $V_{Op-p}$ = 35.8V |     | 20 <sup>3</sup> |                   | W        |
| Continuous Output Power           | $P_{OB}$   | Bridge Configuration, VDDP = 24V, F = 1 KHz, THD+N < 1%, $R_L$ = 6 $\Omega$ $V_{Op-p}$ = 31V   |     | 20 <sup>3</sup> |                   | W        |
| Total Harmonic Distortion + Noise | THD+N      | Bridge Configuration, VDDP = 24V, F = 1 KHz, $P_O$ = 15W, $R_L$ = 6 $\Omega$                   |     |                 | 0.5               | %        |
| Total Harmonic Distortion + Noise | THD+N      | Bridge Configuration, VDDP = 24V, F = 1 KHz, $P_O$ = 1W, $R_L$ = 6 $\Omega$                    |     |                 | 0.25              | %        |
| Signal to Noise Ratio             | SNR        | Bridge Configuration, VDDP = 24V, F = 1 KHz, $P_O$ = 20W, $R_L$ = 6 $\Omega$ A-Weighed         |     | 100             |                   | dB       |
| Power Efficiency                  | $\eta$     | Bridge Configuration, VDDP = 24V, $P_O$ = 20W, $R_L$ = 6 $\Omega$                              | 90  |                 |                   | %        |
| Crosstalk                         |            | Bridge Configuration, 1 KHz, VDDP = 24V, $P_O$ = 20W, $R_L$ = 6 $\Omega$                       |     | -80             |                   | dB       |

1. All parameters specified for  $R_L$  =  $\Omega$ , unless otherwise specified.

2. Characterized only.

3. Limited by package Thermal Characteristics.

## Power Amplifier Typical Performance Graphs



Figure 13 Maximum Output Power vs. Power Supply Voltage (1 KHz, BTL, 6Ω Load)



**Note:** The measurement is performed without an equalizer.

Figure 14 Gain vs. Frequency (18V and 24V Supply, BTL, 6Ω Load)



Figure 15 Cross-Talk vs. Frequency (18V to 24V Supply, BTL, 6Ω Load)



**Figure 16 THD+N vs. Frequency**  
(18V and 24V Supply, BTL, 6Ω Load, 15W Output)



**Figure 17 THD+N vs Frequency**  
(18V and 24V Supply, BTL, 6Ω Load 1W Output)



**Figure 18 THD+N vs. Output Power**  
(18V and 24V Supply, BTL, 6Ω Load, 1 KHz)



Figure 19 Efficiency vs. Output Power  
(18V and 24V Supply, BTL, 6Ω Load, 1 KHz)



Figure 20 Efficiency vs. Power Supply Voltage  
(BTL, 8Ω Load, 1 KHz, -3dBFS)

## 4.5 AC ELECTRICAL CHARACTERISTICS

#### 4.5.1 AC Test Conditions



Figure 21 AC Test Conditions,  $T_A = 0^\circ\text{C}$  to  $85^\circ\text{C}$ ,  $V_{SUP} = 3.13\text{V} - 3.47\text{V}$

## Notes:

1.  $V_{SUP}$  is  $V_{33}$  according to the power well of the pin, relevant for all signals at LVTTL levels.
2.  $C_L = 50 \text{ pF}$  for all output pins except the following pin groups (values include both jig and oscilloscope capacitance)  
 $C_L = 100 \text{ pF}$  for I<sub>2</sub>C  
 $C_L$  = as otherwise defined
3.  $S_1 = \text{Open}$  – for push-pull output pins  
 $S_1 = V_{SUP}$  – for high-impedance to active-low and active-low to high-impedance transition measurements  
 $S_1 = \text{GND}$  – for high-impedance to active-high and active-high to high-impedance transition measurements  
 $R_L = 1.0 \text{ k}\Omega$  – for all pins
4. RE = Rising Edge; FE = Falling Edge.

## Definitions

The timing specifications in this section are relative to  $V_{IL}$  or  $V_{IH}$  (according to the specific buffer type) on the rising or falling edges of all the signals, as shown in the following figures (unless specifically stated otherwise).



**Figure 22 Input Setup and Hold Time**



Figure 23 Clock-to-Output and Propagation Delay

## 4.5.2 Reset Timing

| Symbol        | Description                                                                                   | Conditions        | Min   | Max   | Units        |
|---------------|-----------------------------------------------------------------------------------------------|-------------------|-------|-------|--------------|
| $t_{CORD}$    | Power-Up Requirement: all power supplies at valid level until nRESET de-asserted <sup>1</sup> | After reset delay | 5     |       | ms           |
| $t_{PUS}$     | $V_{DD}$ valid before $V_{DDP}$ rising                                                        | Power-up sequence | 0     | 20    | ms           |
| $t_{PRST}$    | nRESET Pulse Width                                                                            | To assure reset   | 1     |       | ms           |
| $t_{RSTC}$    | Internal reset delay after nRESET de-asserted                                                 | REF latched high  | 11000 | 12500 | $t_{REFCLK}$ |
|               |                                                                                               | REF latched low   | 48000 | 52000 | $t_{REFCLK}$ |
| $t_{CLKRSTD}$ | Stable reference clock to reset end                                                           |                   | 100   |       | $\mu s$      |
| $t_{STSU}$    | Valid straps signals level setup time to nRESET rising                                        |                   | 100   |       | $\mu s$      |
| $t_{STH}$     | Valid straps signals level hold after nRESET rising                                           |                   | 10    |       | $t_{REFCLK}$ |
| $t_{OE}$      | Internal reset end to outputs enabled on strap pins                                           |                   | -100  |       | $t_{REFCLK}$ |

4. Requirement for system.



Figure 24 Device Reset

### 4.5.3 Clock Timing

#### CLKREF (DCLK or Oscillator) Clock Timing

| Symbol       | Description                 | Conditions              | Min | Typ | Max  | Units |
|--------------|-----------------------------|-------------------------|-----|-----|------|-------|
| $t_{REFCLK}$ | CLKREF Average Clock Period | From RE to RE of CLKREF | 40  |     | 1000 | ns    |
| $A_{CLK}$    | CLKREF Accuracy             | For a specific system   |     | 50  | 100  | ppm   |
| $t_{CLKH}$   | CLKREF High Time            | From RE to FE of CLKREF | 35  |     |      | ns    |
| $t_{CLKL}$   | CLKREF Low Time             | From FE to RE of CLKREF | 35  |     |      | ns    |
| $t_{CLKR}$   | CLKREF Rise Time            | From 0.8V to 2.0V       |     |     | 5    | ns    |
| $t_{CLKF}$   | CLKREF Fall Time            | From 2.0V to 0.8V       |     |     | 5    | ns    |
| Duty Cycle   | CLKREF Duty Cycle           | At 1.4V                 | 40  |     | 60   | %     |
| $J_{PERIOD}$ | Period Jitter <sup>1</sup>  | At 1.4V                 |     |     | 1.5  | ns    |
| $J_{CTC}$    | Cycle-to-Cycle RMS Jitter   | At 1.4V                 |     |     | 250  | ps    |

1. Measured over a 20  $\mu$ s window.



Figure 25 CLKREF Clock Waveforms

#### CLKOUT Timing

| Symbol     | Description                    | Conditions                                         | Min | Max | Units |
|------------|--------------------------------|----------------------------------------------------|-----|-----|-------|
| $t_{CLK}$  | CLKOUT Clock Period            | From RE to RE of CLKOUT, $C_L = 20$ pF             | 50  |     | ns    |
| $t_{CLKH}$ | CLKOUT High Time <sup>1</sup>  | From RE to FE of CLKOUT, $C_L = 20$ pF             | 15  |     | ns    |
| $t_{CLKL}$ | CLKOUT Low Time <sup>1</sup>   | From FE to RE of CLKOUT, $C_L = 20$ pF             | 15  |     | ns    |
| $t_{CLKR}$ | CLKOUT Rise Time <sup>1</sup>  | From $V_{IL}$ to $V_{IH}$ of CLKOUT, $C_L = 20$ pF |     | 5   | ns    |
| $t_{CLKF}$ | CLKOUT Fall Time <sup>1</sup>  | From $V_{IH}$ to $V_{IL}$ of CLKOUT, $C_L = 20$ pF |     | 7.5 | ns    |
| $D_{CLK}$  | CLKOUT Duty Cycle <sup>1</sup> | $C_L = 20$ pF                                      | 28  |     | %     |

1. Not fully tested; characterized only.



Figure 26 CLKOUT Clock Waveforms

#### 4.5.4 Input Signal Detection Timing

| Symbol     | Description                                                  | Conditions | Min | Max | Units |
|------------|--------------------------------------------------------------|------------|-----|-----|-------|
| $t_{SSCL}$ | Debounced SCL input pulse width (which guarantees detection) |            | 15  |     | ns    |



Figure 27 Input Signal Detection Timing

#### 4.5.5 I2C Slave Timing

| Symbol       | Description                 | Conditions                        | Min  | Max               | Units   |
|--------------|-----------------------------|-----------------------------------|------|-------------------|---------|
| $f_{SCL}$    | SCL Frequency               | At 1.3V SCL RE to RE              |      | 400 <sup>1</sup>  | KHz     |
| $t_{LOW}$    | SCL Low Time                | At 0.8V (both edges)              | 0.5  |                   | $\mu$ s |
| $t_{HIGH}$   | SCL High Time               | At 2.0V (both edges)              | 0.26 |                   | $\mu$ s |
| $t_{I2CR}$   | SCL, SDA Rise Time          | From 0.8V to 2.0V <sup>1</sup>    |      | 0.25 <sup>2</sup> | $\mu$ s |
| $t_{I2CF}$   | SCL, SDA Fall Time          | From 2.0V to 0.8V <sup>1</sup>    |      | 100               | ns      |
| $t_{SU:DAT}$ | SDA Setup Time              | Before SCL RE                     | 50   |                   | ns      |
| $t_{HD:DAT}$ | SDA Hold Time               | After SCL FE                      | 0    |                   | ns      |
| $t_{SU:STA}$ | SCL Setup Time              | Before Restart condition          | 0.26 |                   | $\mu$ s |
| $t_{HD:STA}$ | SCL Hold Time               | After Start/Restart condition     | 0.26 |                   | $\mu$ s |
| $t_{SU:STO}$ | SCL Setup Time              | Before Stop condition             | 0.26 |                   | $\mu$ s |
| $t_{BUF}$    | Bus Free Time               | Between Stop and Start conditions | 0.5  |                   | $\mu$ s |
| $t_{VD:DAT}$ | Data Valid Time             | After SCL FE                      |      | 0.45              | $\mu$ s |
| $t_{VD:ACK}$ | Data Valid Acknowledge Time | After SCL FE                      |      | 0.45              | $\mu$ s |

1. Test conditions:  $R_L = 1 \text{ K}\Omega$  to  $V_{DD} = 3.3\text{V}$ ,  $C_L = 100 \text{ pF}$  to GND.

2. Not tested; based on design simulation.



Figure 28 I2C SCL Signal Timing



Figure 29 I2C Timing

#### 4.5.6 I2C Master Timing

| Symbol       | Description                              | Conditions                        | Min                             | Typ                               | Max               | Units   |
|--------------|------------------------------------------|-----------------------------------|---------------------------------|-----------------------------------|-------------------|---------|
| $f_{SCL}$    | SCL Frequency <sup>5</sup>               | Programming capability            | $f_{AEE}$ <sup>1</sup> / 16384  |                                   | $f_{AEE}$ / 8     |         |
|              | SCL Frequency <sup>5</sup>               | At 1.3V SCL RE to RE              | 0                               |                                   | 400 <sup>2</sup>  | KHz     |
| $t_{LOW}$    | SCL Low Time <sup>5</sup>                | At 0.8V (both edges)              | $8 \times T_{AEE}$ <sup>3</sup> | $0.5 \times T_{SCL}$ <sup>4</sup> |                   |         |
| $t_{HIGH}$   | SCL High Time <sup>5</sup>               | At 2.0V (both edges)              | $8 \times T_{AEE}$              | $0.5 \times T_{SCL}$              |                   |         |
| $t_{I2CR}$   | SCL, SDA Rise Time                       | From 0.8V to 2.0V <sup>2</sup>    |                                 |                                   | 0.25 <sup>5</sup> | $\mu s$ |
| $t_{I2CF}$   | SCL, SDA Fall Time <sup>5</sup>          | From 2.0V to 0.8V <sup>2</sup>    |                                 |                                   | 100               | ns      |
| $t_{SU:DAT}$ | SDA Setup Time <sup>5</sup>              | Before SCL RE                     | $4 \times T_{AEE}$              | $0.25 \times T_{SCL}$             |                   |         |
| $t_{HD:DAT}$ | SDA Hold Time <sup>5</sup>               | After SCL FE                      | $4 \times T_{AEE}$              | $0.25 \times T_{SCL}$             |                   |         |
| $t_{SU:STA}$ | SCL Setup Time <sup>5</sup>              | Before Restart condition          | $12 \times T_{AEE}$             | $0.5 \times T_{SCL}$              |                   |         |
| $t_{HD:STA}$ | SCL Hold Time <sup>5</sup>               | After Start/Restart condition     | $4 \times T_{AEE}$              | $0.5 \times T_{SCL}$              |                   |         |
| $t_{SU:STO}$ | SCL Setup Time <sup>5</sup>              | Before Stop condition             | $4 \times T_{AEE}$              | $0.5 \times T_{SCL}$              |                   |         |
| $t_{BUF}$    | Bus Free Time <sup>5</sup>               | Between Stop and Start conditions | $16 \times T_{AEE}$             | $0.5 \times T_{SCL}$              |                   |         |
| $t_{VD:DAT}$ | Data Valid Time <sup>5</sup>             | After SCL FE                      | $4 \times T_{AEE}$              | $0.5 \times T_{SCL}$              |                   |         |
| $t_{VD:ACK}$ | Data Valid Acknowledge Time <sup>5</sup> | After SCL FE                      | $4 \times T_{AEE}$              | $0.5 \times T_{SCL}$              |                   |         |

1.  $f_{AEE}$  is the Audio Enhancing Engine system clock frequency.

2. Test conditions:  $R_L = 1 \text{ k}\Omega$  to  $V_{DD} = 3.3V$ ,  $C_L = 100 \text{ pF}$  to GND.

3.  $T_{AEE}$  is the Audio Enhancing Engine system clock period.

4.  $T_{SCL}$  is the SCL clock period ( $1/f_{SCL}$ ).

5. Not tested; based on design simulation.

## 4.5.7 SSI Timing

| Symbol     | Description       | Conditions            | Min   | Typ         | Max  | Units     |
|------------|-------------------|-----------------------|-------|-------------|------|-----------|
| $t_T$      | DCLK Cycle Time   | At 1.3V DCLK RE to RE | 1/64  | 1/64        | 1/32 | $1/F_S^1$ |
| $f_{DCLK}$ | DCLK Frequency    |                       | 32    | 64          | 64   | $F_S^1$   |
| $t_{LOW}$  | DCLK Low Time     | At 0.8V (both edges)  | 0.35  | 0.5         |      | $t_T$     |
| $t_{HIGH}$ | DCLK High Time    | At 2.0V (both edges)  | 0.35  | 0.5         |      | $t_T$     |
| $t_{HTR}$  | Output Hold Time  | After DCLK RE         | 15 ns | $0.5 * t_T$ |      |           |
| $t_{DTR}$  | Output Valid Time | After DCLK RE         |       | 0.5         | 0.75 | $t_T$     |
| $t_{HR}$   | Input Hold Time   | After DCLK RE         | 3     |             |      | ns        |
| $t_{SR}$   | Input Setup Time  | Before DCLK RE        | 0.2   |             |      | $t_T$     |

1.  $F_S$  is the audio sampling frequency.



Figure 30 SSI Signal Timing

## PACKAGE THERMAL INFORMATION

Thermal resistance (degrees °C/W) Theta<sub>JA</sub> values for the NPCP215F package are as follows:

**Table 3. Theta (Θ) J-A Value Targets**

| Package    | Θ <sub>JA</sub> (Degrees Kelvin/Watt) Target |       |       |
|------------|----------------------------------------------|-------|-------|
|            | 0 m/s                                        | 1 m/s | 2 m/s |
| 48-Pin QFN | 22                                           | 19    | 18    |

**Note:** All values apply to a device soldered to a 4-layer PCB, with the metal plate on the bottom of the device fully soldered to a metal surface on the PCB, with 72 vias to PCB ground plane and to a metal surface on the solder side.

## RMS Output Power Derating



**Conditions:**  $V_{DDP} = 24$  V, still air, 4 layers PCB with an area of 5000 mm<sup>2</sup> and 1 oz copper thickness. Both channels active, 1 KHz Sine wave.

**Note:** The total output power from the device is 2x the numbers in the diagram.

**Figure 31 Maximum Output Power vs. Ambient Temperature  
(1 KHz, BTL, 6Ω Load)**

## PACKAGE DIMENSIONS

QFN48 Control dimensions are in millimeters



### 48-Pin Quad Flat No-Lead (QFN) Package Ordering Number: NPCP215FA0YX

#### Device topside mark specification:

1st Line: Nuvoton Company Logo.  
 2nd Line: Part number - NPCP215xA0YX ('x' is B or F)  
 ('Y': QFN package number; 'X': Green package finish indicator.)  
 3rd Line: Assembly Lot Number - XXXXXXXX-XXX.  
 4th Line: Tracking code - YWWXXXX, where YWW is the Date Code and XXXX is Nuvoton proprietary information.  
 Date code: YWW, where Y is the year and WW is the week. For example, date code 235 indicates that device assembly was done on week 35, year 2012.

**nuvoTON**  
NPCP215FA0YX  
XXXXXXXX-XXX  
YWWXXXX

## REVISION HISTORY

| Revision | Date         | Description                                                                                                                                                                                                                                                                                              |
|----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0      | Jul, 2013    | Initial Release                                                                                                                                                                                                                                                                                          |
| 1.1      | Oct, 2015    | Update max operating voltage to 26.4V<br>Update drive levels of EVNT and CLKOUT signals<br>Update 2.1 channel description<br>Update table in Section 4.1.4<br>Add Integration block diagram (Section 3.1).<br>Remove 2.1 channel support<br>Remove NPCP215B version<br>Remove Single-Ended functionality |
| 1.2      | Jun 25, 2024 | Update format<br>Add Timing Sequence Diagram of Power-Up / Sample Rate Switching / Power-Down                                                                                                                                                                                                            |

**IMPORTANT NOTICE**

Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage".

Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life.

All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton.

---

*Please note that all data and specifications are subject to change without notice.  
All the trademarks of products and companies mentioned in this datasheet belong to their respective owners.*