# NPIC6C595

# Power logic 8-bit shift register; open-drain outputs

Rev. 1 — 20 August 2012

**Product data sheet** 

# 1. General description

The NPIC6C595 is an 8-bit serial-in/serial or parallel-out shift register with a storage register and open-drain outputs. Both the shift and storage register have separate clocks. The device features a serial input (DS) and a serial output (Q7S) to enable cascading and an asynchronous reset input (MR). A LOW on MR resets both the shift register and storage register. Data is shifted on the LOW-to-HIGH transitions of the SHCP input. The data in the shift register is transferred to the storage register on a LOW-to-HIGH transition of the STCP input and to the Q7S output on a LOW-to-HIGH transition of the SHCP input. If both clocks are connected together, the shift register is always one clock pulse ahead of the storage register. Data in the storage register drives the gate of the output extended-drain NMOS transistor whenever the output enable input (OE) is LOW. A HIGH on OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the registers. The open-drain outputs are 33 V/100 mA continuous current extended-drain NMOS transistors designed for use in systems that require moderate load power such as LEDs. Integrated voltage clamps in the outputs provide protection against inductive transients. This feature makes the device suitable for power driver applications such as relay, solenoids and other low-current or medium-voltage loads.

#### 2. Features and benefits

- Specified from –40 °C to +125 °C
- Low R<sub>DSon</sub>
- Eight Power EDNMOS transistor outputs of 100 mA continuous current
- 250 mA current limit capability
- Output clamping voltage 33 V
- 30 mJ avalanche energy capability
- All registers cleared with single input
- Low power consumption
- ESD protection:
  - ◆ HBM JDS-001 Class 2 exceeds 2500 V
  - CDM JESD22-C101E exceeds 1000 V

# 3. Applications

- LED sign
- Graphic status panel
- Fault status indicator



## Power logic 8-bit shift register; open-drain outputs

# 4. Ordering information

Table 1. Ordering information

| Type number | Package           |          |                                                                                                                                        |          |
|-------------|-------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------|----------|
|             | Temperature range | Name     | Description                                                                                                                            | Version  |
| NPIC6C595D  | –40 °C to +125 °C | SO16     | plastic small outline package; 16 leads;<br>body width 3.9 mm                                                                          | SOT109-1 |
| NPIC6C595PW | –40 °C to +125 °C | TSSOP16  | plastic thin shrink small outline package; 16 leads; body width 4.4 mm                                                                 | SOT403-1 |
| NPIC6C595BQ | −40 °C to +125 °C | DHVQFN16 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 16 terminals; body $2.5\times3.5\times0.85$ mm | SOT763-1 |

# 5. Functional diagram





#### Power logic 8-bit shift register; open-drain outputs





#### Power logic 8-bit shift register; open-drain outputs

# 6. Pinning information

#### 6.1 Pinning



### 6.2 Pin description

Table 2. Pin description

| Symbol                         | Pin                        | Description                       |
|--------------------------------|----------------------------|-----------------------------------|
| V <sub>CC</sub>                | 1                          | supply voltage                    |
| DS                             | 2                          | serial data input                 |
| Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7 | 3, 4, 5, 6, 11, 12, 13, 14 | parallel data output (open-drain) |
| MR                             | 7                          | master reset (active LOW)         |
| ŌE                             | 8                          | output enable input (active LOW)  |
| Q7S                            | 9                          | serial data output                |
| STCP                           | 10                         | storage register clock input      |
| SHCP                           | 15                         | shift register clock input        |
| GND                            | 16                         | ground (0 V)                      |

#### Power logic 8-bit shift register; open-drain outputs

# 7. Limiting values

Table 3. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

|                    |                                 |                                         |            |      | ,    |
|--------------------|---------------------------------|-----------------------------------------|------------|------|------|
| Symbol             | Parameter                       | Conditions                              | Min        | Max  | Unit |
| $V_{CC}$           | supply voltage                  |                                         | -0.5       | +7.0 | V    |
| VI                 | input voltage                   |                                         | -0.3       | +7.0 | V    |
| $V_{DS}$           | drain-source voltage            | power EDNMOS drain-source voltage       | [1] -      | +33  | V    |
| I <sub>d(SD)</sub> | source-drain diode current      | continuous                              | -          | 250  | mA   |
|                    |                                 | pulsed                                  | [2] _      | 500  | mA   |
| I <sub>D</sub>     | drain current                   | T <sub>amb</sub> = 25 °C                |            |      |      |
|                    |                                 | continuous; each output; all outputs on | -          | 100  | mA   |
|                    |                                 | pulsed; each output; all outputs on     | [2] _      | 250  | mA   |
| I <sub>DM</sub>    | peak drain current              | single output; T <sub>amb</sub> = 25 °C | [2] _      | 250  | mA   |
| E <sub>AS</sub>    | non-repetitive avalanche energy | single pulse; see Figure 9              | [3] _      | 30   | mJ   |
| I <sub>AL</sub>    | avalanche current               | see Figure 9                            | [3] _      | 200  | mA   |
| T <sub>stg</sub>   | storage temperature             |                                         | -65        | +150 | °C   |
| P <sub>tot</sub>   | total power dissipation         | T <sub>amb</sub> = 25 °C                | <u>[4]</u> |      |      |
|                    |                                 | SO16                                    | -          | 800  | mW   |
|                    |                                 | TSSOP16                                 | -          | 725  | mW   |
|                    |                                 | DHVQFN16                                | -          | 1825 | mW   |
|                    |                                 | T <sub>amb</sub> = 125 °C               | <u>[4]</u> |      |      |
|                    |                                 | SO16                                    | -          | 160  | mW   |
|                    |                                 | TSSOP16                                 | -          | 145  | mW   |
|                    |                                 | DHVQFN16                                | -          | 365  | mW   |
|                    |                                 |                                         |            |      |      |

<sup>[1]</sup> Each power EDNMOS source is internally connected to GND.

<sup>[2]</sup> Pulse duration  $\leq$  100  $\mu$ s and duty cycle  $\leq$  2 %.

<sup>[3]</sup>  $V_{DS} = 15 \text{ V}$ ; starting junction temperature ( $T_i$ ) = 25 °C; L = 1.5 H; avalanche current ( $I_{AL}$ ) = 200 mA.

<sup>[4]</sup> For SO16 packages: above 25 °C the value of  $P_{tot}$  derates linearly with 6.4 mW/°C. For TSSOP16 packages: above 25 °C the value of  $P_{tot}$  derates linearly with 5.8 mW/°C. For DHVQFN16 packages: above 25 °C the value of  $P_{tot}$  derates linearly with 14.6 mW/°C.

Power logic 8-bit shift register; open-drain outputs

#### 7.1 Test circuit and waveform



- (1) The word generator has the following characteristics:  $t_r$ ,  $t_f \le 10$  ns;  $Z_O = 50 \ \Omega$ .
- (2) The input pulse duration ( $t_W$ ) is increased until peak current  $I_{AL}$  = 200 mA. Energy test level is defined as:  $E_{AS} = I_{AL} \times V_{(BR)DSS} \times t_{AL}/2 = 30$  mJ.

Fig 9. Test circuit and waveform for measuring single-pulse avalanche energy

## 8. Recommended operating conditions

Table 4. Recommended operating conditions

| Symbol           | Parameter           | Conditions                                                                                               | Min      | Тур | Max  | Unit |
|------------------|---------------------|----------------------------------------------------------------------------------------------------------|----------|-----|------|------|
| $V_{CC}$         | supply voltage      |                                                                                                          | 4.5      | -   | 5.5  | V    |
| $V_{I}$          | input voltage       |                                                                                                          | 0        | -   | 5.5  | V    |
| I <sub>D</sub>   | drain current       | pulsed drain output current;<br>$V_{CC} = 5 \text{ V}; T_{amb} = 25 ^{\circ}\text{C};$<br>all outputs on | [1][2] - | -   | 250  | mA   |
| T <sub>amb</sub> | ambient temperature |                                                                                                          | -40      | -   | +125 | °C   |

<sup>[1]</sup> Pulse duration  $\leq$  100  $\mu$ s and duty cycle  $\leq$  2 %.

#### 9. Static characteristics

Table 5. Static characteristics

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter                | Conditions                                         | V <sub>CC</sub> = 5 | V <sub>CC</sub> = 5.0 V; T <sub>amb</sub> = 25 °C |                     |   |  |  |  |
|-----------------|--------------------------|----------------------------------------------------|---------------------|---------------------------------------------------|---------------------|---|--|--|--|
|                 |                          |                                                    | Min                 | Тур                                               | Max                 |   |  |  |  |
| $V_{IH}$        | HIGH-level input voltage | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$         | 0.85V <sub>CC</sub> | -                                                 | -                   | V |  |  |  |
| V <sub>IL</sub> | LOW-level input voltage  | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$         | -                   | -                                                 | 0.15V <sub>CC</sub> | V |  |  |  |
| $V_{OH}$        | HIGH-level               | serial data output Q7S; $V_I = V_{IH}$ or $V_{IL}$ |                     |                                                   |                     |   |  |  |  |
| output voltage  |                          | $I_O = -20 \mu A$ ; $V_{CC} = 4.5 V$               | 4.4                 | 4.49                                              | -                   | V |  |  |  |
|                 |                          | $I_O = -4$ mA; $V_{CC} = 4.5$ V                    | 4.0                 | 4.2                                               | -                   | V |  |  |  |

NPIC6C595

All information provided in this document is subject to legal disclaimers.

<sup>[2]</sup> This technique should limit  $T_j - T_{amb}$  to 10 °C maximum.

#### Power logic 8-bit shift register; open-drain outputs

 Table 5.
 Static characteristics ...continued

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| Symbol               | Parameter                            | Conditions                                                                    | V <sub>CC</sub> = | $V_{CC} = 5.0 \text{ V}; T_{amb} = 25 ^{\circ}\text{C}$ |       |           |    |
|----------------------|--------------------------------------|-------------------------------------------------------------------------------|-------------------|---------------------------------------------------------|-------|-----------|----|
|                      |                                      |                                                                               | Min               | Тур                                                     | Max   |           |    |
| $V_{OL}$             | •                                    | serial data output Q7S; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub>   |                   |                                                         |       |           |    |
|                      | voltage                              | $I_O = 20 \mu A; V_{CC} = 4.5 V$                                              |                   | -                                                       | 0.005 | 0.1       | V  |
|                      |                                      | $I_{O} = 4 \text{ mA}; V_{CC} = 4.5 \text{ V}$                                |                   | -                                                       | 0.3   | 0.5       | V  |
| I <sub>IH</sub>      | HIGH-level input current             | $V_{CC} = 5.5 \text{ V}; V_I = V_{CC}$                                        |                   | -                                                       | -     | 1         | μА |
| I <sub>IL</sub>      | LOW-level input current              | $V_{CC} = 5.5 \text{ V}; V_I = 0 \text{ V}$                                   |                   | -                                                       | -     | <b>–1</b> | μА |
| V <sub>(BR)DSS</sub> | drain-source<br>breakdown<br>voltage | $I_D = 1 \text{ mA}$                                                          |                   | 33                                                      | 37    | -         | V  |
| $V_{SD}$             | source-drain voltage                 | diode forward voltage; $I_F = 100 \text{ mA}$                                 |                   | -                                                       | 0.85  | 1.2       | V  |
| I <sub>CC</sub>      | supply current                       | logic supply current; $V_{CC} = 5.5 \text{ V}$ ; $V_I = V_{CC}$ or GND        |                   |                                                         |       |           |    |
|                      |                                      | all outputs off                                                               |                   | -                                                       | 0.004 | 200       | μΑ |
|                      |                                      | all outputs on                                                                |                   | -                                                       | 0.006 | 500       | μΑ |
|                      |                                      | all outputs off; SHCP = 5 MHz; $C_L$ = 30 pF; see Figure 14 and Figure 16     |                   | -                                                       | 0.75  | 5         | mA |
| I <sub>O(nom)</sub>  | nominal output current               | $V_{DS} = 0.5 \text{ V}; T_{amb} = 85 ^{\circ}\text{C}; I_{out} = I_{D}$      | [1][2][3]         | -                                                       | 140   | -         | mA |
| I <sub>DSX</sub>     | drain cut-off                        | $V_{CC} = 5.5 \text{ V}; V_{DS} = 30 \text{ V}$                               |                   | -                                                       | 0.002 | 0.2       | μΑ |
|                      | current                              | V <sub>CC</sub> = 5.5 V; V <sub>DS</sub> = 30 V; T <sub>amb</sub> = 125 °C    |                   | -                                                       | 0.15  | 0.3       | μΑ |
| $R_{DSon}$           | drain-source                         | see Figure 17 and Figure 18                                                   | [1][2]            |                                                         |       |           |    |
|                      | on-state<br>resistance               | $V_{CC} = 4.5 \text{ V}; I_D = 50 \text{ mA}$                                 |                   | -                                                       | 3.0   | 9         | Ω  |
|                      | i esistai ice                        | $V_{CC} = 4.5 \text{ V}; I_D = 50 \text{ mA}; T_{amb} = 125 ^{\circ}\text{C}$ |                   |                                                         | 5.4   | 12        | Ω  |
|                      |                                      | $V_{CC} = 4.5 \text{ V}; I_D = 100 \text{ mA}$                                |                   | -                                                       | 3.1   | 10        | Ω  |

<sup>[1]</sup> This technique should limit  $T_j - T_{amb}$  to 10 °C maximum.

<sup>[2]</sup> These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts.

<sup>[3]</sup> Nominal output current is defined for a consistent comparison between devices from different sources. It is the current that produces a voltage drop of 0.5 V at T<sub>amb</sub> = 85 °C.

#### Power logic 8-bit shift register; open-drain outputs

# 10. Dynamic characteristics

Table 6. Dynamic characteristics

Voltages are referenced to GND (ground = 0 V); For test circuit see Figure 14.

| Symbol           | Parameter                          | Conditions                                                                                    |        | $V_{CC} = 5$ | Unit |     |     |
|------------------|------------------------------------|-----------------------------------------------------------------------------------------------|--------|--------------|------|-----|-----|
|                  |                                    |                                                                                               |        | Min          | Тур  | Max |     |
| t <sub>PLH</sub> | LOW to HIGH propagation delay      | OE to Qn; I <sub>D</sub> = 75 mA; see <u>Figure 10</u> and <u>Figure 19</u>                   |        | -            | 97   | -   | ns  |
| t <sub>PHL</sub> | HIGH to LOW propagation delay      | $\overline{OE}$ to Qn; $I_D = 75$ mA; see $\underline{Figure 10}$ and $\underline{Figure 19}$ |        | -            | 9    | -   | ns  |
| t <sub>r</sub>   | rise time                          | $\overline{OE}$ to Qn; $I_D = 75$ mA; see $\underline{Figure 10}$ and $\underline{Figure 19}$ |        | -            | 60   | -   | ns  |
| t <sub>f</sub>   | fall time                          | $\overline{OE}$ to Qn; $I_D = 75$ mA; see $\underline{Figure 10}$ and $\underline{Figure 19}$ |        | -            | 18   | -   | ns  |
| t <sub>pd</sub>  | propagation delay                  | SHCP to Q7S; $I_D = 75$ mA; see Figure 11                                                     | [1]    | -            | 5    | -   | ns  |
| f <sub>max</sub> | maximum frequency                  | SHCP; I <sub>D</sub> = 75 mA; see Figure 11                                                   | [2]    | -            | -    | 10  | MHz |
| t <sub>rr</sub>  | reverse recovery time              | $I_F$ = 100 mA; $dI/dt$ = 10 A/ $\mu$ s; see Figure 13                                        | [3][4] | -            | 120  | -   | ns  |
| t <sub>a</sub>   | reverse recovery current rise time | $I_F$ = 100 mA; $dI/dt$ = 10 A/ $\mu$ s; see Figure 13                                        | [3][4] | -            | 100  | -   | ns  |
| t <sub>su</sub>  | set-up time                        | DS to SHCP; see Figure 12                                                                     |        | 20           | -    | -   | ns  |
| t <sub>h</sub>   | hold time                          | DS to SHCP; see Figure 12                                                                     |        | 20           | -    | -   | ns  |
| t <sub>W</sub>   | pulse width                        |                                                                                               |        | 40           | -    | -   | ns  |

<sup>[1]</sup>  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ .

### 10.1 Test circuits and waveforms



NPIC6C595

This is the maximum serial clock frequency assuming cascaded operation where serial data is passed from one stage to a second stage. The clock period allows for SHCP → Q7S propagation delay and setup time plus some timing margin.

<sup>[3]</sup> This technique should limit  $T_j - T_{amb}$  to 10 °C maximum.

<sup>[4]</sup> These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts.

NPIC6C595 **NXP Semiconductors** 

## Power logic 8-bit shift register; open-drain outputs



Measurement points are given in Table 7.

V<sub>OL</sub> and V<sub>OH</sub> are the typical output voltage levels that occur with the output load.

Fig 11. The shift clock (SHCP) to serial data output (Q7S) propagation delays, the shift clock pulse width and maximum shift clock frequency

Table 7. **Measurement points** 

| Supply voltage  | Input              | Output             |                    |                    |
|-----------------|--------------------|--------------------|--------------------|--------------------|
| V <sub>CC</sub> | V <sub>M</sub>     | V <sub>M</sub>     | V <sub>X</sub>     | V <sub>Y</sub>     |
| 5 V             | 0.5V <sub>CC</sub> | 0.5V <sub>DS</sub> | 0.1V <sub>DS</sub> | 0.9V <sub>DS</sub> |



The shaded areas indicate when the input is permitted to change for predictable output performance.

V<sub>OL</sub> and V<sub>OH</sub> are the typical output voltage levels that occur with the output load.

Fig 12. The data set-up and hold times for the serial data input (DS)

Table 8. **Measurement points** 

| Supply voltage  | Input              | Output             |
|-----------------|--------------------|--------------------|
| V <sub>CC</sub> | V <sub>M</sub>     | V <sub>M</sub>     |
| 5 V             | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> |

NPIC6C595

All information provided in this document is subject to legal disclaimers.

#### Power logic 8-bit shift register; open-drain outputs



- (1) The open-drain Qn terminal under test is connected to test point K. All other terminals are connected together and connected to test point A.
- (2) The V<sub>I</sub> amplitude and R<sub>G</sub> are adjusted for dI/dt = 10 A/ $\mu$ s. A V<sub>I</sub> double-pulse train is used to set I<sub>F</sub> = 0.1 A, where t<sub>1</sub> = 10  $\mu$ s, t<sub>2</sub> = 7  $\mu$ s and t<sub>3</sub> = 3  $\mu$ s.

Fig 13. Test circuit and waveform for measuring reverse recovery current

#### Power logic 8-bit shift register; open-drain outputs



- (1) The word generator has the following characteristics:  $t_r$ ,  $t_f \le 10$  ns;  $t_W = 300$  ns; pulsed repetition rate (PRR) = 5 kHz;  $Z_O = 50 \ \Omega$ .
- (2) C<sub>L</sub> includes probe and jig capacitance.

Test data is given in Table 9. Definitions for test circuit:

 $V_{DS}$  = External voltage for Power EDNMOS drain-source voltage.

R<sub>L</sub> = Load resistance.

C<sub>L</sub> = Load capacitance including jig and probe capacitance.

Fig 14. Test circuit for measuring switching times

Table 9. Test data

| Supply voltage | Input          |                                 |                | Load  |                |
|----------------|----------------|---------------------------------|----------------|-------|----------------|
|                | V <sub>I</sub> | t <sub>r</sub> , t <sub>f</sub> | V <sub>M</sub> | CL    | R <sub>L</sub> |
| 5 V            | 5 V            | ≤ 10 ns                         | 50 %           | 30 pF | 200 Ω          |

#### Power logic 8-bit shift register; open-drain outputs



Fig 15. Avalanche current (peak) versus time duration



 $T_{amb} = -40 \, ^{\circ}\text{C to } +125 \, ^{\circ}\text{C}; \, V_{CC} = 5 \, \text{V}.$  Fig 16. Supply current versus frequency



 $V_I = V_{CC}$  or GND and  $V_O = GND$  or  $V_{CC}$ .

(1)  $T_{amb} = 125 \, ^{\circ}C$ 

of avalanche

- (2)  $T_{amb} = 85 \, ^{\circ}C$
- (3)  $T_{amb} = 25 \, ^{\circ}C$
- (4)  $T_{amb} = -40 \, ^{\circ}C$

Fig 17. Drain-source on-state resistance versus drain current



 $V_I = V_{CC}$  or GND and  $V_O =$  open circuit.

- (1)  $T_{amb} = 125 \, ^{\circ}C$
- (2)  $T_{amb} = 85 \, ^{\circ}C$
- (3)  $T_{amb} = 25 \, ^{\circ}C$
- (4)  $T_{amb} = -40 \, ^{\circ}C$

Fig 18. Static drain-source on-state resistance versus supply voltage

### Power logic 8-bit shift register; open-drain outputs



 $I_D$  = 75 mA, this technique should limit  $T_j - T_{amb}$  to 10 °C maximum.

- (1) t<sub>PLH</sub>.
- (2) t<sub>r</sub>.
- (3) t<sub>f</sub>.
- (4) t<sub>PHL</sub>.

Fig 19. Switching time versus temperature

NPIC6C595 **NXP Semiconductors** 

#### Power logic 8-bit shift register; open-drain outputs

# 11. Package outline

SO16: plastic small outline package; 16 leads; body width 3.9 mm

SOT109-1



1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

0.014 0.0075

0.38

0.15

| VERSION IEC JEDEC JEITA PROJECTION | OUTLINE  | EUROPEAN ISSUE   | JE DATE                     |
|------------------------------------|----------|------------------|-----------------------------|
| 99-                                | VERSION  | PROJECTION       | ISSUE DATE                  |
| SOT109-1 076E07 MS-012 03-         | SOT109-1 | <del>+++++</del> | <del>-12-27</del><br>-02-19 |

0.228

0.016

Fig 20. Package outline SOT109-1 (SO16)

0.004

0.049

NPIC6C595 All information provided in this document is subject to legal disclaimers.

**NPIC6C595 NXP Semiconductors** 

#### Power logic 8-bit shift register; open-drain outputs

TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm

SOT403-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | e    | HE         | L | Lp           | Q          | ٧   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.40<br>0.06     | 8°<br>0° |

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |        |       | EUROPEAN | ISSUE DATE |                                 |  |
|--------------------|------------|--------|-------|----------|------------|---------------------------------|--|
|                    | IEC        | JEDEC  | JEITA |          | PROJECTION | ISSUE DATE                      |  |
| SOT403-1           |            | MO-153 |       |          |            | <del>99-12-27</del><br>03-02-18 |  |
|                    |            |        |       |          | 7          | 03-02-10                        |  |

Fig 21. Package outline SOT403-1 (TSSOP16)

NPIC6C595

All information provided in this document is subject to legal disclaimers.

Power logic 8-bit shift register; open-drain outputs

DHVQFN16: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 16 terminals; body 2.5 x 3.5 x 0.85 mm SOT763-1



Fig 22. Package outline SOT763-1 (DHVQFN16)

NPIC6C595 All information provided in this document is subject to legal disclaimers.

# Power logic 8-bit shift register; open-drain outputs

# 12. Abbreviations

#### Table 10. Abbreviations

| Acronym | Description                                       |
|---------|---------------------------------------------------|
| CDM     | Charged Device Model                              |
| CMOS    | Complementary Metal Oxide Semiconductor           |
| DUT     | Device Under Test                                 |
| EDNMOS  | Extended Drain Negative Metal Oxide Semiconductor |
| ESD     | ElectroStatic Discharge                           |
| НВМ     | Human Body Model                                  |
| TTL     | Transistor-Transistor Logic                       |

# 13. Revision history

#### Table 11. Revision history

| Document ID   | Release date | Data sheet status  | Change notice | Supersedes |
|---------------|--------------|--------------------|---------------|------------|
| NPIC6C595 v.1 | 20120820     | Product data sheet | -             | -          |

#### Power logic 8-bit shift register; open-drain outputs

# 14. Legal information

#### 14.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 14.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 14.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

NPIC6C595

All information provided in this document is subject to legal disclaimers.

#### Power logic 8-bit shift register; open-drain outputs

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 14.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 15. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

# Power logic 8-bit shift register; open-drain outputs

# 16. Contents

| 1    | General description                |
|------|------------------------------------|
| 2    | Features and benefits              |
| 3    | Applications                       |
| 4    | Ordering information               |
| 5    | Functional diagram 2               |
| 6    | Pinning information 4              |
| 6.1  | Pinning                            |
| 6.2  | Pin description 4                  |
| 7    | Limiting values 5                  |
| 7.1  | Test circuit and waveform 6        |
| 8    | Recommended operating conditions 6 |
| 9    | Static characteristics 6           |
| 10   | Dynamic characteristics 8          |
| 10.1 | Test circuits and waveforms 8      |
| 11   | Package outline                    |
| 12   | Abbreviations                      |
| 13   | Revision history                   |
| 14   | Legal information                  |
| 14.1 | Data sheet status                  |
| 14.2 | Definitions                        |
| 14.3 | Disclaimers                        |
| 14.4 | Trademarks19                       |
| 15   | Contact information 19             |
| 16   | Contents                           |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.