November 1995 # **NSC858 Universal Asynchronous** Receiver/Transmitter #### **General Description** The NSC858 is a CMOS programmable Universal Asynchronous Receiver/Transmitter (UART). It has an on chip programmable baud rate generator. The UART, which is fabricated using microCMOS silicon gate technology, functions as a serial receiver/transmitter interface for your microcomputer system. The transmitter converts parallel data from the CPU to serial form and shifts it out in the standard asynchronous communication data format. Appropriate start, parity, and stop bits are added to the outgoing serial stream. Incoming serial data is converted to parallel form by the receiver. The receiver checks incoming data for errors (parity, overrun, framing or break interrupt) and then converts it from serial to parallel for transfer to the CPU. Five pins on the chip are available for modern control functions or general purpose I/O. The NSC858 has a programmable baud generator that is capable of dividing the timing reference clock input by divisors of 1 to (216-1), and producing a 1X, 16X, 32X, 64X clock for driving the transmitter and/or receiver logic. Both the transmitter and receiver can either be driven by an external clock or the internal baud rate generator. The NSC858 has an interrupt system that can be tailored to the user's requirements. In addition to the CMOS power consumption levels there are hardware and software power down modes which further reduce power consump- #### **Features** - Maximum baud rate 256k BPS (16X), 1M BPS (1X) - Programmable baud rate generator - Double buffered receiver and transmitter - Independently configured receiver and transmitter - 5-, 6-, 7-, 8-bit characters - Odd, even, force high, force low, or no parity - 1, 11/2, 2 stop bits - Five bits modem I/O or general purpose I/O (3 input, 2 - Programmable auto enables for CTS and DCD - Local and remote loopback diagnostics - False start bit detection - Break condition detection and generation - Program polled, or interrupt driven operation - 8 maskable status conditions for receiver and transmitter interrupt - 4 maskable status conditions for modem interrupt - Variable power supply (2.4V-6.0V) - Low power consumption with software and hardware power down modes - 8-bit multiplexed address/data bus directly compatible with NSC800TM ## **System Configuration** © 1995 National Semiconductor Corporation RRD-B30M115/Printed in U. S. A 6501128 0080501 712 🖿 #### **Table of Contents** #### 1.0 ABSOLUTE MAXIMUM RATINGS #### 2.0 OPERATING CONDITIONS #### 3.0 DC ELECTRICAL CHARACTERISTICS #### 4.0 AC ELECTRICAL CHARACTERISTICS #### **5.0 TIMING WAVEFORMS** #### **6.0 CONNECTION DIAGRAMS** #### 7.0 PIN DESCRIPTIONS - 7.1 Input Signals - 7.2 Output Signals - 7.3 Input/Output Signals #### **8.0 BLOCK DIAGRAM** #### 9.0 REGISTERS - 9.1 Receiver and Transmitter Holding Register - 9.2 Receiver Mode Register - 9.3 Transmitter Mode Register - 9.4 Global Mode Register - 9.5 Command Register #### 9.0 REGISTERS (Continued) - 9.6 RT Status Register - 9.7 RT Status Mask Register - 9.8 Modem Status - 9.9 Modem Mask Register - 9.10 Power Down Register - 9.11 Master Reset Register - 9.12 Baud Rate Generator Divisor Latch #### 10.0 FUNCTIONAL DESCRIPTION - 10.1 Programmable Baud Generator - 10.2 Receiver and Transmitter Operation - 10.3 Transmitter Operation - 10.4 Typical Clock Circuits - 10.5 Receiver Operation - 10.6 Programming the NSC858 - 10.7 Diagnostic Capabilities #### 11.0 ORDERING INFORMATION #### 12.0 RELIABILITY INFORMATION # 1.0 Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Storage Temperature -65°C to +150°C Voltage on Any Pin with Respect to Ground -0.3V to $V_{CC} + 0.3V$ Maximum V<sub>CC</sub> 7V Power Dissipation 1W Lead Temp. (Soldering, 10 seconds) 300°C # 2.0 Operating Conditions $V_{CC}=5V\pm10\%$ Ambient Temperature Industrial Commercial ~40°C to +85°C 0°C to +70°C 3.0 DC Electrical Characteristics $V_{CC} = 5V \pm 10\%$ , GND = 0V, unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------|-----|---------------------|-------| | V <sub>IH</sub> | Logical 1 Input Voltage | | 0.8 V <sub>CC</sub> | | V <sub>CC</sub> | V | | V <sub>IL</sub> | Logical 0 Input Voltage | | 0 | | 0.2 V <sub>CC</sub> | V | | V <sub>HY</sub> | Hysteresis at RESET IN Input | V <sub>CC</sub> =5V | 0.25 | 0,5 | - 55 | v | | V <sub>OH1</sub> | Logical 1 Output Voltage | I <sub>OUT</sub> = -1.0 mA | 2.4 | | | V | | V <sub>OH2</sub> | Logical 1 Output Voltage | Ι <sub>ΟυΤ</sub> = -10 μΑ | V <sub>CC</sub> -0.5 | | | v | | V <sub>OL1</sub> | Logical 0 Output Voltage | I <sub>OL</sub> = 2 mA except X <sub>OUT</sub> | 0 | | 0.4 | V | | V <sub>OL2</sub> | Logical 0 Output Voltage | Ι <sub>ΟUT</sub> = 10 μΑ | 0 | | 0.1 | | | l <sub>IL</sub> | Input Leakage Current | 0≤V <sub>IN</sub> ≤V <sub>CC</sub> | -10.0 | | 10.0 | μΑ | | loL | Output Leakage Current | 0≤V <sub>IN</sub> ≤V <sub>CC</sub> | -10.0 | | 10.0 | μA | | Icc | Active Supply Current | T <sub>A</sub> = 25°C | | 2 | 10 | mA | | I <sub>HPD</sub> | Current Hardware Power Down | Pin PD=0, No Resistive Output Loads,<br>V <sub>IN</sub> =0V or V <sub>IN</sub> =V <sub>CC</sub> , T <sub>A</sub> = 25°C | | 100 | , | μΑ | | I <sub>SPD</sub> | Current Software Power Down | Power Down Reg Bit 0 = 1, No Resistive Output Loads, $V_{IN} = 0V \text{ or } V_{IN} = V_{CC}, T_A = 25^{\circ}C$ | | 300 | | μΑ | | C <sub>IN</sub> | Input Capacitance | | | 6 | 10 | ρF | | C <sub>OUT</sub> | Output Capacitance | | | 8 | 12 | pF | | Vcc | Power Supply Voltage | (Note 2) | 2.4 | 5 | 6 | | Note 1: Absolute Maximum Ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended and should be limited to those conditions specified under DC Electrical Characteristics. Note 2: Operation at lower power supply voltages will reduce the maximum operating speed. Operation at voltages other than 5V ±10% is guaranteed by design, not tested. **AC Testing Input/Output Waveform** **AC Testing Load Circuit** 0.8 V<sub>CC</sub> TEST 0.8 V<sub>CC</sub> 0.2 V<sub>CC</sub> POINTS 0.2 V<sub>CC</sub> TL/C/5593-2 DEVICE UNDER TEST C<sub>L</sub> = 100 pF TL/C/5593-3 | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |------------------|---------------------------------------------------|-------------------------------------------------------|-----|----------|----------|------------------------------------| | BUS | | | | | | | | AS | Address 0-7 Set-Up Time | | 40 | | | ns | | AH | Address 0-7 Hold Time | | 30 | | | ns | | ALE | ALE Strobe Width (High) | | 100 | | | ns | | ARW | ALE to Read or Write Strobe | | 75 | | | ns | | CRW | Chip Enable to Read or Write | | 110 | | | ns | | RD | Read Strobe Width | | 250 | | | n\$ | | DDR | Data Delay from Read | | | 180 | 200 | ns | | RDD | Data Bus Disable | | | | 75 | ns | | t <sub>CH</sub> | Chip Enable Hold After Read or Write | | 60 | | | ns | | t <sub>RWA</sub> | Read or Write to Next ALE | | 45 | | | ns | | twr | Write Strobe Width | | 200 | 250 | | ns | | tos | Data Set-Up Time | | 100 | | | ns | | t <sub>DH</sub> | Data Hold Time | | 75 | | | ns | | MODEM | | | | | | | | <sup>†</sup> MD | WR Command Reg. to Modem Outputs Delay | | | 180 | | ns | | <sup>t</sup> sıм | Delay to Set Interrupt from<br>Modern Input | | | 200 | | ns | | t <sub>RIM</sub> | Delay to Reset Modem Status<br>Interrupt from RD | | | 240 | | ns | | <sup>t</sup> smi | WR to Status Mask Reg., Delay to RTI | | | | 230 | ns | | POWER D | OWN | | | | | | | tpcs | Power Down to All Clocks<br>Stopped | | | 1 | 2 | t <sub>BIT</sub> + t <sub>XC</sub> | | t <sub>PCR</sub> | Power Down Removed to Clocks<br>Running | | | 1 | 2 | t <sub>BIT</sub> +t <sub>XC</sub> | | t <sub>PXS</sub> | Power Down Removed to XTAL<br>Oscillator Stable | When Using On Chip Inverter for<br>Oscillator Circuit | | 100 | | ms | | tpsE | Power Down Set-Up to RD or WR Edge | | 160 | 260 | | ns | | t <sub>EPI</sub> | WR or RD Edge Following PD to<br>Internal Signals | Enable or Disable | | 100 | | n\$ | | BAUD GE | NERATOR | | | | | | | t <sub>XH</sub> | XTAL In High | | 100 | | | ns | | txL | XTAL In Low | | 100 | <u> </u> | | ns | | fBRC | Baud Rate Clock Input<br>Frequency | | | | 4.1 | MHz | | t <sub>BD1</sub> | Baud Out Delay ÷ 1 | | | 160 | | ns | | t <sub>BD2</sub> | Baud Out Delay ÷ 2 | | | 200 | <u> </u> | ns | | t <sub>BD3</sub> | Baud Out Delay ÷ 3 | | | 200 | | ns | | t <sub>BDN</sub> | Baud Out Delay ÷ N > 3 | | | 200 | <u> </u> | ns | | txc | Baud Clock Cycle | $t_{XC} = \frac{1}{f_{BRC}}$ | 243 | | | ns | | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |--------------------|--------------------------------------------|----------------------------|-------|---------------------|------|------------------| | TRANSM | TTER | | | 1 .,,,, | 1 | 1 0 | | trod | TxD Delay from TxC | External Clock | | 275 | | ns | | | TAB Boldy Hom Tab | Internal Clock | | 140 | | ns | | t <sub>TXC</sub> | Cycle Time TxC | 16X, 32X, 64X Clock Factor | 243 | | 1 | ns | | | | 1 X Clock Factor | 1000 | | | ns | | t <sub>TCH</sub> | TxC High | | 100 | | | nş | | †TCL | TxC Low | | 100 | | | ns | | <sup>t</sup> HRI | WR TxHR to Reset TxBE RTI | | | 260 | | ns | | t <sub>HTS</sub> | WR TxHR to TxD Start | | 2 | 3 | 4 | ŧвіт | | ग <sub>ं</sub> डा | Skew Start Bit to RTI | | -100 | +20 | +120 | ns | | <sup>t</sup> €TS | Enable Tx to Start Bit | | 3 | 4 | 5 | ŧвіт | | | | 1X | 1000 | | | ns | | t <sub>BIT</sub> 1 | One Bit Time | 16X | 3.88 | | | μѕ | | | | 32X | 7.77 | | | μѕ | | | | 64X | 15,55 | | | μs | | RECEIVE | 1 | | | | | | | t <sub>RS</sub> | RxD Set-Up | 1X Clock Factor | | 160 | | ns | | t <sub>RH</sub> | RxD Hold | 1X Clock Factor | | 100 | | ns | | texc | Cycle time RxC | 16X, 32X, 64X Clock Factor | 243 | | | ns | | | | 1X Clock Factor | 1000 | | | ns | | RCH | RxC High | | 100 | | | ns | | RCL | RxC Low | | 100 | | | ns | | RRI | RD to Reset RTI | | | 300 | | nş | | | | 1X | 1000 | | | ns | | в <b>т</b> 1 | One Bit Time | 16X | 3.88 | | | μs | | | | 32X | 7.77 | | | μs | | | | 64X | 15.55 | | | μs | | ERS | Enable Rx to Correctly Detect<br>Start Bit | All Clock Factors | 2 | 3 | 4 | taxc | | RNO | Read RxHR Before Next Data;<br>No OE | | 240 | | | ns | | BI | RxC, Break to RTI | | | 340 | | | | REI | Receiver Error Int | | | 1/₂ Clock<br>Factor | | t <sub>RXC</sub> | | RDI | Receiver Ready Int | | | t <sub>REI</sub> +1 | | t <sub>RXC</sub> | | RSI | RxC to RTI | | | 300 | | ns | | RESET TIM | ING | | | | | | | MR | MR Pulse Width | | | 100 | | ns | | RA. | MR to ALE if Valid WR or<br>RD Cycle | | | 100 | | ns | t<sub>BIT</sub> = Baud Rate Order Number NSC858D or N See NS Package D28C or N28B Leadless Chip Carrier Plastic Chip Carrier 오돌윤병동오용병왕 5 4 3 2 1 44 43 42 41 40 - DTR ALE 4 38 AD0 - PTS - DCD AD1 -10 36 AD2 35 NC -NSC858V - NC AD3 - R x D - R x C/BRGOUT AD4 32 AD5 - TxD 31 - TxC/BRGOUT NC -16 30 18 19 20 21 22 23 24 25 26 27 28 TL/C/5593-25 **Top View** Order Number NSC858V See NS Package Number V44A # 7.0 Pin Descriptions #### 7.1 INPUT SIGNALS Master Reset (MR): active high, Pin 1. This Schmitt trigger input has a 0.5V typical hysteresis. When high, the following registers are cleared: receiver mode, transmitter mode, global mode, R-T status (except for TxBE which is set to one), R-T status mask, modem mask, command (which disables receiver "Rx" and the transmitter "Tx"), power down, and receiver holding. In the modem status register, ΔCTS, ΔDCD, ΔDSR, BRK and ΔBRK are cleared. **Top View** Order Number NSC858E See NS Package Number E44A Chip Enable (CE): active low, Pin 2. Chip enable must be low during a valid read or write pulse in order to select the device. Chip enable is not latched. Read $(\overline{RD})$ : active low, Pin 3. While the chip is enabled the CPU latches data from the selected register on the rising edge of $\overline{RD}$ . Write ( $\overline{WR}$ ): active low, Pin 4. While the chip is enabled it latches data from the CPU on the rising edge of $\overline{WR}$ . Address Latch Enable (ALE): negative edge sensitive, Pin 5. The negative edge (high to low) of ALE latches the address for the register select during a read or write operation. #### 7.0 Pin Descriptions (Continued) Power Down (PD): active low, Pin 17. When active it disables all internal clocks, shuts off the oscillator, clears RxE, TxE, and break control bits in the command register. All other registers retain their data. Unlike software power down, PD also disables the internal ALE, CE, RD, WR, address and data paths for minimum power consumption. Registers cannot be accessed in hardware power down; they may be in software power down. Receiver Data (RxD): Pin 21. This accepts serial data input from the communications link (peripheral device, modern, or data set). Serial data is received least significant bit (LSB) first. "Mark" is high (1), "space" is low (0). Data Carrier Detect (DCD): active low, Pin 23. Can be used as a modem or general purpose input. When this modem input is low it indicates that the data carrier has been detected by the modem or data set. The DCD signal is a modem control function input whose complement value can be tested by the CPU by reading bit 5 (DCD) of the modem status register. Bit 1 (\DCD) of the modem status register indicated whether the DCD input has changed state since the previous reading of the modem status register. DCD can also be programmed to become an auto enable for the receiver. an interrupt is generated if the $\Delta$ DCD mask and the DSCHG mask bits are set. Clear to Send (CTS): active low, Pin 26. Can be used as a modem or a general purpose input. The $\overline{\text{CTS}}$ inputs complement can be tested by the CPU by reading bit 4 (CTS) of the modem status register. Bit 0 ( $\Delta\text{CTS}$ ) of the modem status register indicates whether the $\overline{\text{CTS}}$ input has changed state since the previous reading of the modem status register. $\overline{\text{CTS}}$ can be programmed to automatically enable the transmitter. Note: Whenever the CTS bit of the modem status register changes state, an interrupt is generated if the $\Delta\text{CTS}$ mask and the DSCHG mask bits are set. Data Set Ready (DSR): active low, Pin 27. Can be used as a modem or a general purpose input. When this modem input is low it indicates that the modem or data set is ready to establish the communication link and transfer data with the NSC858. The $\overline{\rm DSR}$ is a modem-control function input whose complement value can be tested by the CPU by reading bit 6 (DSR) of the modem status register. Bit 2 ( $\Delta {\rm DSR}$ ) of the modem status register indicates whether the ( $\overline{\rm DSR}$ ) input has changed state since the previous reading of the modem status register. NOTE: Whenever the DSR bit of the modern status register changes state, an interrupt is generated if ΔDSR mask and the DSCHG mask bits are set. Power (Vcc): Pin 28. +5V supply. Ground (GND): Pin 14. Ground (OV) supply. #### 7.2 OUTPUT SIGNALS **Transmit Data (TxD):** Pin 19: Composite serial data output to the communication link (peripheral, modern or data set) least significant bit first. The TxD signal is set to the marking (logic 1) state upon a master reset. In hardware or software power down this pin will always be a one. Receiver-Transmitter Interrupt (RTI): active low, Pin 22. Goes low when any R-T status register bit and its corresponding mask bit are set. This bit can change states during either hardware or software power down due to a change in modern status information. Request to Send (RTS): active low, Pin 24. Can be used as a modern or a general purpose output. When this modern output is low it informs the modern or data set that the NSC858 is ready to transmit data. The RTS output or general purpose output signal can be set to an active low by programming bit 6 of the command register with a 1. The RTS signal is set high upon a master reset operation. During remote loopback RTS signal reflects the complement of bit 6 of the command register. During local loopback the RTS signal is forced to its inactive state (high). RTS cannot change states during hardware power down; it can during software power down. Data Terminal Ready (DTR): active low, Pin 25. Can be used as a modem or general purpose output. When this modem output is low it informs the modem or data set that the NSC858 is ready to communicate. The DTR output or the general purpose output signal can be set to an active low by programming bit 7 of the command register with a 1. The DTR signal is set high upon a master reset operation. During remote loopback DTR signal reflects the complement of bit 7 of the command register. During local loopback the DTR signal is forced to its inactive state (high). DTR signal cannot change state during hardware power down; it can during software power down. #### 7.3 INPUT/OUTPUT SIGNALS Address/Data Bus (AD0-AD7): Pins 6-13. The multiplexed bidirectional address/data bus, AD0-AD7 pins, are in the high impedance state when the NSC858 is not selected or whenever it is in hardware power down. AD0-AD3 are latched on the trailing edge of ALE, providing the four address inputs. The rising edge of the WR input enables 8 bits to be written in, through AD0-AD7, to the addressed register. RD input enables 8 bits to be read from a register out through AD0-AD7. Transmitter Clock/Baud Rate Generator Output (TxC/BRGOUT): Pin 18. If the transmitter is programmed for an external clock, TxC is an input. If the transmitter is programmed for an internal clock, then the Baud Rate Generator is used for the transmitter, and it is output at TxC/BRGOUT. In either case, TxC/BRGOUT signal is running at 1X, 16X, 32X, 64X the data rate, as selected by the clock factor. If this pin is used as an output it will be set to a zero (0) in both hardware and software power down. Receiver Clock/Baud Rate Generator Output (RxC/BRGOUT): Pin 20. If the receiver is programmed for an external clock, RxC is an input. If the receiver is programmed for an internal clock, the Baud Rate Generator is used for the receiver, and it is output at RxC/BRGOUT. In either case, RxC/BRGOUT signal is running at 1X, 16X, 32X, 64X, the data rate as selected by the clock factor. If this pin is programmed as an output it will be set to one (1) in both hardware and software power down. Crystal (XIN, XOUT): Pins 15, 16. These two pins connect the main timing reference. A crystal network can be connected across these two pins, or a square wave can be driven into XIN with XOUT left floating. In hardware and software power down XOUT is set to a 1. Ground XIN when using both RxC and TxC to supply external clocks to the UART. #### FIGURE 1. NSC858 Functional Block Diagram #### 9.0 Registers The system programmer may access control of any of the NSC858 registers summarized in Table I via the CPU. These 8-bit registers are used to control NSC858 operation and to transmit and receive data. **TABLE I. Register Address Designations** | | Address | | | Register | Read/ | | |----------------|----------------|-----------------------|----|-----------------------------|-------|--| | A <sub>3</sub> | A <sub>2</sub> | <b>A</b> <sub>1</sub> | Ao | riegister | Write | | | 0 | 0 | 0 | 0 | Rx Holding R | | | | 0 | 0 | 0 | 0 | Tx Holding | w | | | 0 | 0 | 0 | 1 | Receiver Mode | R/W | | | 0 | 0 | 1 | 0 | Transmitter Mode | R/W | | | 0 | 0 | 1 | 1 | Global Mode | R/W | | | 0 | 1 | 0 | 0 | Command R/W | | | | 0 | 1 | 0 | 1 | Baud Rate Generator Divisor | | | | | | | | Latch (Lower) R/W | | | | 0 | 1 | 1 | 0 | Baud Rate Generator Divisor | | | | | | | | Latch (Upper) R/W | | | | 0 | 1 | 1 | 1 | R-T Status Mask R/W | | | | 1 | 0 | 0 | 0 | R-T Status R | | | | 1 | 0 | 0 | 1 | Modem Status Mask R/W | | | | 1 | 0 | 1 | 0 | Modem Status R | | | | 1 | 0 | 1 | 1 | Power Down R/W | | | | 1 | 1 | 0 | 0 | Master Reset W | | | Note: Offset address OD, OE, OF are unused. # 9.1 RECEIVER AND TRANSMITTER HOLDING REGISTER A read to offset location 00 will access the Receiver holding register; a write will access the Transmitter holding register. #### 9.2 RECEIVER MODE REGISTER The system programmer specifies the data format of the receiver (which may differ from the transmitter) by programming the Receiver mode register at offset location "01." This read/write register programs the parity, bits/character, auto enable option, and clock source. When bit 6 of this register is set high the receiver will be enabled any time the $\overline{\text{DCD}}$ signal input is low (provided CR0 = 1). When bit 7 is set to a "1" the receiver clock source is the internal baud rate generator and $\overline{\text{RxC}}$ is then an output. After reset this register is set to "00." TABLE II. Receiver Mode Register (Address "01") (Bits RMO-7) TL/C/5593-27 #### 9.0 Registers (Continued) #### 9.3 TRANSMITTER MODE REGISTER The system programmer specifies the data format of the transmitter (which may differ from the receiver) by programming the transmitter mode register at offset location "02." TABLE III. Transmit Mode Register (Address "02") (Bits TM0-7) TL/C/5593-28 The transmitter mode register is similar in operation to the receiver mode register except for the addition of the Transmit Abort End Condition (TAEC). If this bit is set to a one when a request to disable the transmitter or send a break is pending then the data in the shift register and holding register will be transmitted prior to such action occurring. If TAEC equals 0 then the action will take place after the shift register has been emptied. When bit 6 of this register is set high the transmitter will be enabled any time the $\overline{CTS}$ signal is low (provided CR1 = 1). When bit 7 is set to a "1" the transmitter clock source is the internal baud rate generator, and $\overline{TxC}$ is then an output. After reset this register is set to "00." #### 9.4 GLOBAL MODE REGISTER This register is used to program the number of stop bits and the clock factor for both the receiver and transmitter. Only the lower four bits of this register are used, the upper four can be programmed as don't cares and they will be read back as zeros. Programming the number of stop bits is for the transmitter only; the receiver always checks for one stop bit. If a 1X clock factor with 1.5 stop bits is selected for the transmitter the number of stop bits will default to 1. After reset this register is set to "00." Note: Selecting the 1x clock requires that the clock signal be sent or received along with the data. TABLE IV. Global Mode Register (Address "03") (Bits GM0-3) Bits 4-7 are don't care, read as 0s. #### 9.5 COMMAND REGISTER The Command register is an eight bit read/write register which is accessed at offset location "04." After reset the command register equals "00." TABLE V. Command Register (Address "04") (Bits CR0-7) TL/C/5593-30 **Bit 0:** Receive Enable, when set to a one the receiver is enabled. If auto enable for the receiver has been programmed then in addition to CR0 = 1, the $\overline{DCD}$ input must be low to enable receiver. Bit 1: Transmitter Enable, when set to a one the transmitter is enabled. If auto enable for the transmitter is programmed then in addition to CR1 = 1, the $\overline{\text{CTS}}$ input must be low to enable transmitter. Bit 2: A zero selects local loopback and a one selects remote loopback. Bit 3: A one enables either of the diagnostic modes selected in bit 2 of the command register. Bits 4 and 5: Bits 4 and 5 of the command register are used to program the length of a transmitted break condition. A continuous break must be terminated by the CPU, but the 4 and 16 character length breaks are self clearing. (At the beginning of the last break character bits 4 and 5 will automatically be reset to 0.) Break commands affect the status of bit 6 (TBK) of the R-T Status register (see R-T Status register). Break control bits are cleared by software or hardware power down. Bits 6 and 7: These two bits control the status of the output pins RTS (pin 24) and DTR (pin 25) respectively. They may be used as modem control functions or be used as general purpose outputs. The output pins will always reflect the complement of the register bits. #### 9.6 R-T STATUS REGISTER This 8-bit register contains status information of the NSC858 and therefore is a read only register at offset location "08." Each bit in this register can generate an interrupt (RTI). If any bit goes active high and its associated mask bit is set then the RTI will go low. RTI will be cleared when all unmasked R-T Status bits are cleared. Bits 0 and 1, receiver ready and transmitter empty are cleared by reading the receiver holding register or writing the transmitter holding register respectively. Bits 2 through 5, transmit underrun, receiver overrun, framing error, parity error are cleared by reading the R-T Status register. Bit two, transmitter underrun will occur when both the transmit holding register and the transmit shift register are empty. ### 9.0 Registers (Continued) Bit three, overrun error, will occur when the CPU does not read a character before the next one becomes available. The OE bit informs the programmer or CPU that RXHR data has been overrun or overwritten. The byte in the shift register is always transferred to the holding register, even after an overrun occurs. If an OE occurs, it is standard protocol to request a re-transmission of that block of data. A read of RXHR, when a subsequent read of R-T status shows that no OE is present, indicates current receiver data is available. Bit four, framing error, occurs when a valid stop bit is not detected. Bit 5 is set when a parity error is detected. Bits three, four and five are affected by the receiver only. Bit 6, Transmit Break (TBK) is set at the beginning of each break character during a break continuously command, or at the beginning of the final break character in a 4 or 16 character programmed break length. It is cleared by reading the R-T Status register. Bit 7, Data Set Change (DSCHG) will be set whenever any of the bits 0–3 of the Modern Status register and their associated mask bit are set. Data Set Change bit is cleared by reading the Modern Status register or is masked off by writing "0" to all modern register bits. After reset the R-T Status register equals '02', i.e. all bits except TxBE are reset to zero. TABLE VI. R-T Status Register (Address "08") (Bits SR0-7) TL/C/5593-31 #### 9.7 R-T STATUS MASK REGISTER (SM0-7) This register is used in conjunction with the R-T Status register to enable or disable conditional interrupts A one in any bit unmasks its associated bit in the R-T Status register, and allows it to generate an interrupt out through $\overline{RTI}$ . The mask affects only the interrupt and not the R-T Status bits. This eight bit register is both read and writable at offset location "07." After reset it is set to "0" which disables all interrupts. Each bit in the R-T Status mask register is associated with that bit in the R-T Status register (e.g., SM0 is SR0's mask). #### 9.8 MODEM STATUS This eight bit read only register which is addressed at offset location "0A" contains modern or general purpose input and receiver break information. TABLE VII. Modem Status Register (Address "0A") (Bits MS0-7) TL/C/5593-32 Each of the four status signals in this register also have an associated delta bit in this register. Each delta bit (bits MS0-3) will be set when its corresponding bit changes states. These four delta bits are cleared when the Modern Status register is read. If any of these four delta bits and associated mask bits are set they will force DSCHG (bit 7) of the R-T Status register high. Bits 4-6, CTS, DCD, DSR can be used as modern signals or general purpose inputs. In either case the value in the register represents the complements of the input pins CTS (pin 26), DCD (pin 23), and DSR (Pin 27). Bit 7 (BRK) when set to a one indicates that the receiver has detected a break condition. It is cleared when break terminates. After reset ΔCTS, ΔDCD, ΔDSR, ΔBRK and BRK are cleared. #### 9.9 MODEM MASK REGISTER (MM0-3) This 4-bit read/write register, which is addressed at offset location "09," contains mask bits for the four delta bits of the Modern Status register (MS0-3). A one ("1") in any of three bits and a one in the associated delta bit of the Modern Status register will set the DSCHG bit of the R-T Status register. Modern Mask bit 0 is associated with Modern Status bit 0, etc. The four (4) most significant bits of this register will read as zeros. After reset the register equals '00'. #### 9.10 POWER DOWN REGISTER (PD0) This one bit register can both be read and written at offset location "0B." When bit zero is set to a one the NSC858 will be put into software power down. This disables the receiver and transmitter clocks, shuts off the baud rate generator and crystal oscillator, and clears the RxE, TxE, and break control bits in the command register. Registers on chip can still be accessed by the CPU during software power down. Bits 1 through 7 will always read as 0. #### 9.11 MASTER RESET REGISTER This write only register is addressed at offset location "OC." When writing to this register the data can be any value (don't cares). Resetting the NSC858 by way of the reset register is functionally identical to resetting it by the MR pin. #### 9.12 BAUD RATE GENERATOR DIVISOR LATCH These two 8-bit read/write registers which are accessed at offset locations "05" (lower) and "06" (upper) are used to program the baud rate divisor. These registers are not affected by the reset function and are powered up in a random state. # 10.0 Functional Description #### 10.1 PROGRAMMABLE BAUD GENERATOR The NSC858 contains a programmable Baud Generator that is capable of taking any clock input (DC to 4.1 MHz) and dividing it by any divisor from 1 to (2<sup>16</sup>–1). The output frequency of the Baud Generator (available at TXC/BRGOUT or FXC/BRGOUT, if internal TXC or FXC is selected) is equal to the clock factor (1X, 16X, 32X, 64X) times the baud rate. The divisor number is determined by the following equation: Two 8-bit latches store the divisor in a 16-bit binary format. These Divisor Latches must be loaded during initialization in order to ensure desired operation of the Baud Generator. Upon loading either of the Divisor Latches, a 16-bit Baud counter is immediately loaded. This prevents long counts on initial load. Tables VIII and IX illustrate the use of the Baud Generator with crystal frequencies of 1.8432 MHz and 3.072 MHz respectively. For baud rates of 38400 and below, the error obtained is minimal. The accuracy of the desired baud rate is dependent on the crystal frequency chosen. TABLE VIII. Baud Rates Using 1.8432 MHz Crystal | TABLE VIII. | . Baud Rates Usin | g 1.8432 MITZ Crystal | |----------------------|-------------------------------------------|-----------------------------------------------------| | Desired<br>Baud Rate | Divisor Used<br>To Generate<br>16 x Clock | Percent Error Difference Between Desired and Actual | | 50 | 2304 | <u> </u> | | 75 | 1536 | _ | | 110 | 1047 | 0.026 | | 134.5 | 857 | 0.058 | | 150 | 768 | _ | | 300 | 384 | <u> </u> | | 600 | 192 | <u> </u> | | 1200 | 96 | | | 1800 | 64 | l – | | 2000 | 58 | 0.69 | | 2400 | 48 | _ | | 3600 | 32 | _ | | 4800 | 24 | l – | | 7200 | 16 | <u> </u> | | 9600 | 12 | l – | | 19200 | 6 | - | | 38400 | 3 | _ | | 56000 | 2 | 2.86 | #### TABLE IX. Baud Rates Using 3.072 MHz Crystal | Desired<br>Baud Rate | Divisor Used<br>To Generate<br>16 x Clock | Percent Error<br>Difference Between<br>Desired and Actual | |----------------------|-------------------------------------------|-----------------------------------------------------------| | 50 | 3840 | _ | | 75 | 2560 | <del></del> | | 110 | 1745 | 0.026 | | 134.5 | 1428 | 0.034 | | 150 | 1280 | <u> </u> | | 300 | 640 | _ | | 600 | 320 | <u> </u> | | 1200 | 160 | | | 1800 | 107 | 0.317 | | 2000 | 96 | <del>-</del> | | 2400 | 80 | _ | | 3600 | 53 | 0.628 | | 4800 | 40 | _ | | 7200 | 27 | 1.23 | | 9600 | 20 | - | | 19200 | 10 | 1 – | | 38400 | 5 | | #### 10.2 RECEIVER AND TRANSMITTER OPERATION The NSC858 transmits and receives data in an asynchronous communications mode. The CPU must set up the appropriate mode of operation, number of bits per character, parity, number of stop bits, etc. Separate mode registers exist for the independent specification of receiver and transmitter operation. These independent specifications include parity, character length, and internal or external clock source. Only the Global Mode Register, which controls the number of stop bits and the clock factor, exercises common control over the receiver and transmitter (receiver looks for only one stop bit). #### 10.3 TRANSMITTER OPERATION The Transmitter Holding register is loaded by the CPU. To enable the transmitter, TxE must be set in the Command register. $\overline{CTS}$ must be low if the auto enable is set in the Tx Mode register. The Transmitter Holding register is then parallel loaded into the Transmitter Shift register, and the start bit, parity bit and the specified number of stop bits are inserted. This serialized data is available at the TxD output pad, and changes on the rising edge of $\overline{TxC}$ , or equivalently the falling edge of $\overline{TxC}$ . The TxD output remains in a mark ("1") condition when no data is being transmitted, with the exception of sending a break ("0"). A break condition is initiated by writing either a continuous or specified length break request to the Command Register. A finite break specification of either 4 or 16 character lengths can be extended by re-writing the break command before the specified break length is completed. Each break character is transmitted as a start bit, logical zero data, logical zero parity (if specified) and logical zero stop bit(s). The number of data and stop bits, plus the presence of a parity bit are determined by the Transmitter and Global Mode registers. Thus, the total number of (all zero) bits in a break character is the same as that for data. The break is terminated by writing "00" to the Break Control bits in the Command Register. The Set Break bits in the Command register are always reset to "00" after the termination of the specified break transmission or if the transmitter is disabled during a break transmission. The TxD output will always return to a mark condition for at least one bit time before transmitting a character after a break condition. Data in the Transmitter Holding register, whether loaded before (on TAEC=0) or during the break will be transmitted after the break is terminated. # 10.0 Functional Description (Continued) CRYSTAL Rp C1 C2 3.1 MHz 1 MΩ 10-30 pF 40-60 pF 1.8 MHz 1 MΩ 10-30 pF 40-60 pF FIGURE 2. Typical Crystal Oscillator Network #### 10.5 RECEIVER OPERATION The NSC858 receives serial data on the RxD input. To enable the receiver, DCD must be low if the DCD Auto Enable bit in the Receiver Mode register is set ("1"). RxE must be set in the Command register. RxD is sampled on the falling edge of RxC or equivalently on the rising edge of RxC. If a high ("1") to low ("0") transition of RxD is detected, RxD is sampled again, for all except the 1X clock factor, at ½ of a bit time later. If RxD is still low, then a valid start bit has been received and character assembly proceeds. If RxD has returned high, then a valid start bit has not been received, and the search for a valid start bit continues. When a character has been assembled in the Receiver Shift Register and transferred to the Receiver Holding Register, the RxRDY bit (and any error bits that may have occurred) in the R-T Status register will be set and ATI will go low (if the proper mask bits are set). After the CPU reads the Receiver Holding register, the RxRDY will go low and the RTI will go inactive ("1"), The receiver will detect a break condition on RxD if an all zero character with zero parity bit (if parity is specified) and a zero stop bit is received. For the break condition to terminate, RxD must be high for one half a bit time. If a break Note: If character length is defined as 5, 6 or 7 bits, the unused bits are set to "0"). FIGURE 3 condition is detected, bits 3 and 7 in the Modern Status register ( $\Delta$ BRK and BRK respectively) will be set. Bit 3 ( $\Delta$ BRK) will then cause bit 7 (DSCHG) in the R-T Status register to be set which in turn forces $\overline{RTI}$ to an asserted state ("0"). These interrupts will occur only if the appropriate mask bits are set for the registers in question. When the 1x clock factor is selected: The RxC pin on the NSC858 should be connected to the clock signal of the incoming data stream and bit 7 of the receiver mode register should be cleared to A0. The TxC output of the NSC858 does not have to be sent to the remote receiver unless the receiver is using a 1x clock factor. #### 10.6 PROGRAMMING THE NSC858 There are two distinct steps in programming the 858. During initialization, the modes, clocks, masks and commands are set up. Then, in operation, Modem I/O takes place, status is monitored, the receiver and transmitter are run as needed. To initialize the 858, first pulse the MR line or write to the Master Reset register. Then, write to the following registers in any order, except for enabling the Rx and Tx, which must # 10.0 Functional Description (Continued) be at the end of the set up procedure. The Global, Receiver and Transmitter Mode registers determine the modes for the Rx and Tx. These latter two registers often will have the same data byte written to them, but are kept independent for flexibility. If the mode registers indicate that the receiver and/or the transmitter use an internal clock, then data (determined by the crystal frequency and desired bit time and clock factor) should be written to the upper and lower Baud Rate Generator Divisor Latches. The Modern Status Mask register enables Data Set change in R-T Status. If interrupts are required, the R-T Status Mask register allows RTI to occur. Write to the Command register to enable the receiver and/or transmitter only when all else is set up. In operation, the 858 can transmit, receive and handle I/O simultaneously. Modem outputs are written to at the Command register, while the inputs are read at the Modem Status register. Data flow and errors are read at the R-T Status register. When serial data has been shifted in and assembled, the receiver is ready, and the word can be read at the Rx Holding register. When the transmitter buffer is empty, the Tx Holding register can be written to, and the word will be shifted out as serial asynchronous data. Once the 858 is running, several options may be exercised. Masks can be changed at any time. The Rx and Tx are disabled or enabled, as needed, by writing to the Command register, or toggling the auto enable modern inputs (if used). Both the Rx and Tx should be disabled before either altering any mode or enagging a loopback diagnostic, and they can be re-enabled then or at a later time. Power down is allowed at any time except during loopback, although data may be lost if PD occurs in the middle of a word. Thus, software for the NSC858 is of two types. The initialization routine is performed once. The operation routines, usually incorporating polling or interrupts, are then run continuously or on demand, depending upon the system or application. #### 10.7 DIAGNOSTIC CAPABILITIES The NSC858 offers both remote and local loopback diagnostic capabilities. These features are selected through the Command register. #### Local Loopback Mode (see Figure 4) - The transmitter output is internally connected to the receiver input. - DTR is internally connected to DCD, and RTS is internally connected to CTS. - 3. TxC is internally connected to RxC. - 4. The DSR is internally held low (inactive). - 5. The TxD, DTR and RTS outputs are held high. - The CTS, DCD, DSR and RxD inputs are ignored. - Except as noted, all other Status, Mode and Command Register bits and interrupts retain their functions and settings. TL/C/5593-35 FIGURE 4. Local Loopback #### Remote Loopback Mode (see Figure 5) - The contents of the Receiver Holding Register, when RxRDY = 1 indicates it is full, are transferred to the Transmitter Holding register, when TxBE = 1 indicates it is empty. After this action, both RxRDY and TxBE are cleared. - 2. RxC is connected internally to TxC. - Setting the Remote Loopback Mode places all receiver and transmitter flags under control of the remote loopback sequencer. RxRDY and TxBE can be monitored to follow automatic remote loopback data flow, while OE and TxU can indicate system problems. - The CPU can read the Receiver Holding register if desired, but this is not necessary. The CPU cannot load the Transmitter Holding Register. - Modern Status, all Mode and Command register bits retain their functions and interrupts are generated. Under certain conditions entering the remote loopback mode causes a character in the receiver or transmitter holding registers to be sent, even though, the transmitter is disabled - If the UART enters the remote loopback mode immediately after receiving a break character in the normal receive mode, it will then automatically transmit that character. - If the UART enters the remote loopback mode before the CPU has read the latest character in the receiver holding register, it will then automatically transmit that character. - If the UART enters the remote loopback mode before the last character written to the transmitter holding register is transmitted, then it will automatically transmit this character. FIGURE 5. Remote Loopback TL/C/5593-36 # 11.0 Ordering Information NSC858XX /A+ = A+ Reliability Screening D = Ceramic Package N = Plastic Package E = Ceramic Leadless Chip Carrier (LCC) V = Plastic Leaded Chip Carrier (PCC) (Availability to be announced) TL/C/5593-37 12.0 Reliability Information Gate Count 4280 Transistor Count 8450 # Physical Dimensions inches (millimeters) Hermetic Dual-In-Line Package (D) Order Number NSC858D NS Package Number D28C #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION, As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fac: 1(800) 737-7018 National Semiconductor Fac: (+49) 0-180-530 85 86 Email: cnjwge@tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Contret, 5 Centon Rd. Tsimshatsui, Kowloon Hong Kong Tef. (852) 2737-1600 Fac (852) 2736-9960 conductor National Semiconductor Japan Ltd. Japan Ltd. (ght Block, Tat: 81-043-299-2309 5 Canton Rd, Fax: 81-043-299-2408 (wison) National does not assume any responsibility for use of any dicultry described, no circuit patent scenses are implied and National reserves the right at any time without notice to change said circuitry and specifications. 22