## NTE74199 Integrated Circuit TTL – 8-Bit Universal Shift Register #### **Description:** The NTE74199 is an 8-bit shift register in a 24-Lead DIP type package compatible with most other TTL and MSI logic families. All inputs are buffered to lower the drive requirements to one normalized Series 74 load, and input clamping diodes minimize switching transients to simplify system design. maximum input clock frequency is typically 35Mhz and power dissipation is typically 360mW. The NTE74199 register features parallel inputs, parallel outputs, J–K serial inputs, shift/load control input, a direct overriding clear line, and gated clock inputs nd has three modes of operation: Inhibit Clock (Do Nothing) Shift (In the Direction Q<sub>A</sub> toward Q<sub>H</sub>) Parallel (Broadside) Load Parallel loading is accomplished by applying the eight bits of data and taking the shift/load control input low when the clock input is not inhibited. The data is loaded into the associated flip-flop and appears at the outputs after the positive transition of the clock input. During loading, serial data flow is inhibited. Shifting is accomplished synchronously when shift/load is high and the clock input is not inhibited. Serial data for this mode is entered at the $J-\overline{K}$ inputs. See the function table for levels required to enter serial data into the first flip-flop. Both of the clock inputs are identical in function and my be used interchangeably to serve as clock or clock-inhibit inputs. Holding either high inhibits clocking, but when one is held low, a clock input applied to the other input is passed to the eight flip-flops of the register. The clock-inhibit should be changed to the high level only while the clock input is high. This shift register contains the equivalent of 79 TTL gates. Average power dissipation per gate is typically 4.55mW. ### Absolute Maximum Ratings: (Note 1) | Supply Voltage, V <sub>CC</sub> | $\dots \dots \dots 7V$ | |-----------------------------------------------------|-------------------------------------| | Input Voltage, V <sub>I</sub> | 5.5V | | Operating Ambient Temperature Range, T <sub>A</sub> | 0° to +70°C | | Storage Temperature Range, T <sub>stg</sub> | . $-65^{\circ}$ to $+150^{\circ}$ C | Note 1. Voltage values are with respect to network ground terminal. ### **Recommended Operation Conditions:** | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------|--------------------|------|-----|------|------| | Supply Voltage | V <sub>CC</sub> | 4.75 | 5.0 | 5.25 | V | | High-Level Output Current | I <sub>OH</sub> | _ | _ | -800 | μΑ | | Low-Level Output Current | I <sub>OL</sub> | _ | - | 16 | mA | | Clock Frequency | f <sub>clock</sub> | 0 | - | 25 | MHz | | Width of Clock or Clear Pulse | t <sub>w</sub> | 20 | - | _ | ns | | Mode Control Setup Time | t <sub>su</sub> | 30 | - | _ | ns | | Data Setup Time | t <sub>su</sub> | 20 | - | - | ns | | Hold Time at Any Input | t <sub>h</sub> | 0 | - | _ | ns | | Operating Ambient Temperature | T <sub>A</sub> | 0 | - | 70 | °C | #### **Electrical Characteristics:** (Note 2, Note 3) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |------------------------------|-----------------|----------------------------------------------------------------|-----|-----|------|------| | High-Level Input Voltage | V <sub>IH</sub> | | 2 | _ | _ | V | | Low-Level Input Voltage | V <sub>IL</sub> | | _ | _ | 0.8 | V | | Low-Level Clamp Voltage | V <sub>IK</sub> | V <sub>CC</sub> = MIN, I <sub>I</sub> = -12mA | _ | _ | -1.5 | V | | High-Level Output Voltage | V <sub>OH</sub> | $V_{CC} = MIN, V_{IH} = 2V, V_{IL} = 0.8V, I_{OH} = -800\mu A$ | 2.4 | 3.4 | _ | V | | Low-Level Output Voltage | V <sub>OL</sub> | $V_{CC} = MIN, V_{IH} = 2V, V_{IL} = 0.8V, I_{OL} = 16mA$ | _ | 0.2 | 0.4 | V | | Input Current | I <sub>I</sub> | $V_{CC} = MAX, V_I = 5.5V$ | _ | _ | 1 | mA | | High-Level Input Current | I <sub>IH</sub> | $V_{CC} = MAX, V_I = 2.4V$ | _ | _ | 40 | μΑ | | Low-Level Input Current | I <sub>IL</sub> | $V_{CC} = MAX, V_I = 0.4V$ | _ | _ | -1.6 | mA | | Short-Circuit Output Current | I <sub>OS</sub> | V <sub>CC</sub> = MAX, Note 4 | -18 | _ | -57 | mA | | Supply Current | I <sub>CC</sub> | V <sub>CC</sub> = MAX, See Table Below | _ | 90 | 127 | mA | - Note 2. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. - Note 3. All typical values at $V_{CC} = 5V$ , $T_A = +25$ °C. - Note 4. Not more than one output should be shorted at a time. #### Test Conditions for I<sub>CC</sub> (All Outputs Are Open): | Apply 4.5V | First Ground, Then Apply 4.5V | Ground | | | |-----------------------------------------------|-------------------------------|----------------------------------|--|--| | Serial Input, S <sub>0</sub> , S <sub>1</sub> | Clock | Clear, Inputs A thru H | | | | J, K, Inputs A thru H | Clock | Clock Inhibit, Clear, Shift/Load | | | # <u>Switching Characteristics:</u> $(T_A = +25^{\circ}C, V_{CC} = 5V \text{ unless otherwise specified})$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |------------------------------------|------------------|-------------------------------|-----|-----|-----|------| | Maximum Clock Frequency | f <sub>max</sub> | $C_L = 15pF, R_L = 400\Omega$ | 25 | 35 | - | MHz | | Propagation Delay Time, from Clear | t <sub>PHL</sub> | | - | 23 | 35 | ns | | Propagation Delay Time, from Clock | t <sub>PHL</sub> | | _ | 20 | 30 | ns | | | t <sub>PLH</sub> | | _ | 17 | 26 | ns | #### **Function Table:** | Inputs | | | | | | 0 | utputs | | | | |--------|--------|---------|-------|----|------|----------|---------------------|----------|----------|----------------------| | | SHIFT/ | СГОСК | | Se | rial | Parallel | | | | | | CLEAR | LOAD | INHIBIT | CLOCK | J | K | ΑΗ | $Q_A$ | $Q_{B}$ | $Q_{C}$ | <br>$\mathbf{Q}_{H}$ | | L | Х | Х | Х | Χ | Х | Х | L | L | L | L | | Н | X | L | L | X | X | X | $Q_{A0}$ | $Q_{B0}$ | $Q_{C0}$ | $Q_{H0}$ | | Н | L | L | 1 | Χ | Χ | a h | а | b | С | h | | Н | Н | L | 1 | L | Н | X | $Q_{A0}$ | $Q_{A0}$ | $Q_Bn$ | $Q_Gn$ | | Н | Н | L | 1 | L | L | X | L | $Q_{An}$ | $Q_Bn$ | $Q_Gn$ | | Н | Н | L | 1 | Н | Н | X | Н | $Q_{An}$ | $Q_Bn$ | $Q_Gn$ | | Н | Н | L | 1 | Н | L | X | $\overline{Q}_{An}$ | $Q_{An}$ | $Q_Bn$ | $Q_Gn$ | | Н | X | Н | 1 | X | X | X | $Q_{A0}$ | $Q_{B0}$ | $Q_{B0}$ | $Q_{H0}$ | H = High Level (Steady State) L = Low Level (Steady State) X = Irrelevant (Any input, including transitions) ↑ = Transition from low to high level a . . . h = Then level of steady-state input at inputs A thru H, respectively $Q_{A0}$ , $Q_{B0}$ , $Q_{G0}$ , $Q_{H0}$ = The level of $Q_A$ , $Q_B$ , $Q_G$ , or $Q_H$ , respectively, before the indicated steady-state input conditions were established. Q<sub>an</sub>, Q<sub>bn</sub>, etc. = The level of Q<sub>A</sub>, Q<sub>B</sub>, etc., respectively, before the most–recent ↑ transition of the clock.