# Product Preview # **Trench Power MOSFET** -20 V, P-Channel, SO-8 Dual This P-Channel device was designed using ON Semiconductor's leading edge trench technology for low $R_{DS(on)}$ performance in the SO-8 dual package for high power and current handling capability. The low $R_{DS(on)}$ performance is particularly suited for game systems, notebook and desktop computers, and printers. #### Features & Benefits - Leading -20 V Trench for Low R<sub>DS(on)</sub> - SO-8 Package Provides Excellent Thermal Performance - Surface Mount SO-8 Package Saves Board Space - Pb Free Package for Green Manufacturing #### **Applications** - Load/Power Management - Battery Switching for Multi Cell Li-Ion - Buck-Boost Synchronous Rectification #### **MAXIMUM RATINGS** ( $T_A = 25^{\circ}C$ unless otherwise noted) | Rating | Symbol | Value | Unit | |------------------------------------------------------------------------------------------------|-----------------------------------|---------------|------| | Drain-to-Source Voltage | V <sub>DSS</sub> | -20 | V | | Gate-to-Source Voltage | V <sub>GS</sub> | ±20 | V | | Drain Current - Continuous @ T <sub>A</sub> = 25°C (Note 1) - Pulsed Drain Current (t = 10 μs) | I <sub>D</sub><br>I <sub>DM</sub> | -6.5<br>-30 | А | | Steady State Power Dissipation @ T <sub>A</sub> = 25°C (Note 1) | P <sub>D</sub> | 1.1 | W | | Operating Junction and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>150 | ç | | Continuous Source Current (Body Diode) | I <sub>S</sub> | -0.9 | Α | | Lead Temperature for Soldering Purposes (1/8" from case for 10 seconds) | TL | 260 | ç | #### THERMAL RESISTANCE RATINGS | Thermal Resistance | | | °C/W | |-------------------------------------------------|----------------|-----|------| | - Junction- to- Ambient - Steady State (Note 1) | $R_{ hetaJA}$ | TBD | | | - Junction-to-Ambient - t ≤ 10 s (Note 1) | $R_{\thetaJA}$ | TBD | | | - Junction-to-Lead - Steady State (Note 2) | $R_{ heta JL}$ | TBD | | - Surface-mounted on FR4 board using 1" sq pad size (Cu area = 1.127 in sq [1 oz] including traces) - Surface-mounted on FR4 board using the minimum recommended pad size (Cu area = TBD in sq) This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice. ## ON Semiconductor® http://onsemi.com $$\begin{split} V_{BR(DSS)} &= \text{-20 VOLTS} \\ R_{DS(on)} \text{ (max)} &= 19 \text{ m}\Omega \text{ @ -10 V} \\ I_{D(max)} \text{ (Note 1)} &= \text{-8.5 A} \\ R_{DS(on)} \text{ (max)} &= 30 \text{ m}\Omega \text{ @ -4.5 V} \\ I_{D(max)} \text{ (Note 1)} &= \text{-6.5 A} \end{split}$$ # MARKING DIAGRAM & PIN ASSIGNMENT SO-8 CASE 751 STYLE 12 XXX = Specific Device Code A = Assembly Location L = Wafer Lot Y = Year W = Work Week #### **ORDERING INFORMATION** | Device | Package | Shipping | |-------------|---------|------------------| | NTMD4102PR2 | SO-8 | 2500/Tape & Reel | # **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise noted) | Char | Symbol | Min | Тур | Max | Unit | | |----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------|------|------------|----------|----| | OFF CHARACTERISTICS | | | | | | | | Drain-to-Source Breakdown Voltage (Note 3) $(V_{GS}=0\ V,\ I_D=250\ \mu\text{A})$ | | | -20 | - | - | V | | Zero Gate Voltage Drain Current (No $(V_{GS} = 0 \text{ V}, V_{DS} = -16 \text{ V})$ | ote 3) | I <sub>DSS</sub> | ı | - | -1.0 | μΑ | | Gate-to-Source Leakage Current $(V_{GS} = \pm 20 \text{ V}, V_{DS} = 0 \text{ V})$ | | I <sub>GSS</sub> | - | - | ±100 | nA | | ON CHARACTERISTICS | | | | | | | | Gate Threshold Voltage (Note 3) $(V_{GS} = V_{DS}, I_D = -250 \mu A)$ | | | -1.0 | - | - | V | | Drain-to-Source On-Resistance $(V_{GS} = -10 \text{ V}, I_D = -8.5 \text{ A})$ $(V_{GS} = -4.5 \text{ V}, I_D = -6.5 \text{ A})$ | | | - | TBD<br>TBD | 19<br>30 | mΩ | | Forward Transconductance ( $V_{DS} =$ | -10 V, I <sub>D</sub> = -8.4 A) | 9FS | - | TBD | - | S | | CHARGES, CAPACITANCES & GAT | E RESISTANCE | | | | | | | Input Capacitance | | C <sub>iss</sub> | - | TBD | - | pF | | Output Capacitance | $(V_{GS} = 0 \text{ V, } f = 1 \text{ MHz,}$<br>$V_{DS} = -10 \text{ V)}$ | C <sub>oss</sub> | - | TBD | - | | | Reverse Transfer Capacitance | 1 103 10 17 | C <sub>rss</sub> | - | TBD | - | | | Total Gate Charge | $(V_{GS} = -4.5 \text{ V}, V_{DS} = -10 \text{ V}, I_{D} = -8.4 \text{ A})$ | Q <sub>G(tot)</sub> | - | TBD | TBD | nC | | Threshold Gate Charge | $(V_{GS} = -4.5 \text{ V}, V_{DS} = -10 \text{ V}, I_{D} = -8.4 \text{ A})$ | Q <sub>G(th)</sub> | - | TBD | TBD | nC | | Gate-to-Source Gate Charge | $(V_{DS} = -10 \text{ V}, I_{D} = -8.4 \text{ A})$ | Q <sub>GS</sub> | - | TBD | - | nC | | Gate-to-Drain "Miller" Charge | $(V_{DS} = -10 \text{ V}, I_{D} = -8.4 \text{ A})$ | $Q_{GD}$ | - | TBD | - | nC | | Output Charge | (V <sub>DS</sub> = -10 V, V <sub>GS</sub> = 0 V) | Q <sub>OSS</sub> | - | TBD | - | nC | | Gate Resistance | | R <sub>G</sub> | - | TBD | - | Ω | | SWITCHING CHARACTERISTICS (N | lote 4) | - 1 | | • | • | • | | Turn-On Delay Time | | t <sub>d(on)</sub> | = | TBD | - | ns | | Rise Time | $(V_{GS} = -4.5 \text{ V}, V_{DS} = -10 \text{ V},$ | t <sub>r</sub> | - | TBD | - | | | Turn-Off Delay Time | $I_D = -1.0 \text{ A}, R_G = 6.0 \Omega$ | t <sub>d(off)</sub> | - | TBD | - | | | Fall Time | | t <sub>f</sub> | - | TBD | - | | | DRAIN-SOURCE DIODE CHARACT | ERISTICS | 1 | | • | • | | | Forward Diode Voltage | $(V_{GS} = 0 \text{ V}, I_{SD} = -1.7 \text{ A})$ | V <sub>SD</sub> | - | TBD | TBD | V | | Reverse Recovery Time | | t <sub>rr</sub> | - | TBD | TBD | ns | | Charge Time | $(V_{GS} = 0 \text{ V}, V_{DS} = -10 \text{ V},$<br>$dI_{SD}/dt = 100 \text{ A/}\mu\text{s}, I_{SD} = -1.7 \text{ A})$ | ta | - | TBD | - | ns | | Discharge Time | αι <sub>2</sub> Drat = 100 / 4μα, 15D = 11./ Δ) | t <sub>b</sub> | - | TBD | - | ns | | Reverse Recovery Charge | Reverse Recovery Charge | | | TBD | - | nC | Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. Switching characteristics are independent of operating junction temperature. #### **PACKAGE DIMENSIONS** #### SOIC-8 NB CASE 751-07 **ISSUE AA** #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIMETERS | | INCHES | | | |-----|-------------|------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | c | 1.35 | 1.75 | 0.053 | 0.069 | | | ם | 0.33 | 0.51 | 0.013 | 0.020 | | | G | 1.27 BSC | | 0.050 BSC | | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | | 7 | 0.19 | 0.25 | 0.007 | 0.010 | | | K | 0.40 | 1.27 | 0.016 | 0.050 | | | M | 0 ° | 8 ° | 0 ° | 8 ° | | | N | 0.25 | 0.50 | 0.010 | 0.020 | | | S | 5.80 | 6.20 | 0.228 | 0 244 | | - STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE - DRAIN - DRAIN DRAIN - DRAIN ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### PUBLICATION ORDERING INFORMATION #### Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada **Fax**: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada JAPAN: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850 **ON Semiconductor Website**: http://onsemi.com For additional information, please contact your local Sales Representative.