

# MOSFET - Power, Single, N-Channel, TSOP-6 30 V, 7.0 A NTGS4141N, NVGS4141N

# **Features**

- Low R<sub>DS(on)</sub>
- Low Gate Charge
- NV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- Pb-Free Package is Available

onsemi

# **Applications**

- Load Switch
- Notebook PC
- Desktop PC

# MAXIMUM RATINGS (T<sub>J</sub> = 25 °C unless otherwise noted)

| Rat                                                                                                                                                                | Symbol                 | Value                    | Unit                                 |               |    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------|--------------------------------------|---------------|----|
| Drain-to-Source Voltage                                                                                                                                            | $V_{DSS}$              | 30                       | V                                    |               |    |
| Gate-to-Source Voltage                                                                                                                                             | )                      |                          | V <sub>GS</sub>                      | ±20           | V  |
| Continuous Drain                                                                                                                                                   | Steady<br>State        | T <sub>A</sub> = 25 °C   | I <sub>D</sub>                       | 5.0           | Α  |
| Current (Note 1)                                                                                                                                                   | State                  | T <sub>A</sub> = 85 °C   |                                      | 3.6           |    |
|                                                                                                                                                                    | t ≤ 10 s               | T <sub>A</sub> = 25 °C   |                                      | 7.0           |    |
| Power Dissipation (Note 1)                                                                                                                                         | Steady<br>State        | T <sub>A</sub> = 25 °C   | P <sub>D</sub>                       | 1.0           | W  |
|                                                                                                                                                                    | t ≤ 10 s               |                          |                                      | 2.0           |    |
| Continuous Drain                                                                                                                                                   | Steady                 | T <sub>A</sub> = 25 °C   | I <sub>D</sub>                       | 3.5           | Α  |
| Current (Note 2)                                                                                                                                                   | State                  | T <sub>A</sub> = 85 °C   |                                      | 2.5           |    |
| Power Dissipation (Note 2)                                                                                                                                         |                        | T <sub>A</sub> = 25 °C   | P <sub>D</sub>                       | 0.5           | W  |
| Pulsed Drain Current                                                                                                                                               | t <sub>p</sub> = 10 μs | V <sub>GS</sub> = 10 V   | I <sub>DM</sub>                      | 45            | Α  |
| Pulsed Drain Current                                                                                                                                               | t <sub>p</sub> = 30 µs | s, V <sub>GS</sub> = 5 V | I <sub>D</sub>                       | 30            | Α  |
| Operating Junction and Storage Temperature                                                                                                                         |                        |                          | T <sub>J</sub> ,<br>T <sub>STG</sub> | –55 to<br>150 | °C |
| Source Current (Body D                                                                                                                                             | I <sub>S</sub>         | 2.0                      | Α                                    |               |    |
| Single Pulse Drain-to-Source Avalanche Energy (V <sub>DD</sub> = 30 V, I <sub>L</sub> = 10.4 A, V <sub>GS</sub> = 10 V, L = 1.0 mH, R <sub>G</sub> = 25 $\Omega$ ) |                        |                          | EAS                                  | 54            | mJ |
| Lead Temperature for S (1/8" from case for 10 s                                                                                                                    |                        | irposes                  | TL                                   | 260           | °C |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

### THERMAL RESISTANCE RATINGS

| Rating                                      | Symbol          | Max  | Unit |
|---------------------------------------------|-----------------|------|------|
| Junction-to-Ambient - Steady State (Note 1) | $R_{\theta JA}$ | 125  | °C/W |
| Junction-to-Ambient – t ≤ 10 s (Note 1)     | $R_{\theta JA}$ | 62.5 |      |
| Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 248  |      |

- Surface-mounted on FR4 board using 1 inch sq pad size (Cu area = 1.127 in sq [1 oz] including traces).
- 2. Surface-mounted on FR4 board using the minimum recommended pad size (Cu area = 0.0773 in sq).

1

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> TYP | I <sub>D</sub> MAX |  |
|----------------------|-------------------------|--------------------|--|
| 20.1/                | 21.5 mΩ @ 10 V          | 704                |  |
| 30 V                 | 30 mΩ @ 4.5 V           | 7.0 A              |  |

### **N-Channel**





TSOP-6 CASE 318G STYLE 1



**MARKING** 

XX = Device Code
M = Date Code
Pb-Free Package

(Note: Microdot may be in either location)

# **PIN ASSIGNMENT**



### **ORDERING INFORMATION**

See detailed ordering and shipping information ion page 5 of this data sheet.

NOTE: Some of the devices on this data sheet have been **DISCONTINUED**. Please refer to the table on page 5.

# **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25 °C unless otherwise noted)

| Characteristic                                               | Symbol                               | Test Co                                                                   | ndition                    | Min | Тур  | Max  | Unit  |
|--------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------|----------------------------|-----|------|------|-------|
| OFF CHARACTERISTICS                                          |                                      |                                                                           | •                          |     | •    | •    |       |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                 | V <sub>GS</sub> = 0 V, I                                                  | <sub>D</sub> = 250 μA      | 30  |      |      | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> |                                                                           |                            |     | 18.4 |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                     | Voc = 0 V T <sub>J</sub> = 25 °C                                          |                            |     | 1.0  | μΑ   |       |
|                                                              |                                      | V <sub>GS</sub> = 0 V,<br>V <sub>DS</sub> = 24 V                          | T <sub>J</sub> = 125 °C    |     |      | 10   |       |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                     | V <sub>DS</sub> = 0 V, V                                                  | ' <sub>GS</sub> = ±20 V    |     |      | ±100 | nA    |
| ON CHARACTERISTICS (Note 3)                                  |                                      |                                                                           |                            |     |      |      |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                  | V <sub>GS</sub> = V <sub>DS</sub> ,                                       | D = 250 μA                 | 1.0 |      | 3.0  | V     |
| Negative Threshold Temperature Coefficient                   | V <sub>GS(TH)</sub> /T <sub>J</sub>  |                                                                           |                            |     | 5.7  |      | mV/°C |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                  | V <sub>GS</sub> = 10 V,                                                   | I <sub>D</sub> = 7.0 A     |     | 21.5 | 25   | mΩ    |
|                                                              |                                      | V <sub>GS</sub> = 4.5 V                                                   | , I <sub>D</sub> = 6.0 A   |     | 30   | 35   |       |
| Forward Transconductance                                     | 9FS                                  | V <sub>DS</sub> = 10 V,                                                   | I <sub>D</sub> = 7.0 A     |     | 30   |      | S     |
| CHARGES, CAPACITANCES AND GATE RE                            | SISTANCE                             | •                                                                         |                            |     | -    | •    |       |
| Input Capacitance                                            | C <sub>ISS</sub>                     |                                                                           |                            |     | 560  |      | pF    |
| Output Capacitance                                           | C <sub>OSS</sub>                     | V <sub>GS</sub> = 0 V, f                                                  |                            |     | 115  |      | 1     |
| Reverse Transfer Capacitance                                 | C <sub>RSS</sub>                     | V <sub>DS</sub> = 24 V                                                    |                            |     | 75   |      |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                  | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 15 V,<br>I <sub>D</sub> = 7.0 A |                            |     | 12   |      | nC    |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                   |                                                                           |                            |     | 0.85 |      |       |
| Gate-to-Source Charge                                        | Q <sub>GS</sub>                      |                                                                           |                            |     | 1.9  |      |       |
| Gate-to-Drain Charge                                         | $Q_{GD}$                             |                                                                           |                            |     | 3.0  |      |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                  |                                                                           |                            |     | 6.0  |      | nC    |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                   | V <sub>GS</sub> = 4.5 V,                                                  | V <sub>DS</sub> = 15 V,    |     | 0.8  |      |       |
| Gate-to-Source Charge                                        | Q <sub>GS</sub>                      | I <sub>D</sub> = 7                                                        | '.0 Å                      |     | 1.85 |      |       |
| Gate-to-Drain Charge                                         | $Q_{GD}$                             |                                                                           |                            |     | 3.0  |      |       |
| Gate Resistance                                              | R <sub>G</sub>                       |                                                                           |                            |     | 2.8  |      | Ω     |
| SWITCHING CHARACTERISTICS (Note 4)                           | •                                    | •                                                                         |                            |     | -    | •    |       |
| Turn-On Delay Time                                           | t <sub>d(ON)</sub>                   |                                                                           |                            |     | 6.0  |      | ns    |
| Rise Time                                                    | t <sub>r</sub>                       | V <sub>GS</sub> = 10 V, V                                                 | √ne = 24 V.                |     | 15   |      |       |
| Turn-Off Delay Time                                          | t <sub>d(OFF)</sub>                  | $I_{D} = 7.0 \text{ A, } I_{D}$                                           | $R_{\rm G} = 3.0  \Omega$  |     | 18   |      |       |
| Fall Time                                                    | t <sub>f</sub>                       | 1                                                                         |                            |     | 4.0  |      |       |
| DRAIN - SOURCE DIODE CHARACTERIST                            | ics                                  | •                                                                         |                            |     |      | •    |       |
| Forward Diode Voltage                                        | V <sub>SD</sub>                      | V <sub>GS</sub> = 0 V,                                                    | T <sub>J</sub> = 25 °C     |     | 0.78 | 1.0  | V     |
|                                                              |                                      | I <sub>S</sub> = 2.0 A                                                    | T <sub>J</sub> = 125 °C    |     | 0.63 |      |       |
| Reverse Recovery Time                                        | t <sub>RR</sub>                      |                                                                           | •                          |     | 15   |      | ns    |
| Charge Time                                                  | t <sub>a</sub>                       | V <sub>GS</sub> =                                                         | = 0 V                      |     | 9.0  |      |       |
| Discharge Time                                               | t <sub>b</sub>                       | dl <sub>S</sub> /dt = 100 A/                                              | μs, I <sub>S</sub> = 2.0 A |     | 6.0  |      |       |
| Reverse Recovery Charge                                      | Q <sub>RR</sub>                      |                                                                           |                            |     | 8.0  |      | nC    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Pulse Test: pulse width ≤ 300 μs, duty cycle ≤ 2%.

4. Switching characteristics are independent of operating junction temperatures.

# **TYPICAL PERFORMANCE CURVES**

15



Figure 1. On-Region Characteristics

Figure 2. Transfer Characteristics





Figure 3. On-Resistance vs. Gate-to-Source Voltage

Figure 4. On–Resistance vs. Drain Current and Gate Voltage





Figure 5. On–Resistance Variation with Temperature

Figure 6. Drain-to-Source Leakage Current vs. Voltage

### **TYPICAL PERFORMANCE CURVES**



GATE-TO-SOURCE VOLTAGE (V) QT 6 Q<sub>GS</sub>→  $Q_{GD}$ I<sub>D</sub> = 7 A 2  $V_{DD} = 15 V$ Vgs (  $T_J = 25^{\circ}C$ 0 0 2 4 6 8 10 12 QG, TOTAL GATE CHARGE (nC)

GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS)

Figure 8. Gate-To-Source and Drain-To-Source Voltage vs. Total Charge







Figure 9. Resistive Switching Time Variation vs. Gate Resistance

Figure 10. Diode Forward Voltage vs. Current





Figure 11. Maximum Rated Forward Biased Safe Operating Area

Figure 12. Maximum Avalanche Energy vs. Starting Junction Temperature

# **TYPICAL PERFORMANCE CURVES**



Figure 13. Maximum Power Derating Chart



Figure 14. Current Derating Chart



Figure 15. Thermal Response

**Table 1. ORDERING INFORMATION** 

| Part Number  | Marking<br>(XX) | Package             | Shipping <sup>†</sup> |
|--------------|-----------------|---------------------|-----------------------|
| NTGS4141NT1G | S4              | TSOP-6<br>(Pb-Free) | 3000 / Tape & Reel    |
| NVGS4141NT1G | VS4             | TSOP-6<br>(Pb-Free) | 3000 / Tape & Reel    |

# **DISCONTINUED** (Note 5)

| NTGS4141NT1 | S4 | TSOP-6 | 3000 / Tape & Reel |
|-------------|----|--------|--------------------|

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>5.</sup> DISCONTINUED: This device is not recommended for new design. Please contact your onsemi representative for information. The most current information on this device may be available on www.onsemi.com.





NOTE 5

# TSOP-6 3.00x1.50x0.90, 0.95P **CASE 318G ISSUE W**

**DATE 26 FEB 2024** 



- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018.
- CONTROLLING DIMENSION: MILLIMETERS.
  MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM
  LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.
- 4. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H.

  5. PIN 1 INDICATOR MUST BE LOCATED IN THE INDICATED ZONE



| N   | 1ILLIM   | IETERS | 2    |  |  |
|-----|----------|--------|------|--|--|
| DIM | MIN      | NDM    | MAX  |  |  |
| Α   | 0.90     | 1.00   | 1.10 |  |  |
| A1  | 0.01     | 0.06   | 0.10 |  |  |
| A2  | 0.80     | 0.90   | 1.00 |  |  |
| b   | 0.25     | 0.38   | 0.50 |  |  |
| C   | 0.10     | 0.18   | 0.26 |  |  |
| D   | 2.90     | 3.00   | 3,10 |  |  |
| E   | 2.50     | 2.75   | 3.00 |  |  |
| E1  | 1.30     | 1.50   | 1.70 |  |  |
| е   | 0.85     | 0.95   | 1.05 |  |  |
| L   | 0.20     | 0.40   | 0.60 |  |  |
| L2  | 0.25 BSC |        |      |  |  |
| М   | 0°       |        | 10°  |  |  |





# RECOMMENDED MOUNTING FOOTPRINT

\*For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference manual, SDLDERRM/D.

| DOCUMENT NUMBER: | 98ASB14888C               | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TSOP-6 3.00x1.50x0.90, 0. | 95P                                                                                                                                                                               | PAGE 1 OF 2 |  |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

# TSOP-6 3.00x1.50x0.90, 0.95P CASE 318G

ISSUE W

**DATE 26 FEB 2024** 

# **GENERIC MARKING DIAGRAM\***



XXX M= **STANDARD** 

XXX = Specific Device Code

XXX = Specific Device Code

=Assembly Location

= Date Code

= Year

= Pb-Free Package

W = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1:<br>PIN 1. DRAIN<br>2. DRAIN<br>3. GATE<br>4. SOURCE<br>5. DRAIN<br>6. DRAIN | STYLE 2:<br>PIN 1. EMITTER 2<br>2. BASE 1<br>3. COLLECTOR 1<br>4. EMITTER 1<br>5. BASE 2<br>6. COLLECTOR 2 | STYLE 3:<br>PIN 1. ENABLE<br>2. N/C<br>3. R BOOST<br>4. Vz<br>5. V in<br>6. V out          | STYLE 4:<br>PIN 1. N/C<br>2. V in<br>3. NOT USED<br>4. GROUND<br>5. ENABLE<br>6. LOAD            | STYLE 5: PIN 1. EMITTER 2 2. BASE 2 3. COLLECTOR 1 4. EMITTER 1 5. BASE 1 6. COLLECTOR 2 | STYLE 6:<br>PIN 1. COLLECTOR<br>2. COLLECTOR<br>3. BASE<br>4. EMITTER<br>5. COLLECTOR<br>6. COLLECTOR |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| STYLE 7: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. N/C 5. COLLECTOR 6. EMITTER        | STYLE 8: PIN 1. Vbus 2. D(in) 3. D(in)+ 4. D(out)+ 5. D(out) 6. GND                                        | STYLE 9: PIN 1. LOW VOLTAGE GATE 2. DRAIN 3. SOURCE 4. DRAIN 5. DRAIN 6. HIGH VOLTAGE GATE | 2. GND '<br>3. D(OUT)-<br>4. D(IN)-<br>5. VBUS                                                   | STYLE 11: PIN 1. SOURCE 1 2. DRAIN 2 3. DRAIN 2 4. SOURCE 2 5. GATE 1 6. DRAIN 1/GATE 2  | STYLE 12:<br>PIN 1. I/O<br>2. GROUND<br>3. I/O<br>4. I/O<br>5. VCC<br>6. I/O                          |
| STYLE 13: PIN 1. GATE 1 2. SOURCE 2 3. GATE 2 4. DRAIN 2 5. SOURCE 1 6. DRAIN 1      | STYLE 14: PIN 1. ANODE 2. SOURCE 3. GATE 4. CATHODE/DRAIN 5. CATHODE/DRAIN 6. CATHODE/DRAIN                |                                                                                            | /LE 16:<br>N 1. ANODE/CATHODE<br>2. BASE<br>3. EMITTER<br>4. COLLECTOR<br>5. ANODE<br>6. CATHODE | STYLE 17: PIN 1. EMITTER 2. BASE 3. ANODE/CATHODE 4. ANODE 5. CATHODE 6. COLLECTOR       |                                                                                                       |

| DOCUMENT NUMBER: | 98ASB14888C               | Electronic versions are uncontrolled except when accessed directly from the Document Repositor,<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TSOP-6 3.00x1.50x0.90, 0. | 95P                                                                                                                                                                                | PAGE 2 OF 2 |  |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales