

PRELIMINARY JANUARY 2005



4M-bit Serial Flash Memory with Boot and Parameter Sectors NX25B40





# **Table of Contents**

| 4M-bit Serial Flash Memory with Boot and Parameter Sectors<br>NX25B40                                                                                                                                                                                                | 1                                                             |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| FEATURES                                                                                                                                                                                                                                                             | 4                                                             |
| GENERAL DESCRIPTION                                                                                                                                                                                                                                                  | 4<br>5                                                        |
| PIN DESCRIPTIONS<br>Package Types<br>Serial Data Input (DI)<br>Serial Data Output (DO)<br>Serial Clock (CLK)<br>Chip Select (CS)<br>Hold (HOLD)<br>Write Protect (WP)<br>Figure 3. NX25B40 Pin Assignments, 8-pin SOIC (Package Code N)<br>Table 1. Pin Descriptions | 7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7 |
| SPI OPERATION                                                                                                                                                                                                                                                        | 8                                                             |
| WRITE PROTECTION                                                                                                                                                                                                                                                     |                                                               |
| STATUS REGISTER                                                                                                                                                                                                                                                      | 9<br>9<br>9<br>9<br>9<br>9<br>9<br>10                         |
| INSTRUCTIONS                                                                                                                                                                                                                                                         | 11                                                            |
| Write Disable (04h)<br>Figure 6. Write Disable Instruction Sequence Diagram                                                                                                                                                                                          | <b>12</b><br>12                                               |
| Write Enable (06h)<br>Figure 5. Write Enable Instruction Sequence Diagram                                                                                                                                                                                            |                                                               |
| Read Status Register (05h)<br>Figure 7. Read Status Register Instruction Sequence Diagram                                                                                                                                                                            |                                                               |
| Write Status Register (01h)<br>Figure 8. Write Status Register Instruction Sequence Diagram                                                                                                                                                                          |                                                               |



4M-bit Serial Flash Memory with Boot and Parameter Sectors



# **Table of Contents**

| Read Data (03h)<br>Figure 9. Read Data Instruction Sequence Diagram                        |    |
|--------------------------------------------------------------------------------------------|----|
| Fast Read (0Bh)                                                                            |    |
| Figure 10. Fast Read Instruction Sequence Diagram                                          |    |
| Page Program (02h)<br>Figure 11. Page Program Instruction Sequence Diagram                 |    |
| Sector Erase (D8h)<br>Figure 12. Sector Erase Instruction Sequence Diagram                 |    |
| Bulk Erase (C7h)<br>Figure 13. Bulk Erase Instruction Sequence Diagram                     |    |
| <b>Power-down (B9h)</b><br>Figure 14. Deep Power-down Instruction Sequence Diagram         |    |
| Release Power-down / Device ID (ABh)<br>Figure 15. Release Power-down Instruction Sequence |    |
| Figure 16. Release Power-down / Device ID Instruction Sequence Diagram                     |    |
| Read Manufacturer / Device ID (90h)<br>Figure 17. Read Manufacturer / Device ID Diagram    |    |
| SPECIFICATIONS AND TIMING DIAGRAMS                                                         |    |
| Table 5. Absolute Maximum Ratings<br>Table 6. Operating Ranges                             |    |
| Table 0. Operating Hanges<br>Table 7. Power-up Timing and Write Inhibit Threshold          |    |
| Figure 18. Power-up Timing and Voltage Levels                                              | 23 |
| Table 8. DC Electrical Characteristics (Preliminary)                                       |    |
| Table 9. AC Measurement Conditions      Figure 19. AC Measurement I/O Waveform             |    |
| Table 10. AC Electrical Characteristics (Preliminary)                                      |    |
| Figure 20. Serial Output Timing                                                            |    |
| Figure 21. Input Timing                                                                    |    |
| Figure 22. Hold Timing                                                                     |    |
| PACKAGING INFORMATION                                                                      |    |
|                                                                                            |    |
| PRELIMINARY DESIGNATION                                                                    |    |
| IMPORTANT NOTICE                                                                           |    |
| ORDERING INFORMATION                                                                       | 28 |
| LIFE SUPPORT POLICY                                                                        |    |
| TRADEMARKS                                                                                 |    |
| Document Revision History                                                                  |    |



## 4M-bit Serial Flash Memory with Boot and Parameter Sectors NX25B40



## FEATURES

- NX25B40 4M-bit Serial Flash
  - 512K-bytes (524,288)
  - 2048 programmable pages, 256-bytes/page
- Compatible with NX25P40 with special features
  - Small Boot and Parameter Sectors
  - Write protection of Boot/Parameter area
- Variable Sector Sizes for Boot Code and Parameter Storage
  - Seven sectors of 64KB
  - One sector each of 32KB, 16Kb and 8KB
  - Two sectors of 4KB
  - Bottom Boot organization (standard)
  - Top Boot organization (special order)
- 4-pin SPI Serial Interface
  - Clock, Chip Select, Data In, Data Out
  - Easily interfaces to popular microcontrollers
  - Compatible with SPI Modes 0 and 3
  - Optional Hold function for SPI flexibility
- Low Power Consumption, Wide Temperature Range
  - Single 2.7 to 3.6V supply
  - 5mÅ active current, <1µÅ Power-down
  - -40° to +85°C operating range
- Fast and Flexible Serial Data Access
  - Clock operation to 40MHz
  - Byte-addressable Read and Program
  - Auto-increment Read capability
  - Manufacturer and Device ID

## • Programming Features

- Page program up to 256 bytes 2mS
- Sector Erase 120mS to 650mS
- Chip (Bulk) erase 5.5 seconds
- 100,000 erase/write cycles
- Twenty year data retention

## Software and Hardware Write Protection

- Write-Protect all or portion of memory via software
  Enable/Disable protection with WP pin
- SOIC Compatible Packaging
  - Tiny 8-pin SOIC 150mil
- · Ideal for systems with limited pins, space, and power
  - ASIC and Controller-based serial code-download
  - Microcontroller systems storing data, text or voice
  - Battery-operated and portable products

## **GENERAL DESCRIPTION**

The NX25B40 is a 4Mb (512KB) Serial Flash Memory with erasable sectors that allow for boot code and parameter storage. The NX25B40 is packaged in an 8-pin SOIC 150mil and is compatible with the standard NX25P40 specification excluding the following differences.

- The NX25B40 has twelve sectors instead of eight including: seven sectors of 64KB, one sector of 32KB, one sector of 16KB, one sector of 8KB and two sectors of 4KB. (see figure 1 and 2)
- The NX25B40 status register write protect bits (BP0, BP1, and BP2) can protect the boot and parameter sectors. Unlike other Serial Flash devices, that only protect large portions of the memory and typically from the top address down, the NX25B40 can protect boot code stored in the small sectors for either bottom or top boot configurations. This feature makes the process of field updates more robust and reliable. (See table 2a and 2b)
- The NX25B40 Bottom Boot Device ID is 32h instead of 12h as with the NX25P40. Optional Top Boot is 42h.



8-pin SOIC 150mil (Package Code N)

spiflash

## 4M-bit Serial Flash Memory with Boot and Parameter Sectors







Figure 1. NX25B40 Block Diagram for Bottom Boot Sector Organization





Figure 2. NX25B40 Block Diagram for Top Boot Sector Organization (Special Order)



## 4M-bit Serial Flash Memory with Boot and Parameter Sectors NX25B40



## -----

## **PIN DESCRIPTIONS**

## **Package Types**

The standard package for the NX25B40 is an 8-pin plastic SOIC with 150 mil body (NexFlash package code N). The pinout for the "N" package is shown in Figure 3. Package diagram and dimensions are illustrated at the end of this data sheet.

### Serial Data Input (DI)

The SPI Serial Data Input (DI) pin provides a means for instructions, addresses and data to be serially written to (shifted into) the device. Data is latched on the rising edge of the Serial Clock (CLK) input pin.

### Serial Data Output (DO)

The SPI Serial Data Output (DO) pin provides a means for data and status to be serially read from (shifted out of) the device. Data is shifted out on the falling edge of the Serial Clock (CLK) input pin.

### Serial Clock (CLK)

The SPI Serial Clock Input (CLK) pin provides the timing for serial input and output operations. ("See SPI "Operations")

### Chip Select ( $\overline{CS}$ )

The SPI Chip Select (CS) pin enables and disables device operation. When CS is high the device is deselected and the Serial Data Output (DO) pin is at high impedance. When deselected, the devices power consumption will be at standby levels unless an internal erase, program or status register cycle is in progress. When CS is brought low the device will be selected, power consumption will increase to active levels and instructions can be written to and data read from the device. After power-up, CS must transition from high to low before a new instruction will be accepted. The CS input must track the Vcc supply level at power-up (see "Write Protection" and figure 18). If needed a pull-up resister on CS can be used to accomplish this.

## Hold (HOLD)

The HOLD pin allows the device to be paused while it is actively selected. When HOLD is brought low, while CS is low, the DO pin will be at high impedance and signals on the DI and CLK pins will be ignored (don't care). When HOLD is brought high, device operation can resume. The hold function can be useful when multiple devices are sharing the same SPI signals. ("See Hold function")

## Write Protect ( $\overline{WP}$ )

The Write Protect (WP) pin can be used to prevent the Status Register from being written. Used in conjunction with the Status Register's Block Protect (BP0 and BP1) bits and Status Register Protect (SRP) bits, a portion or the entire memory array can be hardware protected. The WP pin is active low.



### Figure 3. NX25B40 Pin Assignments, 8-pin SOIC (Package Code N)

### **Table 1. Pin Descriptions**

| DI       | Data Input          |
|----------|---------------------|
| DO       | Data Output         |
| CLK      | Serial Clock Input  |
| CS       | Chip Select Input   |
| WP       | Write Protect Input |
| HOLD     | Hold Input          |
| Vcc, GND | Power Supply        |
|          |                     |



## **SPI OPERATION**

## **SPI Modes**

The NX25B40 is accessed through an SPI compatible bus consisting of four signals: Serial Clock (CLK), Chip Select  $(\overline{CS})$ , Serial Data Input (DI) and Serial Data Output (DO). Both SPI bus operation Modes 0 (0,0) and 3 (1,1) are supported. The primary difference between Mode 0 and Mode 3 concerns the normal state of the CLK signal when the SPI bus master is in standby and data is not being transferred to the Serial Flash. For Mode 0 the CLK signal is normally low. For Mode 3 the CLK signal is normally high. In either case data input on the DI pin is sampled on the rising edge of the CLK. Data output on the DO pin is clocked out on the falling edge of CLK.

## **Hold Function**

The  $\overline{HOLD}$  signal allows the NX25B40 operation to be paused while it is actively selected (when  $\overline{CS}$  is low). The hold function may be useful in cases where the SPI data and clock signals are shared with other devices. For example, consider if the page buffer was only partially written when a priority interrupt requires use of the SPI bus. In this case the hold function can save the state of the instruction and the data in the buffer so programming can resume where it left off once the bus is available again.

To initiate a hold condition, the device must be selected with  $\overline{CS}$  low. A hold condition will activate on the falling edge of the HOLD signal if the CLK signal is already low. If the CLK is not already low the hold condition will activate after the next falling edge of CLK. The hold condition will terminate on the rising edge of the hold signal if the CLK signal is already low. If the CLK is not already low the hold condition will terminate will terminate after the next falling edge of CLK.

During a hold condition, the Serial Data Output (DO) is high impedance, and Serial Data Input (DI) and Serial Clock (CLK) are ignored. The Chip Select ( $\overline{CS}$ ) signal should be kept active (low) for the full duration of the hold operation to avoid resetting the internal logic state of the device.

## WRITE PROTECTION

Applications that use non-volatile memory must take into consideration the possibility of noise and other adverse system conditions that may compromise data integrity. To address this concern the NX25B40 provides several means to protect data from inadvertent writes.

## **Write Protect Features**

- Device resets when Vcc is below threshold.
- Time delay write disable after Power-up.
- Write enable/disable instructions.
- Automatic write disable after program and erase.
- Software write protection using Status Register.
- Hardware write protection using Status Register and  $\overline{\text{WP}}$  pin.
- Write Protection using Power-down instruction.

Upon power-up or at power-down the NX25B40 will maintain a reset condition while Vcc is below the threshold value of Vwi, (See Power-up Timing and Voltage Levels: Table 7 and Figure 18). While reset, all operations are disabled and no instructions are recognized. During power-up and after the Vcc voltage exceeds Vwi, all program and erase related instructions are further disabled for a time delay of tPuw. This includes the Write Enable, Page Program, Sector Erase, Bulk Erase and the Write Status Register instructions. Note that the chip select pin ( $\overline{CS}$ ) must track the Vcc supply level at power-up until the Vcc-min level and tvsL time delay is reached. If needed a pull-up resister on  $\overline{CS}$  can be used to accomplish this.

After power-up the device in automatically placed in a writedisabled state with the Status Register Write Enable Latch (WEL) set to a 0. A Write Enable instruction must be issued before a Page Program, Sector Erase, Bulk Erase or Write Status Register instruction will be accepted. After completing a program, erase or write instruction the Write Enable Latch (WEL) is automatically cleared to a write-disabled state of 0.

Software controlled write protection is facilitated using the Write Status Register instruction and setting the Status Register Protect (SRP) and Block Protect (BP0, BP2) bits. These Status Register bits allow a portion or all of the memory to be configured as read only. Used in conjunction with the Write Protect ( $\overline{WP}$ ) pin, changes to the Status Register can be enabled or disabled under hardware control. See Status Register for further information.

Additionally, the Power-down instruction offers an extra level of write protection as all instructions are ignored except for the Release Power-down instruction.



## STATUS REGISTER

The Read Status Register instruction can be used to provide status on the availability of the Flash memory array, if the device is write enabled or disabled, and the state of write protection. The Write Status Register instruction can be used to configure the devices write protection features. See Figure 4.

## BUSY

BUSY is a read only bit in the status register (S0) that is set to a 1 state when the device is executing a Page Program, Sector Erase, Bulk Erase or Write Status Register instruction. During this time the device will ignore further instructions except for the Read Status Register instruction (see tw, tPP, tsE and tBE in AC Characteristics). When the program, erase or write status register instruction has completed, the BUSY bit will be cleared to a 0 state indicating the device is ready for further instructions.

### Write Enable Latch (WEL)

Write Enable Latch (WEL) is a read only bit in the status register (S1) that is set to a 1 after executing a Write Enable Instruction. The WEL status bit is cleared to a 0 when the device is write disabled. A write disable state occurs upon power-up or after any of the following instructions: Write Disable, Page Program, Sector Erase, Bulk Erase and Write Status Register.

## Block Protect Bits (BP2, BP1, BP0)

The Block Protect Bits (BP2, BP1, BP0) are non-volatile read/write bits in the status register (S4, S3, S2) that provide Write Protection control and status. Block Protect bits can be set using the Write Status Register Instruction (see tW in AC characteristics). All, none or a portion of the memory array can be protected from Program and Erase instructions (see table 2). The factory default setting for the Block Protect bits can not be written to if the Status Register Protect (SRP) bit is set to 1 and the Write Protect (WP) pin is low.

### **Reserved Bits**

Status register bit locations 5 and 6 are reserved for future use. Current devices will read 0 for these bit locations. It is recommended to mask out the reserved bit when testing the Status Register. Doing this will ensure compatibility with future devices.

### Status Register Protect (SRP)

The Status Register Protect (SRP) bit is a non-volatile read/ write bit in the status register (S7) that can be used in conjunction with the Write Protect ( $\overline{WP}$ ) pin to disable writes to the status register. When the SRP bit is set to a 0 state (factory default) the  $\overline{WP}$  pin has no control over the status register. When the SRP pin is set to a 1, the Write Status Register instruction is locked out while the  $\overline{WP}$  pin is low. When the  $\overline{WP}$  pin is high the Write Status Register instruction is allowed.







# 4M-bit Serial Flash Memory with Boot and Parameter Sectors



NX25B40

## Table 2a: NX25B40 Write Protection Operation - Bottom Boot Sector Organization

| Stat | us R | egister | N         | X25B40 (4M-bit) Memory | Protection   |             |
|------|------|---------|-----------|------------------------|--------------|-------------|
| BP2  | BP1  | BP0     | Sector(s) | Addresses              | Density (KB) | Portion     |
| 1    | 1    | 1       | ALL       | 000000h-07FFFFh        | 512KB        | ALL         |
| 1    | 1    | 0       | 0 thru 7  | 000000h-03FFFFh        | 256KB        | Lower 1/2   |
| 1    | 0    | 1       | 0 thru 4  | 000000h-00FFFFh        | 64KB         | Lower 1/8   |
| 1    | 0    | 0       | 0 thru 3  | 000000h-007FFFh        | 32KB         | Lower 1/16  |
| 0    | 1    | 1       | 0 thru 2  | 000000h-003FFFh        | 16KB         | Lower 1/32  |
| 0    | 1    | 0       | 0 thru 1  | 000000h-001FFFh        | 8KB          | Lower 1/64  |
| 0    | 0    | 1       | 0         | 000000h-000FFFh        | 4KB          | Lower 1/128 |
| 0    | 0    | 0       | NONE      | NONE                   | NONE         | NONE        |

## Table 2b: NX25B40 Write Protection Operation - Top Boot Sector Organization (Special Order)

| Sta | atus F | Register |           | NX25B40 (4M-bit) Mem | ory Protection |             |  |
|-----|--------|----------|-----------|----------------------|----------------|-------------|--|
| BP2 | 2 BP1  | BP0      | Sector(s) | Addresses            | Density        | Portion     |  |
| 0   | 0      | 0        | NONE      | NONE                 | NONE           | NONE        |  |
| 0   | 0      | 1        | 11        | 07F000h-07FFFFh      | 4KB            | Upper 1/128 |  |
| 0   | 1      | 0        | 10 and 11 | 07E000h-07FFFFh      | 8KB            | Upper 1/64  |  |
| 0   | 1      | 1        | 9 thru 11 | 07C000h-07FFFFh      | 16KB           | Upper 1/32  |  |
| 1   | 0      | 0        | 8 thru 11 | 078000h-07FFFFh      | 32KB           | Upper 1/16  |  |
| 1   | 0      | 1        | 7 thru 11 | 070000h-07FFFFh      | 64KB           | Upper 1/8   |  |
| 1   | 1      | 0        | 4 thru 11 | 040000h-07FFFFh      | 256KB          | Upper 1/2   |  |
| 1   | 1      | 1        | ALL       | 000000h-07FFFFh      | 512KB          | ALL         |  |





## **INSTRUCTIONS**

The instruction set of the NX25B40 consists of twelve basic instructions that are fully controlled through the SPI bus (see Table 3). Instructions are initiated with the falling edge of Chip Select ( $\overline{CS}$ ). The first byte of data clocked into the DI input provides the instruction code. Data on the DI input is sampled on the rising edge of clock with most significant bit (MSB) first.

Instructions vary in length from a single byte to several bytes and may be followed by address bytes, data bytes, dummy bytes (don't care), and in some cases, a combination. Instructions are completed with the rising edge of edge  $\overline{CS}$ . Clock relative timing diagrams for each instruction are included in figures 5 through 17. All read instructions can be completed after any clocked bit. However, all instructions that Write, Program or Erase must complete on a byte boundary ( $\overline{CS}$  driven high after a full 8-bits have been clocked) otherwise the instruction will be terminated. This

feature further protects the device from inadvertent writes. Additionally, while the memory is being programmed or erased, or when the Status Register is being written, all instructions except for Read Status Register will be ignored until the program or erase cycle has completed.

### Table 4: Manufacturer and Device Identification

| Manufacturer ID                    | (M7-M0)                 |
|------------------------------------|-------------------------|
| NexFlash                           | EFh                     |
|                                    |                         |
| Device ID                          | (ID7-ID0)               |
| Device ID<br>NX25B40 (Bottom Boot) | <b>(ID7-ID0)</b><br>32h |

### Table 3: Instruction Set (1)

| Instruction Name                    | Byte 1<br>Code | Byte 2                 | Byte 3 | Byte 4               | Byte 5    | Byte 6      | n-Bytes                |
|-------------------------------------|----------------|------------------------|--------|----------------------|-----------|-------------|------------------------|
| Write Enable                        | 06h            |                        |        |                      |           |             |                        |
| Write Disable                       | 04h            |                        |        |                      |           |             |                        |
| Read Status Register                | 05h            | (S7–S0) <sup>(1)</sup> |        |                      |           |             | (2)                    |
| Write Status Register               | 01h            | S7–S0                  |        |                      |           |             |                        |
| ReadData                            | 03h            | A23–A16                | A15–A8 | A7–A0                | (D7–D0)   | (Next byte) | continuous             |
| Fast Read                           | 0Bh            | A23–A16                | A15–A8 | A7–A0                | dummy     | (D7–D0)     | (Next Byte) continuous |
| PageProgram                         | 02h            | A23–A16                | A15–A8 | A7–A0                | (D7–D0)   | (Next byte) | up to 256 bytes        |
| Sector Erase                        | D8h            | A23–A16                | A15–A8 | A7–A0 <sup>(5)</sup> |           |             |                        |
| Bulk Erase                          | C7h            |                        |        |                      |           |             |                        |
| Power-down                          | B9h            |                        |        |                      |           |             |                        |
| Release Power-down<br>and Device ID | ABh            | dummy                  | dummy  | dummy                | (ID7-ID0) |             | (3)                    |
| Manufacturer/Device ID              | 90h            | dummy                  | dummy  | 00h                  | (M7-M0)   | (ID7-ID0)   | (4)                    |

### Notes:

- 1. Data bytes are shifted with Most Significant Bit first. Byte fields with data in parenthesis "()" indicate data being read from the device on the DO pin.
- 2. The Status Register contents will repeat continuously until CS terminate the instruction.
- 3. The Device ID will repeat continuously until CS terminate the instruction.
- 4. The Manufacturer ID and Device ID bytes will repeat continuously until CS terminate the instruction.
- 5. The NX25B40 Bottom Boot version must use the last page address for sectors 2, 3, and 4 (003Fxx, 007Fxx and 00FFxx hex respectively). The NX25B40 Top Boot version must use the first page address for sectors 7, 8 and 9 (0700xx, 0780xx and 07C0xx hex respectively). All other sectors may use any page address within the sector.





## Write Disable (04h)

The Write Disable instruction (Figure 6) resets the Write Enable Latch (WEL) bit in the Status Register to a 0. The Write Disable instruction is entered by driving  $\overline{CS}$  low, shifting the instruction code "04h" into the DI pin and then driving  $\overline{CS}$  high. Note that the WEL bit is automatically reset after Power-up and upon completion of the Write Status Register, Page Program, Sector Erase, and Bulk Erase instructions.



Figure 6. Write Disable Instruction Sequence Diagram

## Write Enable (06h)

The Write Enable instruction (Figure 5) sets the Write Enable Latch (WEL) bit in the Status Register to a 1. The WEL bit must be set prior to every Page Program, Sector Erase, Bulk Erase and Write Status Register instruction. The Write Enable instruction is entered by driving  $\overline{CS}$  low, shifting the instruction code "06h" into the Data Input (DI) pin on the rising edge of CLK, and then driving  $\overline{CS}$  high.



Figure 5. Write Enable Instruction Sequence Diagram

## NX25B40 Read Status Register (05h)

The Read Status Register instruction allows the 8-bit Status Register to be read. The instruction is entered by driving  $\overline{CS}$  low and shifting the instruction code "05h" into the DI pin on the rising edge of CLK. The status register bits are then shifted out on the DO pin at the falling edge of CLK with most significant bit (MSB) first as shown in figure 7. The Status Register bits are shown in figure 4 and include the BUSY, WEL, BPO-BP2, and STP bits (see description of the Status Register earlier in this data sheet).

The Status Register instruction may be used at any time, even while a Program, Erase or Write Status Register cycle is in progress. This allows the BUSY status bit to be checked to determine when the cycle is complete and if the device can accept another instruction. The Status Register can be read continuously, as shown in Figure 7. The instruction is completed by driving  $\overline{CS}$  high.









## Write Status Register (01h)

The Write Status Register instruction allows the Status Register to be written. A Write Enable instruction must previously have been executed for the device to accept the Write Status Register Instruction (Status Register bit WEL must equal 1). Once write enabled, the instruction is entered by driving  $\overline{CS}$  low, sending the instruction code "01h", and then writing the status register data byte as illustrated in figure 8. The Status Register bits are shown in figure 4 and described earlier in this data sheet.

Only non-volatile Status Register bits STP, BP2, BP1 and BP0 (bits 7, 4, 3 and 2) can be written to. All other Status Register bit locations are read-only and will not be affected by the Write Status Register instruction.

The CS pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the Write Status Register instruction will not be executed. After  $\overline{CS}$  is driven high, the self-timed Write Status Register cycle will commence for a time duration of tw (See AC Characteristics). While the Write Status Register cycle is in progress, the

Read Status Register instruction may still accessed to check the status of the BUSY bit. The BUSY bit is a 1 during the Write Status Register cycle and a 0 when the cycle is finished and ready to accept other instructions again. After the Write Register cycle has started the Write Enable Latch (WEL) bit in the Status Register will be cleared to 0.

The Write Status Register instruction allows the Block Protect bits (BP2, BP1 and BP0) to be set for protecting all, a portion, or none of the memory from erase and program instructions. Protected areas become read-only (see table 2). The Write Status Register instruction also allows the Status Register Protect bit (SRP) to be set. This bit is used in conjunction with the Write Protect (WP) pin to disable writes to the status register. When the SRP bit is set to a 0 state (factory default) the  $\overline{WP}$  pin has no control over the status register. When the SRP pin is set to a 1, the Write Status Register instruction is locked out while the WP pin is low. When the WP pin is high the Write Status Register instruction is allowed.



Figure 8. Write Status Register Instruction Sequence Diagram





## Read Data (03h)

The Read Data instruction allows one or more data bytes to be sequentially read from the memory. The instruction is initiated by driving the  $\overline{CS}$  pin low and then shifting the instruction code "03h" followed by a 24-bit address (A23-A0) into the DI pin. The code and address bits are latched on the rising edge of the CLK pin. After the address is received, the data byte of the addressed memory location will be shifted out on the DO pin at the falling edge of CLK with most significant bit (MSB) first. The address is automatically incremented to the next higher address after each byte of

data is shifted out allowing for a continuous stream of data. This means that the entire memory can be accessed with a single instruction as long as the clock continues. The instruction is completed by driving  $\overline{CS}$  high. The Read Data instruction sequence is shown in figure 9. If a Read Data instruction is issued while an Erase, Program or Write cycle is in process (BUSY=1) the instruction is ignored and will not have any effects on the current cycle. The Read Data instruction allows clock rates from D.C. to a maximum of free (see AC Electrical Characteristics).



Figure 9. Read Data Instruction Sequence Diagram





## Fast Read (0Bh)

The Fast Read instruction is similar to the Read Data instruction except that it can operate at the highest possible frequency of FR (see AC Electrical Characteristics). This is accomplished by adding a "dummy" byte after the 24-bit address as shown in figure 10. The dummy byte allows the devices internal circuits additional time for setting up the initial address. The dummy byte data value on the DI pin is a "don't care".



Figure 10. Fast Read Instruction Sequence Diagram





## Page Program (02h)

The Page Program instruction allows from one byte to 256 bytes of data to be programmed at memory locations previously erased to all 1s (FFh). A Write Enable instruction must be executed before the device will accept the Page Program Instruction (Status Register bit WEL must equal 1). The instruction is initiated by driving the  $\overline{CS}$  pin low then shifting the instruction code "02h" followed by a 24-bit address (A23-A0) and at least one data byte, into the DI pin. The  $\overline{CS}$  pin must be driven low for the entire length of the instruction while data is being sent to the device. The Page Program instruction sequence is shown in figure 11.

If an entire 256 byte page is to be programmed, the last address byte (the 8 least significant address bits) should be set to 0. If the last address byte is not zero, and the number of clocks exceed the remaining page length, the addressing will wrap to the beginning of the page. Less than 256 bytes can be programmed without having any effect on other bytes within the same page. If more than 256 bytes are sent to the device the addressing will wrap to the beginning of the page and overwrite previously sent data.

As with the write and erase instructions, the  $\overline{CS}$  pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the Page Program instruction will not be executed. After  $\overline{CS}$  is driven high, the self-timed Page Program instruction will commence for a time duration of tpp (See AC Characteristics). While the Page Program cycle is in progress, the Read Status Register instruction may still be accessed for checking the status of the BUSY bit. The BUSY bit is a 1 during the Page Program cycle and becomes a 0 when the cycle is finished and the device is ready to accept other instructions again. After the Page Program cycle has started the Write Enable Latch (WEL) bit in the Status Register is cleared to 0. The Page Program instruction will not be executed if the addressed page is protected by the Block Protect (BP2, BP1, BP0) bits (see Table 2).



Figure 11. Page Program Instruction Sequence Diagram



## Sector Erase (D8h)

The Sector Erase instruction sets all memory within a specified sector to the erased state of all 1s (FFh). A Write Enable instruction must be executed before the device will accept the Erase Sector Instruction (Status Register bit WEL must equal 1). The instruction is initiated by driving the CS pin low and shifting the instruction code "D8h" followed a 24-bit sector address (A23-A0) (see Figure 1). Please note that the NX25B40 Bottom Boot version must use the last page address for sectors 2, 3, and 4 (003Fxx, 007Fxx and 00FFxx hex respectively). The NX25B40 Top Boot version must use the first page address for sectors 7, 8 and 9 (0700xx, 0780xx and 07C0xx hex respectively). All other sectors may use any page address within the sector. The Sector Erase instruction sequence is shown in figure 12.

The  $\overline{CS}$  pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the Sector Erase instruction will not be executed. After  $\overline{CS}$  is driven high, the self-timed Sector Erase instruction will commence for a time duration of tsE (See AC Characteristics). While the Sector Erase cycle is in progress, the Read Status Register instruction may still be accessed for checking the status of the BUSY bit. The BUSY bit is a 1 during the Sector Erase cycle and becomes a 0 when the cycle is finished and the device is ready to accept other instructions again. After the Sector Erase cycle has started the Write Enable Latch (WEL) bit in the Status Register is cleared to 0. The Sector Erase instruction will not be executed if the addressed page is protected by the Block Protect (BP2, BP1, BP0) bits (see Table 2).



Figure 12. Sector Erase Instruction Sequence Diagram

# Bulk Erase (C7h)

NX25B40

The Bulk Erase instruction sets all memory within the device to the erased state of all 1s (FFh). A Write Enable instruction must be executed before the device will accept the Bulk Erase Instruction (Status Register bit WEL must equal 1). The instruction is initiated by driving the  $\overline{CS}$  pin low and shifting the instruction code "C7h". The Bulk Erase instruction sequence is shown in figure 13.

The  $\overline{CS}$  pin must be driven high after the eighth bit has been latched. If this is not done the Bulk Erase instruction will not

be executed. After  $\overline{CS}$  is driven high, the self-timed Bulk Erase instruction will commence for a time duration of tBE (See AC Characteristics). While the Bulk Erase cycle is in progress, the Read Status Register instruction may still be accessed to check the status of the BUSY bit. The BUSY bit is a 1 during the Bulk Erase cycle and becomes a 0 when finished and the device is ready to accept other instructions again. After the Bulk Erase cycle has started the Write Enable Latch (WEL) bit in the Status Register is cleared to 0.





4M-bit Serial Flash Memory with Boot and Parameter Sectors









## Power-down (B9h)

Although the standby current during normal operation is relatively low, standby current can be further reduced with the Power-down instruction. The lower power consumption makes the Power-down instruction especially useful for battery powered applications (See ICC1 and ICC2 in AC Characteristics). The instruction is initiated by driving the CS pin low and shifting the instruction code "B9h" as shown in figure 14.

The  $\overline{CS}$  pin must be driven high after the eighth bit has been latched. If this is not done the Power-down instruction will not be executed. After  $\overline{CS}$  is driven high, the power-down state will entered within the time duration of tDP (See AC Characteristics). While in the power-down state only the Release from Power-down / Device ID instruction, which restores the device to normal operation, will be recognized. All other instructions are ignored. This includes the Read Status Register instruction, which is always available during normal operation. Ignoring all but one instruction makes the Power Down state a useful condition for securing maximum write protection. The device always powers-up in the normal operation with the standby current of ICC1.



Figure 14. Deep Power-down Instruction Sequence Diagram





## Release Power-down / Device ID (ABh)

The Release from Power-down / Device ID instruction is a multi-purpose instruction. It can be used to release the device from the power-down state, obtain the devices electronic identification (ID) number or do both.

When used only to release the device from the power-down state, the instruction is issued by driving the  $\overline{CS}$  pin low, shifting the instruction code "ABh" and driving  $\overline{CS}$  high as shown in figure 15. After the time duration of tRES1 (See AC Characteristics) the device will resume normal operation and other instructions will be accepted. The  $\overline{CS}$  pin must remain high during the tRES1 time duration.

When used only to obtain the Device ID while not in the power-down state, the instruction is initiated by driving the CS pin low and shifting the instruction code "ABh" followed by 3-dummy bytes. The Device ID bits are then shifted out on the falling edge of CLK with most significant bit (MSB)

first as shown in figure 16. The Device ID value for the NX25B40 are listed in Table 4. The Device ID can be read continuously. The instruction is completed by driving  $\overline{CS}$  high.

When used to release the device from the power-down state and obtain the Device ID, the instruction is the same as previously described, and shown in figure 14, except that after  $\overline{CS}$  is driven high it must remain high for a time duration of tRES2 (See AC Characteristics). After this time duration the device will resume normal operation and other instructions will be accepted.

If the Release from Power-down / Device ID instruction is issued while an Erase, Program or Write cycle is in process (when BUSY equals 1) the instruction is ignored and will not have any effects on the current cycle.



Figure 15. Release Power-down Instruction Sequence









## Read Manufacturer / Device ID (90h)

The Read Manufacturer/Device ID instruction is an alternative to the Release from Power-down/Device ID instruction that provides both the JEDEC assigned manufacturer ID and the specific device ID.

The Read Manufacturer/Device ID instruction is very similar to the Release from Power-down / Device ID instruction. The instruction is initiated by driving the  $\overline{CS}$  pin low and shifting the instruction code "90h" followed by a 24-bit address (A23-A0) of 000000h. After which, the Manufacturer ID for NexFlash (EFh) and the Device ID are shifted out on the falling edge of CLK with most significant bit (MSB) first as shown in figure 17. The Device ID values for the NX25B40 are listed in Table 4. If the 24-bit address is initially set to 000001h the Device ID will be read first and then followed by the Manufacturer ID. The Manufacturer and Device IDs can be read continuously, alternating from one to the other. The instruction is completed by driving  $\overline{CS}$  high.



Figure 17. Read Manufacturer / Device ID Diagram



## SPECIFICATIONS AND TIMING DIAGRAMS

### Table 5. Absolute Maximum Ratings<sup>(1)</sup>

| Symbol | Parameters                      | Conditions                      | Range             | Unit |
|--------|---------------------------------|---------------------------------|-------------------|------|
| Vcc    | Supply Voltage                  |                                 | -0.6 to +4.0      | V    |
| Vio    | Voltage Applied to Any Pin      | Relative to Ground              | -0.6 to Vcc + 0.4 | V    |
| Tstg   | Storage Temperature             |                                 | –65 to +150       | C    |
| TLEAD  | LeadTemperature                 |                                 | See Note 2        | C    |
| VESD   | Electrostatic Discharge Voltage | Human Body Model <sup>(3)</sup> | -2000 to +2000    | V    |

Note:

1. This device has been designed and tested for the specified operation ranges. Proper operation outside of these levels is not guaranteed. Exposure beyond absolute maximum ratings (listed above) may cause permanent damage.

2. Compliant with JEDEC Standard J-STD-20C for small body Sn-Pb or Pb-free (Green) assembly and the European directive on restrictions on hazardous substances (RoHS) 2002/95/EU.

3. JEDEC Std JESD22-A114A (C1=100 pF, R1=1500 ohms, R2=500 ohms).

### **Table 6. Operating Ranges**

| Symbol | Parameter                      | Conditions                    | Min | Max | Unit |
|--------|--------------------------------|-------------------------------|-----|-----|------|
| Vcc    | Supply Voltage <sup>(1)</sup>  | Fr = 33MHz, fr = 20MHz        | 2.7 | 3.6 | V    |
|        |                                | $F_R = 40MHz$ , $f_R = 33MHz$ | 3.0 | 3.6 | V    |
| ΤΑ     | Ambient Temperature, Operating | Industrial                    | -40 | +85 | C°   |

Note:

1. Vcc voltage during Read can operate across the min and max range but should not exceed ±10% of the programming (erase/write) voltage.

### Table 7. Power-up Timing and Write Inhibit Threshold

| Symbol              | Parameter                           | Min | Max | Unit |
|---------------------|-------------------------------------|-----|-----|------|
| tvsL <sup>(1)</sup> | VCC(min) to $\overline{CS}$ Low     | 10  |     | μs   |
| tpuw <sup>(1)</sup> | Time Delay Before Write Instruction | 1   | 10  | ms   |
| Vwi <sup>(1)</sup>  | Write Inhibit Threshold Voltage     | 1   | 2   | V    |

### Note:

1. These parameters are characterized only.



## Figure 18. Power-up Timing and Voltage Levels



## Table 8. DC Electrical Characteristics (Preliminary)<sup>(1)</sup>

| Symbol              | Parameter                              | Conditions                              | Min     | Тур | Max      | Unit |
|---------------------|----------------------------------------|-----------------------------------------|---------|-----|----------|------|
| CIN <sup>(2)</sup>  | Input Capacitance                      | $V_{IN} = 0V^{(2)}$                     |         |     | 6        | pf   |
| Cout <sup>(2)</sup> | Output Capacitance                     | $V_{OUT} = 0V^{(2)}$                    |         |     | 8        | pf   |
| lu                  | Input Leakage                          |                                         |         |     | ±2       | μA   |
| Ilo                 | I/O Leakage                            |                                         |         |     | ±2       | μA   |
| ICC1                | Standby Current                        | $\overline{CS}$ = VCC, VIN = GND or VCC |         | 25  | 50       | μA   |
| ICC2                | Power-down Current                     | $\overline{CS}$ = VCC, VIN = GND or VCC |         | <1  | 5        | μA   |
| Іссз                | Current Read Data 1MHz <sup>(3)</sup>  | C = 0.1VCC / 0.9 VCC DO = Open          |         | 5   | 7        | mA   |
|                     | Current Read Data $20 MHz^{(3)}$       | C = 0.1VCC / 0.9 VCC DO = Open          |         | 10  | 14       | mA   |
|                     | Current Read Data 33MHz <sup>(3)</sup> | C = 0.1VCC / 0.9 VCC DO = Open          |         | 14  | 18       | mA   |
| ICC4                | Current Page Program                   | $\overline{CS} = VCC$                   |         | 15  | 20       | mA   |
| ICC5                | Current Write Status Register          | $\overline{\text{CS}} = \text{VCC}$     |         | 6   | 20       | mA   |
| ICC6                | Current Sector Erase                   | $\overline{CS} = VCC$                   |         | 15  | 25       | mA   |
| ICC7                | Current Bulk Erase                     | $\overline{CS} = VCC$                   |         | 17  | 25       | mA   |
| VIL                 | Input Low Voltage                      |                                         | -0.5    |     | Vccx0.3  | V    |
| VIH                 | Input High Voltage                     |                                         | Vccx0.7 |     | Vcc +0.4 | V    |
| Vol                 | Output Low Voltage                     | IoL = 1.6 mA                            |         |     | 0.4      | V    |
| Vон                 | Output High Voltage                    | Іон = –100 µА                           | Vcc-0.2 |     |          | V    |

Notes:

1. See Preliminary Designation.

2. Tested on sample basis and specified through design and characterization data. TA=25° C, Vcc 3V, Frequency 20MHz.

3. Checker Board Pattern.

### **Table 9. AC Measurement Conditions**

| Symbol     | Parameter                        | Min       | Max    | Unit |
|------------|----------------------------------|-----------|--------|------|
| CL         | Load Capacitance                 | 30        | 30     | pF   |
| Tr, Tf     | Input Rise and Fall Times        |           | 5      | ns   |
| /in        | Input Pulse Voltages             | 0.2VCC to | 0.8VCC | V    |
| <b>)</b> ਯ | Output Timing Reference Voltages | 0.3VCC to | 0.7VCC | V    |

### Note:

1. Output Hi-Z is defined as the point where data out is no longer driven.



### Figure 19. AC Measurement I/O Waveform

## NEXFLASH<sup>®</sup> Technologies, Inc.

NX25B40

## Table 10. AC Electrical Characteristics (Preliminary)

| Symbol                      | Alt                          | Description                                                                                                                                                                                        | Min          | Тур                                  | Max                           | Unit                  |
|-----------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------------------------|-------------------------------|-----------------------|
| Fr                          | fc                           | Clock frequency, for Fast Read (0Bh) and all other<br>instructions except Read Data (03h) 2.7V-3.6V Vcc<br>3.0V-3.6V Vcc                                                                           | D.C.<br>D.C. |                                      | 33<br>40                      | MHz<br>MHz            |
| fR                          |                              | Clock freq. Read Data instruction (03h) 2.7V-3.6V Vcc<br>3.0V-3.6V Vcc                                                                                                                             | D.C.<br>D.C. |                                      | 20<br>33                      | MHz<br>MHz            |
| tclh, tcll <sup>(1)</sup>   |                              | Clock High, Low Time, for Fast Read (0Bh)<br>and all other instructions except Read Data (03h)                                                                                                     | 11           |                                      |                               | ns                    |
| tCRLH, tCRLL <sup>(1)</sup> |                              | Clock High, Low Time for Read Data instruction (20 / 33-40MHz)                                                                                                                                     |              |                                      |                               | ns                    |
| tclcH <sup>(2)</sup>        | Clock Rise Time peak to peak |                                                                                                                                                                                                    | 0.1          |                                      |                               | V / ns                |
| tCHCL <sup>(2)</sup>        |                              | Clock Fall Time peak to peak                                                                                                                                                                       |              |                                      |                               | V / ns                |
| <b>t</b> SLCH               | tcss                         | CS Active Setup Time relative to CLK (20 / 33-40MHz)                                                                                                                                               |              |                                      |                               | ns                    |
| tCHSL                       |                              | CS Not Active Hold Time relative to CLK (20 / 33-40MHz)                                                                                                                                            |              |                                      |                               | ns                    |
| <b>t</b> DVCH               | tosu                         | Data In Setup Time (20 / 33-40MHz)                                                                                                                                                                 |              |                                      |                               | ns                    |
| <b>t</b> CHDX               | tон                          | Data In Hold Time                                                                                                                                                                                  | 5            |                                      |                               | ns                    |
| tchsh                       |                              | CS Active Hold Time relative to CLK (20 / 33-40MHz)                                                                                                                                                | 10/5         |                                      |                               | ns                    |
| tshch                       |                              | CS Not Active Setup Time relative to CLK (20 / 33-40MHz)                                                                                                                                           | 10/5         |                                      |                               | ns                    |
| ts∺s∟                       | tсsн                         | CS Deselect Time                                                                                                                                                                                   | 100          |                                      |                               | ns                    |
| tshqz <sup>(2)</sup>        | tois                         | Output Disable Time (20 / 33-40MHz)                                                                                                                                                                |              |                                      | 15/9                          | ns                    |
| tclqv                       | tv                           | Clock Low to Output Valid (20 / 33-40MHz)                                                                                                                                                          |              |                                      | 15/10                         | ns                    |
| tCLQX                       | tно                          | Output Hold Time                                                                                                                                                                                   | 0            |                                      |                               | ns                    |
| <b>t</b> HLCH               |                              | HOLD Active Setup Time relative to CLK (20 / 33-40MHz)                                                                                                                                             | 10/5         |                                      |                               | ns                    |
| tсннн                       |                              | HOLD Active Hold Time relative to CLK (20 / 33-40MHz)                                                                                                                                              | 10/5         |                                      |                               | ns                    |
| tннсн                       |                              | HOLD Not Active Setup Time relative to CLK (20/33-40MHz)                                                                                                                                           | 10/5         |                                      |                               | ns                    |
| <b>t</b> CHHL               |                              | HOLD Not Active Hold Time relative to CLK (20 / 33-40MHz)                                                                                                                                          | 10/5         |                                      |                               | ns                    |
| thhqx <sup>(2)</sup>        | t∟z                          | HOLD to Output Low-Z (20/33-40MHz)                                                                                                                                                                 |              |                                      | 15/9                          | ns                    |
| thlqz <sup>(2)</sup>        | tHZ                          | HOLD to Output High-Z (20/33-40MHz)                                                                                                                                                                |              |                                      | 20/9                          | ns                    |
| twhsl <sup>(4)</sup>        |                              | Write Protect Setup Time Before CS Low                                                                                                                                                             | 20           |                                      |                               | ns                    |
| tshwL <sup>(4)</sup>        |                              | Write Protect Hold Time After CS High                                                                                                                                                              | 100          |                                      |                               | ns                    |
| tdp <sup>(2)</sup>          |                              | CS High to Power-down Mode                                                                                                                                                                         |              |                                      | 3                             | μs                    |
| tres1 <sup>(2)</sup>        |                              | CS High to Standby Mode without Electronic Signature Read                                                                                                                                          |              |                                      | 3                             | μs                    |
| tres2 <sup>(2)</sup>        |                              | CS High to Standby Mode with Electronic Signature Read                                                                                                                                             |              |                                      | 1.8                           | μs                    |
| tw                          |                              | Write Status Register Cycle Time                                                                                                                                                                   |              | 10                                   | 15                            | ms                    |
| tpp                         |                              | Page Program Cycle Time                                                                                                                                                                            |              | 2                                    | 5                             | ms                    |
| tse                         |                              | Sector Erase Cycle Time 64KB sectors<br>Sector Erase Cycle Time 32KB sectors<br>Sector Erase Cycle Time 16KB sectors<br>Sector Erase Cycle Time 8KB sectors<br>Sector Erase Cycle Time 4KB sectors |              | 0.65<br>0.37<br>0.23<br>0.15<br>0.12 | 2<br>1<br>0.7<br>0.45<br>0.35 | S<br>S<br>S<br>S<br>S |
| tве                         |                              | Bulk Erase Cycle Time 25P40                                                                                                                                                                        |              | 5.5                                  | 10                            | S                     |

### Notes:

1. Clock high + Clock low must be less than or equal to 1/fc.

2. Value guaranteed by design and/or characterization, not 100% tested in production.

3. Expressed as a slew-rate.

4. Only applicable as a constraint for a Write Status Register instruction when Sector Protect Bit is set at 1.

spiflash 4M-bit Serial Flash Memory with Boot and Parameter Sectors

# NEXFLASH<sup>®</sup>

## NX25B40



## Figure 20. Serial Output Timing



## Figure 21. Input Timing



## Figure 22. Hold Timing

spiflash

4M-bit Serial Flash Memory with Boot and Parameter Sectors NX25B40



## PACKAGING INFORMATION 8-Pin SOIC 150-mil (Package Code N)





## PRELIMINARY DESIGNATION

The "Preliminary" designation on a NexFlash data sheet indicates that the product is not fully characterized. The specifications are subject to change and are not guaranteed. NexFlash or an authorized sales representative should be consulted for current information before using this product.

## IMPORTANT NOTICE

NexFlash reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. NexFlash assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained herein reflect representative operating parameters, and may vary depending upon a user's specific application. While the information in this publication has been carefully checked, NexFlash shall not be liable for any damages arising as a result of any error or omission.

## LIFE SUPPORT POLICY

NexFlash does not recommend the use of any of it's products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure in the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless NexFlash receives written assurances, to it's satisfaction, that:

- the risk of injury or damage has been minimized; (a)
- (b) the user assumes all such risks; and
- (c) potential liability of NexFlash is adequately protected under the circumstances.

## TRADEMARKS

NexFlash and spiFlash are trademarks of NexFlash Technologies, Inc. All other marks are the property of their respective owner.



## ORDERING INFORMATION



## 4M-bit Serial Flash Memory with Boot and Parameter Sectors NX25B40



## **Document Revision History**

| Date     | Rev | Description of Revision                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 06/09/04 | Α   | Document Written                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 08/31/04 | В   | Updated fr and tCRLH, tCRLL data in AC Electrical Characteristics (Table 10)                                                                                                                                                                                                                                                                                                                     |  |  |
| 09/25/04 | С   | Updated tse data in AC Electrical Characteristics (Table 10)                                                                                                                                                                                                                                                                                                                                     |  |  |
| 11/13/04 | D   | Modified tLEAD in Absolute Maximum Ratings (Table 5) to reference<br>JEDEC Standard information. Added FR and fR conditions to Operating<br>Ranges (Table 6). Updated Icc3 and Icc5 data in DC Electrical Charac-<br>teristics (Table 8). Added 20/33MHz call outs and updated min, max<br>and typ data in AC Electrical Characteristics (Table 10). Updated text<br>for Bulk Erase instruction. |  |  |
| 12/08/04 | E   | Updated 8-pin SOIC 150mil package information. Updated Green<br>Package information under Special Options of Ordering Information.<br>Removed 8-contact MLP 6x5mm package                                                                                                                                                                                                                        |  |  |
| 01/19/05 | F   | Updated Sector Erase instruction and related notes in Table 3.                                                                                                                                                                                                                                                                                                                                   |  |  |

NEXFLASH<sup>®</sup> Technologies, Inc.

2711 North First Street • San Jose, CA 95134 Ph: 408-907-3600 • Fx: 408-907-3601 • sales@nexflash.com www.nexflash.com