# NX5P1100

# Logic controlled high-side power switch

Rev. 1 — 21 March 2014

**Product data sheet** 

## 1. General description

The NX5P1100 is an advanced power switch and ESD-protection device for USB OTG applications. It includes under voltage and over voltage lockout, over-current, over-temperature, reverse bias and in-rush current protection circuits. These circuits are designed to isolate a VBUS OTG voltage source from a VBUS interface pin automatically when a fault condition occurs. The device features two power switch terminals, one input (VINT) and one output (VBUS). It has a current limit input (ILIM) for defining the over-current and in-rush current limit. A voltage detect output (VDET) is used to determine when VINT is in the correct voltage range. An open-drain fault output (FAULT) indicates when a fault condition has occurred, and an enable input (EN) controls the state of the switch. When EN is set LOW the device enters a low-power mode, disabling all protection circuits except the undervoltage lockout. The low-power mode can be entered at anytime unless the over temperature protection circuit has been triggered.

Designed for operation from 3 V to 5.5 V, it is used in power domain isolation applications to protect from out of range operation. The enable input includes integrated logic level translation making the device compatible with lower voltage processors and controllers.

### 2. Features and benefits

- Wide supply voltage range from 3 V to 5.5 V
- 30 V tolerant on VBUS
- I<sub>SW</sub> maximum 1 A continuous current
- Very low ON resistance: 100 m $\Omega$  (maximum) at a supply voltage of 4.0 V
- Low-power mode (ground current 20 μA typical)
- 1.8 V control logic
- Soft start turn-on slew rate
- Protection circuitry
  - Over-temperature protection
  - Over-current protection with low current output mode
  - Reverse bias current/Back drive protection
  - Overvoltage lockout
  - Undervoltage lockout
  - Analog voltage limited VBUS monitor path
- ESD protection:
  - ◆ HBM ANSI/ESDA/JEDEC JDS-001 Class 2 exceeds 2 kV
  - CDM AEC standard Q100-011 category C6 exceeds 1 kV
  - ◆ IEC61000-4-2 contact discharge exceeds 8 kV for pins VBUS, D-, D+ and ID
- Specified from -40 °C to +85 °C



### Logic controlled high-side power switch

# 3. Applications

USB OTG applications

# 4. Ordering information

Table 1. Ordering information

| Type number | Package           |         |                                                                                                           |          |  |  |  |  |  |
|-------------|-------------------|---------|-----------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
|             | Temperature range | Name    | Description                                                                                               | Version  |  |  |  |  |  |
| NX5P1100UK  | –40 °C to +85 °C  | WLCSP12 | wafer level chip-scale package; 12 bumps; 1.36 x 1.66 x 0.51 mm, 0.4 mm pitch (Backside coating included) | NX5P1100 |  |  |  |  |  |

# 5. Marking

#### Table 2. Marking codes

| Type number | Marking code |
|-------------|--------------|
| NX5P1100UK  | NX5PB        |

# 6. Functional diagram



#### Logic controlled high-side power switch



# 7. Pinning information

### 7.1 Pinning



### 7.2 Pin description

Table 3. Pin description

| Symbol | Pin    | Description                  |
|--------|--------|------------------------------|
| VINT   | A1, B1 | internal circuitry voltage I |
| VBUS   | A3, B3 | external connector voltage O |
| EN     | C1     | enable input (active HIGH) I |
| ILIM   | D1     | current limiter I/O          |

NX5P1100

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2014. All rights reserved.

#### Logic controlled high-side power switch

Table 3. Pin description ...continued

| Symbol | Pin | Description                                        |
|--------|-----|----------------------------------------------------|
| VDET   | A2  | VBUS voltage level indicator O                     |
| FAULT  | B2  | fault condition indicator (open-drain; active LOW) |
| GND    | C2  | ground (0 V)                                       |
| D-     | D2  | ESD-protection I/O                                 |
| D+     | D3  | ESD-protection I/O                                 |
| ID     | C3  | ESD-protection I/O                                 |

# 8. Functional description

Table 4. Function table[1]

| EN | VINT           | VBUS                                         | FAULT | Operation mode                                                            |
|----|----------------|----------------------------------------------|-------|---------------------------------------------------------------------------|
| Χ  | 0 V            | Z                                            | L     | no supply                                                                 |
| Χ  | 0 V            | < 30 V                                       | Z     | disabled; switch open                                                     |
| Χ  | < 3.2 V        | Z                                            | L     | undervoltage lockout; switch open                                         |
| Н  | > 5.5 V        | Z                                            | L     | overvoltage lockout; switch open                                          |
| Н  | 3.2 V to 5.5 V | Z                                            | L     | over-temperature; switch open                                             |
| L  | 3.2 V to 5.5 V | Z                                            | Z     | disabled; switch open                                                     |
| Н  | 3.2 V to 5.5 V | VBUS = VINT                                  | Z     | enabled; switch closed; active                                            |
| Н  | 3.2 V to 5.5 V | 0 V to VINT                                  | L     | over-current; switch open; constant current on VBUS                       |
| Н  | 3.2 V to 5.5 V | 0 V to VINT                                  | L     | when ILIM is connected to GND, VBUS is supplied with 10 mA current source |
| Н  | 3.2 V to 5.5 V | VINT + 30 mV < VBUS < VINT + 0.45 V (> 4 ms) | L     | reverse bias current/back drive; switch open                              |
| Н  | 3.2 V to 5.5 V | VBUS > VINT + 0.45 V                         | L     | reverse bias current/back drive; switch open                              |

<sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level, Z = high-impedance OFF-state, X = Don't care.

Table 5. Function table VDET versus VBUS

| VBUS VDET         |                    | Operation mode                            |  |  |  |  |
|-------------------|--------------------|-------------------------------------------|--|--|--|--|
| 3 V < VBUS < 30 V | 1.5 < VDET < 5.5 V | VDET detects VBUS voltage; See Figure 22. |  |  |  |  |

### 8.1 EN input

A LOW on EN disables the N-channel MOSFET and the device enters low-power mode. In low-power mode, all protection circuits are disabled except for the undervoltage lockout circuit. A HIGH on EN, enables the protection circuits and then enables the N-channel MOSFET.

### 8.2 FAULT output

The FAULT output is an open-drain output that requires an external pull-up resistor. If any of the UVLO, OVLO, RCP, OCP or OTP circuits are activated the FAULT output is set LOW. A LOW indicates that a fault has occurred. The FAULT output returns to the high impedance state automatically once the fault condition is removed.

### Logic controlled high-side power switch

#### 8.3 VDET output

VDET is an analog output that allows a controller to monitor the voltage level on VBUS.

### 8.4 Undervoltage lockout (UVLO)

When VINT < 3.2 V, the UVLO circuit is triggered. It disables the N-channel MOSFET sets the  $\overline{\text{FAULT}}$  output LOW and the device enters low-power mode. Once VINT > 3.2 V, the EN pin controls the state of the N-channel MOSFET. The UVLO circuit remains active in low-power mode.

### 8.5 Overvoltage lockout (OVLO)

When EN is HIGH and VINT > 5.75 V, the OVLO circuit is triggered. It disables the N-channel MOSFET and sets the FAULT output LOW. The OVLO circuit is disabled in low-power mode and does not influence the FAULT output state. If the OVLO circuit is triggered, setting the EN pin LOW returns the device to low-power mode.

### 8.6 Over-current protection (OCP)

If either of these two conditions occur for longer than 8 ms, the OCP circuit is triggered.

- 1. Current through the N-channel MOSFET exceeds Itrig.
- 2. VBUS < VINT 200 mV.

During the 8 ms trigger delay, the maximum current is clamped at  $I_{ocp}$ . The OCP disables the N-channel MOSFET; supplies VBUS from the 10 mA current source ( $I_O$ ), and sets FAULT LOW. When VINT > VBUS > VINT - 200 mV for 20  $\mu$ s, the OCP circuit is disabled. EN controls the state of the N-channel MOSFET, the 10 mA current source is disconnected and FAULT is set high impedance. If the OCP circuit is active, setting the EN pin LOW returns the device to low-power mode. (see Figure 23, Figure 24, Figure 25, Figure 26)

#### 8.7 ILIM

The OCP trigger value  $I_{trig}$ , is set using an external resistor  $R_{ILIM}$  connected to the ILIM pin (see <u>Figure 6</u>). When <u>EN</u> is HIGH and ILIM is grounded, VBUS is supplied by the 10 mA current source and <u>FAULT</u> is set LOW.

#### 8.8 Over-temperature protection (OTP)

When EN is HIGH, if the device temperature exceeds 125 °C, the OTP circuit is triggered. It disables the N-channel MOSFET and sets FAULT LOW. Any transition on EN has no effect. Once the device temperature decreases to below 115 °C the device returns to the defined state. The OTP circuit is disabled in low-power mode. If the OTP circuit is active, setting the EN pin LOW does not return the device to low-power mode.

#### Logic controlled high-side power switch

### 8.9 Reverse bias current/back drive protection

If either of these two conditions occur, the RCP circuit is triggered.

- 1. (VINT + 30 mV) < VBUS < (VINT + 0.45 V) for longer than 4 ms.
- 2. VBUS > (VINT + 0.45 V)

It disables the N-channel MOSFET and sets FAULT LOW. Once VBUS < VINT for longer than 4 ms the device returns to the defined state. If the RCP circuit is active, setting the EN pin LOW returns the device to low-power mode.

### 8.10 In-rush current protection

The N-channel MOSFET can be enabled via the EN pin or via a recovering fault condition. When enabled, the in-rush current protection circuit limits the current while VBUS increases to VINT – 200 mV. The resistor connected to ILIM determines the current limit. The in-rush current protection circuit is disabled in low-power mode.

## 9. Application diagram

The NX5P1100 typically connects a voltage source on VINT to the VBUS of a USB connector supporting USB3 OTG in a portable, battery operated device. The external resistor  $R_{\rm ILIM}$  sets the maximum current limit threshold. The FAULT signal requires an external pull-up resistor.



#### Logic controlled high-side power switch

# 10. Limiting values

#### Table 6. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol              | Parameter                    | Conditions                          | Min  | Max        | Unit |
|---------------------|------------------------------|-------------------------------------|------|------------|------|
| VI                  | input voltage                | VBUS [1]                            | -0.5 | +32        | V    |
|                     |                              | VINT [1]                            | -0.5 | +6.0       | V    |
|                     |                              | EN, ILIM                            | -0.5 | VINT + 0.5 | V    |
|                     |                              | D-, D+, ID [1]                      | -0.5 | +6.0       | V    |
| Vo                  | output voltage               | FAULT                               | -0.5 | +6.0       | V    |
| I <sub>IK</sub>     | input clamping current       | EN: V <sub>I</sub> < -0.5 V         | -50  | -          | mA   |
| I <sub>SK</sub>     | switch clamping current      | VBUS; VINT; V <sub>I</sub> < -0.5 V | -50  | -          | mA   |
| I <sub>SW</sub>     | switch current               | T <sub>amb</sub> = 85 °C            | -    | ±1000      | mA   |
| T <sub>j(max)</sub> | maximum junction temperature |                                     | -40  | +125       | °C   |
| T <sub>stg</sub>    | storage temperature          |                                     | -65  | +150       | °C   |
| P <sub>tot</sub>    | total power dissipation      | [3]                                 | -    | 100        | mW   |

<sup>[1]</sup> The minimum and maximum switch voltage ratings may be exceeded if the switch clamping current rating is observed.

# 11. Recommended operating conditions

Table 7. Recommended operating conditions

| Symbol           | Parameter            | Conditions     | Min | Max  | Unit |
|------------------|----------------------|----------------|-----|------|------|
| VI               | input voltage        | VINT           | 3.0 | 5.5  | V    |
|                  |                      | EN, ILIM       | 0   | VINT | V    |
| Vo               | output voltage       | VBUS; EN = LOW | 0   | 30   | V    |
| V <sub>I/O</sub> | input/output voltage | D-, D+, ID     | 0   | 5.5  | V    |
| T <sub>amb</sub> | ambient temperature  |                | -40 | +85  | °C   |

### 12. Thermal characteristics

#### Table 8. Thermal characteristics

| Symbol        | Parameter                                   | Conditions |     | Тур | Unit |
|---------------|---------------------------------------------|------------|-----|-----|------|
| $R_{th(j-a)}$ | thermal resistance from junction to ambient |            | [1] | 73  | K/W  |

<sup>[1]</sup> R<sub>th(j-a)</sub> is dependent upon board layout. To minimize R<sub>th(j-a)</sub>, ensure that all pins have a solid connection to larger copper layer areas. In multi-layer PCBs, the second layer should be used to create a large heat spreader area below the device. Avoid using solder-stop varnish under the device.

<sup>[2]</sup> The minimum input voltage rating may be exceeded if the input current rating is observed.

<sup>[3]</sup> The (absolute) maximum power dissipation depends on the junction temperature T<sub>j</sub>. Higher power dissipation is allowed at lower ambient temperatures. The conditions to determine the specified values are T<sub>amb</sub> = 85 °C and the use of a two layer PCB.

### Logic controlled high-side power switch

## 13. Static characteristics

Table 9. Static characteristics

 $V_{I(VINT)} = 4.0 \text{ V}$  to 5.5 V; unless otherwise specified; Voltages are referenced to GND (ground = 0 V).

| Symbol                 | Parameter                                 | Conditions                                                       | T <sub>amb</sub> = 25 °C |                        |      | $T_{amb}$ = -40 °C to +85 °C |                        |    |
|------------------------|-------------------------------------------|------------------------------------------------------------------|--------------------------|------------------------|------|------------------------------|------------------------|----|
|                        |                                           |                                                                  | Min                      | Typ[1]                 | Max  | Min                          | Max                    |    |
| V <sub>IH</sub>        | HIGH-level input voltage                  | EN input                                                         | 1.2                      | -                      | -    | 1.2                          | -                      | V  |
| V <sub>IL</sub>        | LOW-level input voltage                   | EN input                                                         | -                        | -                      | 0.4  | -                            | 0.4                    | V  |
| V <sub>O</sub>         | output voltage                            | VDET; $I_{VDET} = -2 \text{ mA}$ ;<br>3 V < VBUS < 30 V          | 1.5                      | -                      | 5.5  | 1.5                          | 5.5                    | V  |
| V <sub>OL</sub>        | LOW-level output voltage                  | FAULT, I <sub>O</sub> = 8 mA                                     | -                        | -                      | 0.5  | -                            | 0.5                    | V  |
| Io                     | output current                            | Current source; EN = HIGH                                        | -                        | 10                     | -    | 8                            | 15                     | mΑ |
| I <sub>trig</sub>      | trigger current                           | OCP trigger; EN = HIGH; see Figure 6                             | -                        | -                      | -    | -                            | -                      | mA |
| I <sub>ocp</sub>       | overcurrent protection current            | EN = HIGH; see Figure 6                                          | -                        | I <sub>trig</sub> +250 | -    | I <sub>trig</sub> +150       | I <sub>trig</sub> +350 | mA |
| R <sub>pu</sub>        | pull-up resistance                        | FAULT                                                            | 20                       | -                      | 200  | -                            | -                      | kΩ |
| V <sub>pu</sub>        | pull-up voltage                           | FAULT                                                            | -                        | -                      | VINT | -                            | VINT                   | V  |
| R <sub>ILIM</sub>      | current limit resistance                  | ILIM                                                             | 40                       | -                      | 300  | 40                           | 300                    | kΩ |
| $I_{GND}$              | ground current                            | VBUS open; EN = LOW;<br>see <u>Figure 7</u> and <u>Figure 8</u>  | -                        | 20                     | -    | -                            | 40                     | μΑ |
|                        |                                           | VBUS open; EN = HIGH;<br>see <u>Figure 7</u> and <u>Figure 8</u> | -                        | 220                    | -    | -                            | 360                    | μΑ |
| I <sub>OFF</sub>       | power-off leakage current                 | VBUS = 0 V to 30 V;<br>VINT = 0 V; see Figure 9                  | -                        | 2                      | -    | -                            | 22                     | μΑ |
| I <sub>S(OFF)</sub>    | OFF-state leakage current                 | VBUS = 0 V to 30 V; [2] see Figure 10 and Figure 11              | -                        | 2                      | -    | -                            | 22                     | μΑ |
| $V_{UVLO}$             | undervoltage lockout voltage              |                                                                  | 3.0                      | 3.2                    | 3.4  | 3.0                          | 3.4                    | V  |
| V <sub>OVLO</sub>      | overvoltage lockout voltage               |                                                                  | 5.5                      | 5.75                   | 6.0  | 5.5                          | 6.0                    | V  |
| V <sub>hys(OVLO)</sub> | overvoltage lockout<br>hysteresis voltage |                                                                  | -                        | 150                    | -    | -                            | -                      | mV |
| C <sub>I/O</sub>       | input/output capacitance                  | D-, D+, ID                                                       | -                        | 3                      | -    | -                            | -                      | pF |
| Cı                     | input capacitance                         | EN                                                               | -                        | 2                      | -    | -                            | -                      | pF |
| C <sub>S(ON)</sub>     | ON-state capacitance                      |                                                                  | -                        | 0.2                    | -    | -                            | 1                      | nF |

<sup>[1]</sup> Typical values are measured at  $T_{amb}$  = 25 °C and  $V_{I(VINT)}$  = 5.0 V unless otherwise specified.

<sup>[2]</sup> Typical value is measured at  $T_{amb}$  = 25 °C and  $V_{I(VBUS)}$  = 5.0 V.

### Logic controlled high-side power switch

## 13.1 Graphs



 $V_{I(VINT)} = 5 \text{ V}; T_{amb} = 25 \,^{\circ}\text{C}.$ 

- (1) I<sub>ocp</sub>
- (2)  $I_{trig}$

Fig 6. Typical OCP trigger current and overcurrent protection current versus the external resistor value.



- (1) Enabled
- (2) Disabled

Fig 7. Typical ground current versus temperature



Fig 8. Typical ground current versus input voltage



- (1)  $T_{amb} = 85 \,^{\circ}C$
- (2)  $T_{amb} = 25 \, ^{\circ}C$
- (3)  $T_{amb} = -40 \, ^{\circ}C$

Fig 9. Typical power-off leakage current versus input voltage on pin VBUS

### Logic controlled high-side power switch



- (1)  $T_{amb} = 85 \, ^{\circ}C$
- (2)  $T_{amb} = 25 \, ^{\circ}C$
- (3)  $T_{amb} = -40 \, ^{\circ}C$

Fig 10. Typical OFF-state leakage current versus input voltage on pin VBUS



- (1)  $V_{I(VBUS)} = 15.0 \text{ V}$
- (2)  $V_{I(VBUS)} = 10.0 \text{ V}$
- (3)  $V_{I(VBUS)} = 5.0 \text{ V}$

Fig 11. Typical OFF-state leakage current versus temperature

#### 13.2 ON resistance

Table 10. ON resistance

At recommended operating conditions; voltages are referenced to GND (ground = 0 V)

| Symbol          | Parameter | Conditions                                                                                                  | T <sub>amb</sub> = 25 °C |     | $T_{amb}$ = -40 °C to +85 °C |     | Unit |    |
|-----------------|-----------|-------------------------------------------------------------------------------------------------------------|--------------------------|-----|------------------------------|-----|------|----|
|                 |           |                                                                                                             | Min                      | Тур | Max                          | Min | Max  |    |
| R <sub>ON</sub> |           | switch enabled; I <sub>LOAD</sub> = 200 mA;<br>see <u>Figure 12</u> , <u>Figure 13</u> and <u>Figure 14</u> |                          |     |                              |     |      |    |
|                 |           | V <sub>I(VINT)</sub> = 4.0 V to 5.5 V                                                                       | -                        | 60  | -                            | -   | 100  | mΩ |

### 13.3 ON resistance test circuit and waveforms



NX5P1100

### Logic controlled high-side power switch



- (1)  $V_{I(VINT)} = 5.5 \text{ V}$
- (2)  $V_{I(VINT)} = 4.0 \text{ V}$

Fig 13. Typical ON resistance versus temperature



- (1)  $T_{amb} = 85 \, ^{\circ}C$
- (2)  $T_{amb} = 25 \, ^{\circ}C$
- (3)  $T_{amb} = -40 \, ^{\circ}C$

Fig 14. Typical ON resistance versus input voltage

# 14. Dynamic characteristics

Table 11. Dynamic characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V); for test circuit, see <u>Figure 16</u>.  $V_{I(VINT)} = 4.0 \text{ V}$  to 5.5 V.

| Symbol            | Symbol Parameter Conditions        |                                        | Ta  | <sub>imb</sub> = 25 | °C  | T <sub>amb</sub> = -40 °0 | Unit |    |
|-------------------|------------------------------------|----------------------------------------|-----|---------------------|-----|---------------------------|------|----|
|                   |                                    |                                        | Min | Тур                 | Max | Min                       | Max  |    |
| t <sub>en</sub>   | enable time                        | EN to VBUS; see Figure 15              | -   | 0.18                | -   | 0.14                      | -    | ms |
| t <sub>dis</sub>  | disable time                       | EN to VBUS; see Figure 15              | -   | 1.5                 | -   | -                         | -    | ms |
| t <sub>on</sub>   | turn-on time                       | EN to VBUS; see Figure 15              | -   | 0.63                | -   | 0.52                      | -    | ms |
| t <sub>off</sub>  | turn-off time                      | EN to VBUS; see Figure 15              | -   | 34.5                | -   | -                         | -    | ms |
| t <sub>TLH</sub>  | LOW to HIGH output transition time | VBUS; see Figure 15                    | -   | 0.39                | -   | 0.16                      | -    | ms |
| t <sub>THL</sub>  | HIGH to LOW output transition time | VBUS; see Figure 15                    | -   | 33                  | -   | -                         | -    | ms |
| t <sub>degl</sub> | deglitch time                      | VINT; while enabled; [1] see Figure 23 | -   | 8                   | -   | -                         | -    | ms |

[1] Guarantee by design.

### Logic controlled high-side power switch

## 14.1 Waveforms, graphs and test circuit



Measurement points are given in Table 12.

Logic level: V<sub>OH</sub> is the typical output voltage that occurs with the output load.

Fig 15. Switching times

Table 12. Measurement points

| Supply voltage | EN Input         | Output              |                     |
|----------------|------------------|---------------------|---------------------|
| $V_{I(VINT)}$  | V <sub>M</sub>   | $V_{\chi}$          | V <sub>Y</sub>      |
| 4.0 V to 5.5 V | $0.5 \times V_I$ | $0.9 \times V_{OH}$ | $0.1 \times V_{OH}$ |



Test data is given in <u>Table 13</u>.

Definitions test circuit:

R<sub>L</sub> = Load resistance.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $V_{EXT}$  = External voltage for measuring switching times.

Fig 16. Test circuit for measuring switching times

Table 13. Test data

| Supply voltage   | Input | Load   |                |
|------------------|-------|--------|----------------|
| V <sub>EXT</sub> | VI    | CL     | R <sub>L</sub> |
| 4.0 V to 5.5 V   | 1.5 V | 100 μF | 150 Ω          |

### Logic controlled high-side power switch



EN = 1.5 V; VINT = 4 V;  $R_L$  = 150  $\Omega$ ;  $C_L$  = 220  $\mu F$ ;  $R_{ILIM}$  = 50  $k\Omega$ ;  $T_{amb}$  = 25 °C.

- (1) EN
- (2) VBUS
- (3) I<sub>I(VINT)</sub>

Fig 17. Typical enable time and in-rush current



EN = 1.5 V; VINT = 5.5 V; R<sub>L</sub> = 150  $\Omega$ ; C<sub>L</sub> =220  $\mu$ F; R<sub>ILIM</sub> = 50 k $\Omega$ ; T<sub>amb</sub> = 25 °C.

- (1) EN
- (2) V<sub>BUS</sub>
- (3) I<sub>I(VINT)</sub>

Fig 18. Typical enable time and in-rush current



EN = 1.5 V; VINT = 4 V; R<sub>L</sub> = 150  $\Omega$ ; C<sub>L</sub> = 100  $\mu$ F; T<sub>amb</sub> = 25 °C.

Fig 19. Typical enable time versus current limit resistance ( $R_{\rm ILIM}$ )



EN = 1.5 V; VINT = 4 V; R<sub>L</sub> = 150  $\Omega$ ; C<sub>L</sub> = 100  $\mu$ F; R<sub>ILIM</sub> = 50 k $\Omega$ ; T<sub>amb</sub> = 25 °C.

Fig 20. Typical disable time

### Logic controlled high-side power switch





### Logic controlled high-side power switch





NX5P1100 **NXP Semiconductors** 

### Logic controlled high-side power switch

# 15. Package outline



Fig 28. Package outline NX5P1100 (WLCSP12)

## Logic controlled high-side power switch

# 16. Abbreviations

#### Table 14. Abbreviations

| Acronym | Description                                       |
|---------|---------------------------------------------------|
| CDM     | Charged Device Model                              |
| DUT     | Device Under Test                                 |
| ESD     | ElectroStatic Discharge                           |
| HBM     | Human Body Model                                  |
| MOSFET  | Metal-Oxide Semiconductor Field Effect Transistor |
| OCP     | OverCurrent Protection                            |
| OTP     | OverTemperature Protection                        |
| RCP     | Reverse Current Protection                        |
| USB OTG | Universal Serial Bus On-The-Go                    |
| UVLO    | Undervoltage lockout                              |
| VBUS    | USB Power Supply                                  |
| OVLO    | Overvoltage lockout                               |

# 17. Revision history

### Table 15. Revision history

| Document ID  | Release date | Data sheet status  | Change notice | Supersedes |
|--------------|--------------|--------------------|---------------|------------|
| NX5P1100 v.1 | 20140321     | Product data sheet | -             | -          |

#### Logic controlled high-side power switch

## 18. Legal information

#### 18.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 18.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 18.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

NX5P1100

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2014. All rights reserved.

### Logic controlled high-side power switch

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 18.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 19. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

NX5P1100 **NXP Semiconductors** 

# Logic controlled high-side power switch

## 20. Contents

| 1                                      | General description 1                                                                                                  |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| 2                                      | Features and benefits                                                                                                  |
| 3                                      | Applications 2                                                                                                         |
| 4                                      | Ordering information                                                                                                   |
| 5                                      | Marking 2                                                                                                              |
| 6                                      | Functional diagram 2                                                                                                   |
| 7                                      | Pinning information                                                                                                    |
| 7.1                                    | Pinning                                                                                                                |
| 7.2                                    | Pin description                                                                                                        |
| 8                                      | Functional description 4                                                                                               |
| 8.1                                    | EN input                                                                                                               |
| 8.2                                    | FAULT output 4                                                                                                         |
| 8.3                                    | VDET output                                                                                                            |
| 8.4                                    | Undervoltage lockout (UVLO)5                                                                                           |
| 8.5                                    | Overvoltage lockout (OVLO) 5                                                                                           |
| 8.6                                    | Over-current protection (OCP) 5                                                                                        |
| 8.7                                    | ILIM 5                                                                                                                 |
| 8.8                                    | Over-temperature protection (OTP) 5                                                                                    |
| 8.9                                    | Reverse bias current/back drive protection 6                                                                           |
| 8.10                                   | In-rush current protection                                                                                             |
| 9                                      | Application diagram 6                                                                                                  |
| 10                                     | Limiting values 7                                                                                                      |
| 11                                     | Recommended operating conditions 7                                                                                     |
| 12                                     | Thermal characteristics 7                                                                                              |
| 13                                     | Static characteristics 8                                                                                               |
| 13.1                                   | Graphs                                                                                                                 |
| 13.2                                   | ON resistance                                                                                                          |
| 13.3                                   | ON resistance test circuit and waveforms 10                                                                            |
| 14                                     | Dynamic characteristics                                                                                                |
| 14.1                                   | Waveforms, graphs and test circuit 12                                                                                  |
| 15                                     | B 1 411                                                                                                                |
|                                        | Package outline                                                                                                        |
| 16                                     | Abbreviations                                                                                                          |
|                                        |                                                                                                                        |
| 16                                     | Abbreviations                                                                                                          |
| 16<br>17                               | Abbreviations                                                                                                          |
| 16<br>17<br>18                         | Abbreviations                                                                                                          |
| 16<br>17<br>18<br>18.1                 | Abbreviations17Revision history17Legal information18Data sheet status18                                                |
| 16<br>17<br>18<br>18.1<br>18.2         | Abbreviations17Revision history17Legal information18Data sheet status18Definitions18                                   |
| 16<br>17<br>18<br>18.1<br>18.2<br>18.3 | Abbreviations 17   Revision history 17   Legal information 18   Data sheet status 18   Definitions 18   Disclaimers 18 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

All rights reserved.