



# Dual, Low-Power, High-Speed, Fixed-Gain Operational Amplifier

#### **FEATURES**

- HIGH BANDWIDTH: 75MHz (G = +2)
- LOW SUPPLY CURRENT: 7.8mA (V<sub>S</sub> = +5V)
- FLEXIBLE SUPPLY RANGE: ±1.5V to ±5.5V Dual Supply
   +3V to +11V Single Supply
- INPUT RANGE INCLUDES GROUND ON SINGLE SUPPLY
- 4.9V<sub>PP</sub> OUTPUT SWING ON +5V SUPPLY
- HIGH SLEW RATE: 350V/μs
- LOW INPUT VOLTAGE NOISE: 9.3nV/√Hz

#### **APPLICATIONS**

- SINGLE-SUPPLY VIDEO LINE DRIVERS
- CCD IMAGING CHANNELS
- LOW-POWER ULTRASOUND
- PORTABLE CONSUMER ELECTRONICS

#### DESCRIPTION

The OPA2832 is a dual, low-power, high-speed, fixed-gain amplifier designed to operate on a single +3V to +11V supply. Operation on ±1.5V to ±5.5V supplies is also supported. The input range extends below ground and to within 1.7V of the positive supply.

Using complementary common-emitter outputs provides an output swing to within 30mV of ground and 60mV of the positive supply. The high output drive current and low differential gain and phase errors also make it ideal for single-supply consumer video products.

Low distortion operation is ensured by high bandwidth product (75MHz) and slew rate (350V/ $\mu$ s), making the OPA2832 an ideal input buffer stage to 3V and 5V CMOS converters. Unlike earlier low-power, single-supply amplifiers, distortion performance improves as the signal swing is decreased. A low 9.3nV/ $\sqrt{Hz}$  input voltage noise supports wide dynamic range operation.

The OPA2832 is available in an industry-standard SO-8 package or a small MSOP-8 package. For gains other than +1, -1, or +2, consider the OPA2830.

#### RELATED PRODUCTS

| DESCRIPTION                             | SINGLES | DUALS   | TRIPLES | QUADS   |
|-----------------------------------------|---------|---------|---------|---------|
| Rail-to-Rail Output                     | OPA830  | OPA2830 | _       | OPA4830 |
| Rail-to-Rail Fixed-Gain                 | OPA832  | _       | OPA3832 | _       |
| General-Purpose<br>(1800V/μs slew rate) | OPA690  | OPA2690 | OPA3690 | _       |
| Low-Noise,<br>High DC Precision         | OPA820  | OPA2822 | _       | OPA4820 |



Single-Supply, 3rd-Order, Differential Chebyshev Low-Pass Filter

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION(1)

| PRODUCT  | PACKAGE-LEAD                            | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY |
|----------|-----------------------------------------|-----------------------|-----------------------------------|--------------------|--------------------|------------------------------|
| ODA 2022 | OPA2832 SO-8 Surface-Mount D -40°C to + |                       | 10°C to 10E°C                     | OPA2832            | OPA2832ID          | Rails, 100                   |
| UFA2632  |                                         |                       | -40 C to +65 C                    | UFA2632            | OPA2832IDR         | Tape and Reel, 2500          |
| OPA2832  | MSOP-8                                  | DCK                   | –40°C to +85°C                    | A 64               | OPA2832IDGK        | Tape and Reel, 250           |
| UPA2632  | MSOP-6                                  | DGK                   | -40°C 10 +65°C                    | A61                | OPA2832IDGKR       | Tape and Reel, 2500          |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

#### **ABSOLUTE MAXIMUM RATINGS**(1)

| Power Supply                              | 11V <sub>DC</sub>               |
|-------------------------------------------|---------------------------------|
| Internal Power Dissipation                | See Thermal Characteristics     |
| Differential Input Voltage <sup>(2)</sup> | ±1.2V                           |
| Input Voltage Range                       | -0.5V to ±V <sub>S</sub> + 0.3V |
| Storage Voltage Range: D, DGK             | −65°C to +125°C                 |
| Lead Temperature (soldering, 10s)         | +300°C                          |
| Junction Temperature (T <sub>J</sub> )    | +150°C                          |
| ESD Rating:                               |                                 |
| Human Body Model (HBM)                    | 2000V                           |
| Charge Device Model (CDM)                 | 1000V                           |
| Machine Model (MM)                        | 200V                            |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.

(2) Noninverting input to internal inverting mode.



www.ti.com

# **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = ±5V

Boldface limits are tested at +25C.

At  $T_A = +25$ °C, G = +2V/V, and  $R_L = 150\Omega$  to GND, unless otherwise noted (see Figure 63).

|                                            | OPA2832ID, IDGK                     |             |                      |                                |                                  |                    |             |                              |
|--------------------------------------------|-------------------------------------|-------------|----------------------|--------------------------------|----------------------------------|--------------------|-------------|------------------------------|
| PARAMETER                                  | CONDITIONS                          | +25°C       | +25°C <sup>(1)</sup> | 0°C to<br>+70°C <sup>(2)</sup> | -40°C to<br>+85°C <sup>(2)</sup> | UNITS              | MIN/<br>MAX | TEST<br>LEVEL <sup>(3)</sup> |
| AC PERFORMANCE (see Figure 63)             |                                     |             |                      |                                |                                  |                    |             |                              |
| Small-Signal Bandwidth                     | $G = +1, V_O \le 0.5V_{PP}$         | 250         |                      |                                |                                  | MHz                | typ         | V                            |
| · ·                                        | $G = +2, V_O \le 0.5V_{PP}$         | 70          | 55                   | 54                             | 54                               | MHz                | min         | В                            |
|                                            | $G = -1, V_O \le 0.5V_{PP}$         | 85          | 57                   | 56                             | 55                               | MHz                | min         | В                            |
| Peaking at a Gain of +1                    | V <sub>O</sub> ≤ 0.5V <sub>PP</sub> | 6           |                      |                                |                                  | dB                 | typ         | С                            |
| Slew Rate                                  | G = +2, 2V Step                     | 300         | 220                  | 210                            | 200                              | V/μs               | min         | В                            |
| Rise Time                                  | 0.5V Step                           | 5.6         | 5.8                  | 6.0                            | 6.0                              | ns                 | max         | В                            |
| Fall Time                                  | 0.5V Step                           | 5.6         | 5.8                  | 6.0                            | 6.0                              | ns                 | max         | В                            |
| Settling Time to 0.1%                      | G = +2, 1V Step                     | 45          | 63                   | 65                             | 66                               | ns                 | max         | В                            |
| Harmonic Distortion                        | $V_O = 2V_{PP}$ , 5MHz              |             |                      |                                |                                  |                    |             |                              |
| 2nd-Harmonic                               | $R_L = 150\Omega$                   | -64         | -60                  | -58                            | -58                              | dBc                | max         | В                            |
|                                            | $R_L = 500\Omega$                   | -66         | -63                  | -61                            | -61                              | dBc                | max         | В                            |
| 3rd-Harmonic                               | $R_L = 150\Omega$                   | <b>–</b> 57 | -50                  | -49                            | -48                              | dBc                | max         | В                            |
|                                            | $R_L = 500\Omega$                   | -73         | -64                  | -60                            | -57                              | dBc                | max         | В                            |
| Input Voltage Noise                        | f > 1MHz                            | 9.2         |                      |                                |                                  | nV/√ <del>Hz</del> | typ         | С                            |
| Input Current Noise                        | f > 1MHz                            | 2.2         |                      |                                |                                  | pA/√ <del>Hz</del> | typ         | С                            |
| NTSC Differential Gain                     | $R_L = 150\Omega$                   | 0.10        |                      |                                |                                  | %                  | typ         | С                            |
| NTSC Differential Phase                    | $R_L = 150\Omega$                   | 0.16        |                      |                                |                                  | ۰                  | typ         | С                            |
| DC PERFORMANCE (4)                         | L                                   |             |                      |                                |                                  |                    | 71          |                              |
| Gain Error                                 | G = +2                              | ±0.3        | ±1.5                 | ±1.6                           | ±1.7                             | %                  | min         | Α                            |
|                                            | G = -1                              | ±0.2        | ±1.5                 | ±1.6                           | ±1.7                             | %                  | max         | В                            |
| Internal R <sub>F</sub> and R <sub>G</sub> |                                     |             |                      |                                |                                  |                    |             |                              |
| Maximum                                    |                                     | 400         | 455                  | 460                            | 462                              | Ω                  | max         | Α                            |
| Minimum                                    |                                     | 400         | 345                  | 340                            | 338                              | Ω                  | max         | Α                            |
| Average Drift                              |                                     |             |                      | ±0.1                           | ±0.1                             | %/°C               | max         | В                            |
| Input Offset Voltage                       |                                     | ±1.4        | ±7.5                 | ±8.7                           | ±9.3                             | mV                 | max         | Α                            |
| Average Offset Voltage Drift               |                                     | _           |                      | ±27                            | ±27                              | μV/°C              | max         | В                            |
| Input Bias Current                         |                                     | +5.5        | +10                  | +12                            | +13                              | μ <b>A</b>         | max         | Α                            |
| Input Bias Current Drift                   |                                     | _           |                      | ±45                            | ±45                              | nA/°C              | max         | В                            |
| Input Offset Current                       |                                     | ±0.1        | ±1.5                 | ±2                             | ±2.5                             | μΑ                 | max         | Α                            |
| Input Offset Current Drift                 |                                     | _           |                      | ±10                            | ±10                              | nA/°C              | max         | В                            |
| INPUT                                      |                                     |             |                      |                                |                                  |                    |             |                              |
| Negative Input Voltage Range               |                                     | -5.4        | -5.2                 | -5.0                           | -4.9                             | V                  | max         | В                            |
| Positive Input Voltage Range               |                                     | 3.2         | 3.1                  | 3.0                            | 2.9                              | V                  | min         | В                            |
| Input Impedance                            |                                     |             |                      |                                |                                  |                    |             |                              |
| Differential Mode                          |                                     | 10    2.1   |                      |                                |                                  | kΩ    pF           | typ         | С                            |
| Common-Mode                                |                                     | 400    1.2  |                      |                                |                                  | kΩ    pF           | typ         | С                            |
| ОИТРИТ                                     |                                     | **          |                      |                                |                                  |                    |             |                              |
| Output Voltage Swing                       | $R_L = 1k\Omega$ to GND             | ±4.9        | ±4.8                 | ±4.75                          | ±4.75                            | V                  | max         | Α                            |
| ·                                          | $R_L = 150\Omega$ to GND            | ±4.6        | ±4.5                 | ±4.45                          | ±4.4                             | V                  | max         | Α                            |
| Current Output, Sinking and Sourcing       |                                     | ±82         | ±63                  | ±58                            | ±53                              | mA                 | min         | Α                            |
| Short-Circuit Current                      | Output Shorted to Either Supply     | 120         |                      |                                |                                  | mA                 | typ         | С                            |
| Closed-Loop Output Impedance               | G = +2, f ≤ 100kHz                  | 0.2         |                      |                                |                                  | Ω                  | typ         | С                            |

<sup>(1)</sup> Junction temperature = ambient for +25°C specifications.

<sup>(2)</sup> Junction temperature = ambient at low temperature limits; junction temperature = ambient +5°C at high temperature limit for over temperature specifications.

<sup>(3)</sup> Test levels: (A) 100% tested at +25°C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.

<sup>(4)</sup> Current is considered positive out of node.



# ELECTRICAL CHARACTERISTICS: $V_s = \pm 5V$ (continued)

Boldface limits are tested at +25C.

At  $T_A$  = +25°C, G = +2V/V, and  $R_L$  = 150 $\Omega$  to GND, unless otherwise noted (see Figure 63).

|                                     |                |            | OPA2832ID, IDGK      |                                |                                  |       |             |                              |
|-------------------------------------|----------------|------------|----------------------|--------------------------------|----------------------------------|-------|-------------|------------------------------|
| PARAMETER                           | CONDITIONS     | +25°C      | +25°C <sup>(1)</sup> | 0°C to<br>+70°C <sup>(2)</sup> | -40°C to<br>+85°C <sup>(2)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(3)</sup> |
| POWER SUPPLY                        |                |            |                      |                                |                                  |       |             |                              |
| Minimum Operating Voltage           |                | ±1.4       |                      |                                |                                  | V     | min         | В                            |
| Maximum Operating Voltage           |                | _          | ±5.5                 | ±5.5                           | ±5.5                             | V     | max         | Α                            |
| Maximum Quiescent Current           | $V_S = \pm 5V$ | 8.5        | 9.5                  | 10.7                           | 11.9                             | mA    | max         | Α                            |
| Minimum Quiescent Current           | $V_S = \pm 5V$ | 8.5        | 8.0                  | 7.2                            | 6.6                              | mA    | min         | Α                            |
| Power-Supply Rejection Ratio (PSRR) | Input-Referred | 66         | 61                   | 60                             | 59                               | dB    | min         | Α                            |
| THERMAL CHARACTERISTICS             |                |            |                      |                                |                                  |       |             |                              |
| Specification: ID, IDGK             |                | -40 to +85 |                      |                                |                                  | °C    | typ         | С                            |
| Thermal Resistance                  |                |            |                      |                                |                                  |       |             |                              |
| D SO-8                              |                | 125        |                      |                                |                                  | °C/W  | typ         | С                            |
| DGK MSOP-8                          |                | 150        |                      |                                |                                  | °C/W  | typ         | С                            |



#### **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = +5V

Boldface limits are tested at +25°C.

At  $T_A = +25$ °C, G = +2V/V, and  $R_L = 150\Omega$  to  $V_{CM} = 2V$ , unless otherwise noted (see Figure 61).

|                                                      | OPA2832ID, IDGK                                                                            |              |                      |                                |                                  |                    |             |                              |
|------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------|----------------------|--------------------------------|----------------------------------|--------------------|-------------|------------------------------|
| PARAMETER                                            | CONDITIONS                                                                                 | +25°C        | +25°C <sup>(1)</sup> | 0°C to<br>+70°C <sup>(2)</sup> | -40°C to<br>+85°C <sup>(2)</sup> | UNITS              | MIN/<br>MAX | TEST<br>LEVEL <sup>(3)</sup> |
| AC PERFORMANCE (see Figure 61)                       | CONDITIONS                                                                                 | 723 0        | 723 0                | +70 0                          | +03 0                            | ONTO               | WIAA        | LLVLL                        |
| Small-Signal Bandwidth                               | $G = +1, V_O \le 0.5V_{PP}$                                                                | 210          |                      |                                |                                  | MHz                | typ         | С                            |
| Omaii Oighai Banawatii                               | $G = +2, V_O \le 0.5V_{PP}$                                                                | 75           | 56                   | 55                             | 55                               | MHz                | min         | В                            |
|                                                      | $G = +2, V_O \le 0.5V_{PP}$<br>$G = -1, V_O \le 0.5V_{PP}$                                 | 95           | 60                   | 58                             | 58                               | MHz                | min         | В                            |
| Peaking at a Gain of +1                              | $V_O \le 0.5V_{PP}$                                                                        | 7            | 00                   | 36                             | 36                               | dB                 | typ         | С                            |
| Slew Rate                                            | G = +2, 2V Step                                                                            | 320          | 230                  | 220                            | 220                              | V/μs               | min         | В                            |
| Rise Time                                            | 0.5V Step                                                                                  | 4.8          | 5.8                  | 5.8                            | 5.9                              | ns                 | max         | В                            |
| Fall Time                                            | 0.5V Step                                                                                  | 4.8          | 5.8                  | 5.8                            | 5.9                              | ns                 | max         | В                            |
| Settling Time to 0.1%                                | G = +2, 1V Step                                                                            | 4.6          | 64                   | 66                             | 67                               | ns                 | max         | В                            |
| Harmonic Distortion                                  | $V_O = 2V_{PP}$ , 5MHz                                                                     | 40           | 04                   | 00                             | 07                               | 113                | IIIax       |                              |
| 2nd-Harmonic                                         | $R_L = 150\Omega$                                                                          | -59          | -56                  | -54                            | -53                              | dBc                | max         | В                            |
| Zna-Harmonic                                         | $R_L = 500\Omega$                                                                          | -62          | _59                  | -57                            | -57                              | dBc                |             | В                            |
| 3rd-Harmonic                                         | $R_L = 500\Omega$ $R_L = 150\Omega$                                                        | -62<br>-56   | -59<br>-50           | -37<br>-49                     | -37<br>-47                       | dBc                | max         | В                            |
| Sid-Haimonic                                         | $R_L = 130\Omega$ $R_L = 500\Omega$                                                        | -72          | -65                  | -49<br>-62                     | -58                              | dBc                | max         | В                            |
| Input Voltage Noise                                  | f > 1MHz                                                                                   | 9.3          | -65                  | -02                            | -36                              | nV/√ <del>Hz</del> | max<br>typ  | С                            |
| Input Current Noise                                  | f > 1MHz                                                                                   | 2.3          |                      |                                |                                  | pA/√Hz             |             | C                            |
| NTSC Differential Gain                               | $R_L = 150\Omega$                                                                          | 0.11         |                      |                                |                                  | %                  | typ         | C                            |
| NTSC Differential Phase                              | $R_L = 150\Omega$                                                                          | 0.11         |                      |                                |                                  | 0                  | typ<br>typ  | C                            |
| DC PERFORMANCE <sup>(4)</sup>                        | N_ = 13022                                                                                 | 0.14         |                      |                                |                                  |                    | цур         | C                            |
| Gain Error                                           | G = +2                                                                                     | ±0.3         | ±1.5                 | ±1.6                           | ±1.7                             | %                  | min         | А                            |
| Gaill Elloi                                          | G = +2<br>G = -1                                                                           | ±0.3<br>±0.2 | ±1.5                 |                                |                                  | %                  |             | В                            |
| Internal R <sub>F</sub> and R <sub>G</sub> , Maximum | G = -1                                                                                     | ±0.2<br>400  | 455                  | ±1.6<br>460                    | ±1.7<br>462                      | %                  | max<br>max  | A                            |
| Minimum                                              |                                                                                            | 400          | 345                  | 340                            | 338                              | Ω                  |             | A                            |
| Average Drift                                        |                                                                                            | 400          | 343                  | ±0.1                           | ±0.1                             | %/°C               | max<br>max  | В                            |
| Input Offset Voltage                                 |                                                                                            | .15          | ±6                   | ±0.1<br>±7                     | ±0.1<br>±7.5                     | mV                 |             | A                            |
| Average Offset Voltage Drift                         |                                                                                            | ±1.5         | 10                   | ±7<br>±20                      | ±7.5<br>±20                      | μV/°C              | max<br>max  | В                            |
| Input Bias Current                                   | V <sub>CM</sub> = 2.0V                                                                     | +5.5         | +10                  | +12                            | +13                              | •                  |             | A                            |
| Input Bias Current Drift                             | V <sub>CM</sub> = 2.0V                                                                     | +5.5         | +10                  | ±45                            | +13<br>±45                       | μΑ<br>nA/°C        | max<br>max  | В                            |
| Input Offset Current                                 | V <sub>CM</sub> = 2.0V                                                                     | ±0.1         | ±1.5                 | ±43<br>±2                      | ±45<br>±2.5                      |                    |             | A                            |
| Input Offset Current Drift                           | V <sub>CM</sub> = 2.0V                                                                     | ±0.1         | ±1.5                 | ±2<br>±10                      | ±2.5<br>±10                      | μΑ<br>nA/°C        | max<br>max  | В                            |
| INPUT                                                |                                                                                            |              |                      | 110                            | 110                              | 117/ 0             | IIIax       |                              |
| Least Positive Input Voltage                         |                                                                                            | -0.5         | -0.2                 | 0                              | +0.1                             | V                  | max         | В                            |
| Most Positive Input Voltage                          |                                                                                            | 3.3          | 3.2                  | 3.1                            | 3.0                              | V                  | min         | В                            |
| Input Impedance, Differential Mode                   |                                                                                            | 10    2.1    | 0.2                  | 0.1                            | 0.0                              | kΩ    pF           |             | С                            |
| Common-Mode                                          |                                                                                            | 400    1.2   |                      |                                |                                  | kΩ    pF           | typ<br>typ  | C                            |
| OUTPUT                                               |                                                                                            | 700    1.Z   |                      |                                |                                  | WZZ II DI          | ijΡ         |                              |
| Least Positive Output Voltage                        | $R_L = 1k\Omega$ to 2.0V                                                                   | 0.03         | 0.16                 | 0.18                           | 0.20                             | V                  | max         | А                            |
| Loads i odnive output voltage                        | $R_L = 150\Omega \text{ to } 2.0V$                                                         | 0.03         | 0.10                 | 0.15                           | 0.40                             | V                  | max         | A                            |
| Most Positive Output Voltage                         | $R_L = 1800 \text{ to } 2.0 \text{ V}$ $R_L = 1 \text{ k}\Omega \text{ to } 2.0 \text{ V}$ | 4.94         | 4.8                  | 4.6                            | 4.4                              | V                  | min         | A                            |
| Ookivo Okipat voltago                                | $R_L = 150\Omega \text{ to } 2.0V$                                                         | 4.86         | 4.6                  | 4.5                            | 4.4                              | V                  | min         | A                            |
| Current Output, Sinking and Sourcing                 | 110 - 10022 to 2.07                                                                        | ±75          | ±58                  | ±53                            | ±50                              | mA                 | min         | A                            |
| Short-Circuit Output Current                         | Output Shorted to Either Supply                                                            | 100          |                      |                                |                                  | mA                 | typ         | C                            |
| Closed-Loop Output Impedance                         | G = $+2$ , f $\leq 100$ kHz                                                                | 0.2          |                      |                                |                                  | Ω                  | typ         | C                            |

Junction temperature = ambient for +25°C specifications.

Product Folder Link(s): OPA2832

Junction temperature = ambient at low temperature limits; junction temperature = ambient +5°C at high temperature limit for over temperature specifications.

Test levels: (A) 100% tested at +25°C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.

Current is considered positive out of node.



# **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = +5V (continued)

**Boldface** limits are tested at **+25°C**. At  $T_A = +25^{\circ}C$ , G = +2V/V, and  $R_L = 150\Omega$  to  $V_{CM} = 2V$ , unless otherwise noted (see Figure 61).

|                                     |                |            | OPA2832ID            | , IDGK                         |                                  |       |             |                              |
|-------------------------------------|----------------|------------|----------------------|--------------------------------|----------------------------------|-------|-------------|------------------------------|
| PARAMETER                           | CONDITIONS     | +25°C      | +25°C <sup>(1)</sup> | 0°C to<br>+70°C <sup>(2)</sup> | -40°C to<br>+85°C <sup>(2)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(3)</sup> |
| POWER SUPPLY                        |                |            |                      |                                |                                  |       |             |                              |
| Minimum Operating Voltage           |                | +2.8       |                      |                                |                                  | V     | typ         | С                            |
| Maximum Operating Voltage           |                | _          | +11                  | +11                            | +11                              | V     | max         | Α                            |
| Maximum Quiescent Current           | $V_S = +5V$    | 7.8        | 8.4                  | 9.8                            | 11.2                             | mA    | max         | Α                            |
| Minimum Quiescent Current           | $V_S = +5V$    | 7.8        | 7.4                  | 7.0                            | 6.4                              | mA    | min         | Α                            |
| Power-Supply Rejection Ratio (PSRR) | Input-Referred | 66         | 61                   | 60                             | 59                               | dB    | min         | Α                            |
| THERMAL CHARACTERISTICS             |                |            |                      |                                |                                  |       |             |                              |
| Specification: ID, IDGK             |                | -40 to +85 |                      |                                |                                  | °C    | typ         | С                            |
| Thermal Resistance                  |                |            |                      |                                |                                  |       |             |                              |
| D SO-8                              |                | 125        |                      |                                |                                  | °C/W  | typ         | С                            |
| DGK MSOP-8                          |                | 150        |                      |                                |                                  | °C/W  | typ         | С                            |



#### **ELECTRICAL CHARACTERISTICS:** V<sub>s</sub> = +3.3V

Boldface limits are tested at +25°C.

At  $T_A = +25$ °C, G = +2V/V, and  $R_L = 150\Omega$  to  $V_{CM} = 0.75V$ , unless otherwise noted (see Figure 62).

|                                            |                                                            | OF                         | A2832ID, ID | GK                             |                    |            |                              |
|--------------------------------------------|------------------------------------------------------------|----------------------------|-------------|--------------------------------|--------------------|------------|------------------------------|
| DADAMETED                                  | CONDITIONS                                                 | +25°C +25°C <sup>(1)</sup> |             | 0°C to<br>+70°C <sup>(2)</sup> | LIMITE             | MIN/       | TEST<br>LEVEL <sup>(3)</sup> |
| PARAMETER                                  | CONDITIONS                                                 | +25 C                      | +25 (**)    | +/0 C(-)                       | UNITS              | MAX        | LEVEL                        |
| AC PERFORMANCE (see Figure 62)             | C = 11 V < 0.5V                                            | 100                        |             |                                | MU                 | t m        | С                            |
| Small-Signal Bandwidth                     | $G = +1, V_O \le 0.5V_{PP}$<br>$G = +2, V_O \le 0.5V_{PP}$ | 180                        | F0          | <b>57</b>                      | MHz                | typ        |                              |
|                                            | . •                                                        | 85                         | 59          | 57                             | MHz                | min        | В                            |
| Dealing at a Cain of 14                    | $G = -1, V_O \le 0.5V_{PP}$                                | 100                        | 63          | 61                             | MHz                | min        | В                            |
| Peaking at a Gain of +1                    | V <sub>O</sub> ≤ 0.5V <sub>PP</sub>                        | 8                          | 440         | 400                            | dB                 | typ        | С                            |
| Slew Rate                                  | 1V Step                                                    | 130                        | 110         | 100                            | V/μs               | min        | В                            |
| Rise Time                                  | 0.5V Step                                                  | 4.6                        | 5.6         | 5.7                            | ns                 | max        | В                            |
| Fall Time                                  | 0.5V Step                                                  | 4.6                        | 5.6         | 5.7                            | ns                 | max        | В                            |
| Settling Time to 0.1%                      | 1V Step                                                    | 48                         | 70          | 80                             | ns                 | max        | В                            |
| Harmonic Distortion                        | 5MHz                                                       |                            |             |                                |                    |            | _                            |
| 2nd-Harmonic                               | $R_L = 150\Omega$                                          | <b>–71</b>                 | -64         | -61                            | dBc                | max        | В                            |
|                                            | $R_L = 500\Omega$                                          | -74                        | -70         | -64                            | dBc                | max        | В                            |
| 3rd-Harmonic                               | $R_L = 150\Omega$                                          | -66                        | -60         | -55                            | dBc                | max        | В                            |
|                                            | $R_L = 500\Omega$                                          | -69                        | -66         | -62                            | dBc                | max        | В                            |
| Input Voltage Noise                        | f > 1MHz                                                   | 9.4                        |             |                                | nV/√ <del>Hz</del> | typ        | С                            |
| Input Current Noise                        | f > 1MHz                                                   | 2.4                        |             |                                | pA/√Hz             | typ        | С                            |
| DC PERFORMANCE <sup>(4)</sup>              |                                                            |                            |             |                                |                    |            |                              |
| Gain Error                                 | G = +2                                                     | ±0.3                       | ±1.5        | ±1.6                           | %                  | min        | Α                            |
|                                            | G = -1                                                     | ±0.2                       | ±1.5        | ±1.6                           | %                  | max        | В                            |
| Internal R <sub>F</sub> and R <sub>G</sub> |                                                            |                            |             |                                |                    |            |                              |
| Maximum                                    |                                                            | 400                        | 455         | 460                            | Ω                  | max        | Α                            |
| Minimum                                    |                                                            | 400                        | 345         | 340                            | Ω                  | max        | Α                            |
| Average Drift                              |                                                            |                            |             | ±0.1                           | %/°C               | max        | В                            |
| Input Offset Voltage                       |                                                            | ±1.4                       | ±7.5        | ±8.7                           | mV                 | max        | Α                            |
| Average Offset Voltage Drift               |                                                            | _                          |             | ±27                            | μV/°C              | max        | В                            |
| Input Bias Current                         | $V_{CM} = 0.75V$                                           | +5.5                       | +10         | +12                            | μΑ                 | max        | Α                            |
| Input Bias Current Drift                   |                                                            | _                          |             | ±45                            | nA/°C              | max        | В                            |
| Input Offset Current                       | $V_{CM} = 0.75V$                                           | ±0.1                       | ±1.5        | ±2                             | μΑ                 | max        | Α                            |
| Input Offset Current Drift                 |                                                            | _                          |             | ±10                            | nA/°C              | max        | В                            |
| INPUT                                      |                                                            |                            |             |                                |                    |            |                              |
| Least Positive Input Voltage               |                                                            | -0.5                       | -0.3        | -0.2                           | V                  | max        | В                            |
| Most Positive Input Voltage                |                                                            | 1.5                        | 1.4         | 1.3                            | V                  | min        | В                            |
| Input Impedance                            |                                                            |                            |             |                                |                    |            |                              |
| Differential Mode                          |                                                            | 10    2.1                  |             |                                | kΩ    pF           | typ        | С                            |
| Common-Mode                                |                                                            | 400    1.2                 |             |                                | kΩ    pF           | typ        | С                            |
| OUTPUT                                     |                                                            |                            |             |                                |                    | ,,,        |                              |
| Least Positive Output Voltage              | $R_1 = 1k\Omega$ to 0.75V                                  | 0.03                       | 0.16        | 0.18                           | V                  | max        | В                            |
|                                            | $R_L = 150\Omega \text{ to } 0.75V$                        | 0.1                        | 0.3         | 0.35                           | V                  | max        | В                            |
| Most Positive Output Voltage               | $R_L = 1k\Omega$ to 0.75V                                  | 3                          | 2.8         | 2.6                            | V                  | min        | В                            |
| John Calpat Vollago                        | $R_L = 150\Omega \text{ to } 0.75V$                        | 3                          | 2.8         | 2.6                            | V                  | min        | В                            |
| Current Output, Sinking and Sourcing       | 11 - 10012 10 0.70                                         | ±35                        | ±25         | ±20                            | mA                 | min        | A                            |
| Short-Circuit Output Current               | Output Shorted to Either Supply                            | 80                         |             | -20                            | mA                 |            | C                            |
| Closed-Loop Output Impedance               | See Figure 2, f < 100kHz                                   | 0.2                        |             |                                | Ω                  | typ<br>typ | С                            |

<sup>(1)</sup> Junction temperature = ambient for +25°C specifications.

<sup>(2)</sup> Junction temperature = ambient at low temperature limits; junction temperature = ambient +5°C at high temperature limit for over temperature specifications.

<sup>(3)</sup> Test levels: (A) 100% tested at +25°C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.

<sup>(4)</sup> Current is considered positive out of node.



# **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = +3.3V (continued)

Boldface limits are tested at +25°C.

At  $T_A = +25$ °C, G = +2V/V, and  $R_L = 150\Omega$  to  $V_{CM} = 0.75V$ , unless otherwise noted (see Figure 62).

|                                     |                 | OP         | OPA2832ID, IDGK      |                                |       |             |                              |
|-------------------------------------|-----------------|------------|----------------------|--------------------------------|-------|-------------|------------------------------|
| PARAMETER                           | CONDITIONS      | +25°C      | +25°C <sup>(1)</sup> | 0°C to<br>+70°C <sup>(2)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(3)</sup> |
| POWER SUPPLY                        |                 |            |                      |                                |       |             |                              |
| Minimum Operating Voltage           |                 | +2.8       |                      |                                | V     | typ         | С                            |
| Maximum Operating Voltage           |                 | _          | +11                  | +11                            | V     | max         | Α                            |
| Maximum Quiescent Current           | $V_{S} = +3.3V$ | 7.6        | 8.1                  | 9.5                            | mA    | max         | Α                            |
| Minimum Quiescent Current           | $V_{S} = +3.3V$ | 7.6        | 6.8                  | 6.2                            | mA    | min         | Α                            |
| Power-Supply Rejection Ratio (PSRR) | Input-Referred  | 60         |                      |                                | dB    | typ         | С                            |
| THERMAL CHARACTERISTICS             |                 |            |                      |                                |       |             |                              |
| Specification: ID, IDGK             |                 | -40 to +85 |                      |                                | °C    | typ         | С                            |
| Thermal Resistance                  |                 |            |                      |                                |       |             |                              |
| D SO-8                              |                 | 125        |                      |                                | °C/W  | typ         | С                            |
| DGK MSOP-8                          |                 | 150        |                      |                                | °C/W  | typ         | С                            |



#### TYPICAL CHARACTERISTICS: V<sub>S</sub> = ±5V

At  $T_A = +25$ °C, G = +2V/V, and  $R_L = 150\Omega$  to GND, unless otherwise noted (see Figure 63).



Figure 1.



Figure 2.



Figure 3.



Figure 4.







## TYPICAL CHARACTERISTICS: V<sub>s</sub> = ±5V (continued)

At  $T_A = +25$ °C, G = +2V/V, and  $R_L = 150\Omega$  to GND, unless otherwise noted (see Figure 63).



Figure 7.





Figure 9.



rigure iv.





Figure 12.



#### TYPICAL CHARACTERISTICS: V<sub>S</sub> = ±5V (Differential)

At  $T_A$  = +25°C, Differential Gain = +2V/V, and  $R_L$  = 500 $\Omega$ , unless otherwise noted.

#### **DIFFERENTIAL PERFORMANCE TEST CIRCUIT**



Figure 13.



Figure 14.

#### LARGE-SIGNAL FREQUENCY RESPONSE



Figure 15.



. .ga. - . . .

#### HARMONIC DISTORTION vs OUTPUT SWING



# HARMONIC DISTORTION vs LOAD RESISTANCE G<sub>D</sub> = +2V/V V<sub>O</sub> = 2V<sub>DD</sub>.



Figure 18.



# TYPICAL CHARACTERISTICS: V<sub>s</sub> = +5V

At  $T_A = +25$ °C, G = +2V/V, and  $R_L = 150\Omega$  to  $V_{CM} = 2V$ , unless otherwise noted (see Figure 61).



Figure 19. **SMALL-SIGNAL PULSE RESPONSE** 



Figure 20.





Time (10ns/div) Figure 21.



Figure 22.





Figure 23.



Figure 24.



#### TYPICAL CHARACTERISTICS: $V_S = +5V$ (continued)

At  $T_A = +25$ °C, G = +2V/V, and  $R_L = 150\Omega$  to  $V_{CM} = 2V$ , unless otherwise noted (see Figure 61).



Figure 25.





Figure 27.



Figure 28.





Copyright © 2005-2008, Texas Instruments Incorporated



## TYPICAL CHARACTERISTICS: V<sub>s</sub> = +5V (continued)

At  $T_A = +25$ °C, G = +2V/V, and  $R_L = 150\Omega$  to  $V_{CM} = 2V$ , unless otherwise noted (see Figure 61).



Figure 31.



Figure 32.



Figure 33.



Figure 34.



Figure 35.



Figure 36.



# TYPICAL CHARACTERISTICS: V<sub>S</sub> = +5V (continued)

At  $T_A$  = +25°C, G = +2V/V, and  $R_L$  = 150 $\Omega$  to  $V_{CM}$  = 2V, unless otherwise noted (see Figure 61).



Figure 37.



#### TYPICAL CHARACTERISTICS: $V_S = +5V$ (Differential)

At  $T_A$  = +25°C, Differential Gain = +2V/V, and  $R_L$  = 500 $\Omega$ , unless otherwise noted.

#### **DIFFERENTIAL PERFORMANCE TEST CIRCUIT**



Figure 38.



Figure 39.





Figure 40.



Figure 41.

#### HARMONIC DISTORTION vs OUTPUT VOLTAGE



HARMONIC DISTORTION vs LOAD RESISTANCE



Figure 43.



#### TYPICAL CHARACTERISTICS: V<sub>S</sub> = +3.3V

At  $T_A = +25$ °C, G = +2V/V, and  $R_L = 150\Omega$  to  $V_{CM} = 0.75V$ , unless otherwise noted (see Figure 62).



Figure 44.



Figure 45.



Time (10ns/div) Figure 46.



Figure 47.





Figure 49.



## TYPICAL CHARACTERISTICS: V<sub>S</sub> = +3.3V (continued)

At  $T_A = +25$ °C, G = +2V/V, and  $R_L = 150\Omega$  to  $V_{CM} = 0.75V$ , unless otherwise noted (see Figure 62).





Figure 51.



Figure 52.



Figure 53.





#### TYPICAL CHARACTERISTICS: $V_S = +3.3V$ (Differential)

At  $T_A = +25$ °C, Differential Gain = +2V/V, and  $R_L = 500\Omega$ , unless otherwise noted.

#### **DIFFERENTIAL PERFORMANCE TEST CIRCUIT**



Figure 55.



Figure 56.





Figure 57.



Figure 58.

#### HARMONIC DISTORTION vs OUTPUT VOLTAGE



HARMONIC DISTORTION vs LOAD RESISTANCE



Figure 60.



#### APPLICATIONS INFORMATION

# WIDEBAND VOLTAGE-FEEDBACK OPERATION

The OPA2832 is a unity-gain stable, very high-speed voltage-feedback op amp designed for single-supply operation (+3V to +11V). The input stage supports input voltages below ground and to within 1.7V of the positive supply. The complementary common-emitter output stage provides an output swing to within 25mV of ground and the positive supply. The OPA2832 is compensated to provide stable operation with a wide range of resistive loads.

Figure 61 shows the AC-coupled, gain of +2 configuration used for the +5V Specifications and Typical Characteristic Curves. For test purposes, the input impedance is set to  $50\Omega$  with the  $66.7\Omega$  resistor to ground in parallel with the 200 $\Omega$  bias network. Voltage swings reported Electrical in the Characteristics are taken directly at the input and output pins. For the circuit of Figure 61, the total effective load on the output at high frequencies is 150Ω || 800Ω. The 332Ω and 505Ω resistors at the noninverting input provide the common-mode bias voltage. Their parallel combination equals the DC resistance at the inverting input R<sub>F</sub>), reducing the DC output offset due to input bias current.



Figure 61. AC-Coupled, G = +2, +5V Single-Supply Specification and Test Circuit

Figure 62 shows the AC-coupled, gain of +2 configuration used for the +3.3V Specifications and Typical Characteristic Curves. For test purposes, the input impedance is set to  $66.5\Omega$  with a resistor to

ground. Voltage swings reported in the Electrical Characteristics are taken directly at the input and output pins. For the circuit of Figure 62, the total effective load on the output at high frequencies is  $150\Omega$  ||  $800\Omega.$  The  $255\Omega$  and  $1.13k\Omega$  resistors at the noninverting input provide the common-mode bias voltage. Their parallel combination equals the DC resistance at the inverting input  $R_F)$ , reducing the DC output offset due to input bias current.



Figure 62. AC-Coupled, G = +2, +3V Single-Supply Specification and Test Circuit

Figure 63 shows the DC-coupled, gain of +2, dual power-supply circuit configuration used as the basis of the ±5V Electrical Characteristics and Typical Characteristics. For test purposes, the input impedance is set to  $50\Omega$  with a resistor to ground and the output impedance is set to  $150\Omega$  with a series output resistor. Voltage swings reported in the specifications are taken directly at the input and output pins. For the circuit of Figure 63, the total effective load will be  $150\Omega$  ||  $800\Omega$ . Two optional components are included in Figure 63. An additional resistor (175 $\Omega$ ) is included in series with the noninverting input. Combined with the  $25\Omega$  DC source resistance looking back towards the signal generator, this gives an input bias current cancelling resistance that matches the 200Ω source resistance seen at the inverting input (see the DC Accuracy and Offset Control section). In addition to the usual power-supply decoupling capacitors to ground, a 0.01µF capacitor is included between the two power-supply pins. In practical PC board layouts, this optional capacitor will typically improve 2nd-harmonic distortion performance by 3dB to 6dB.





Figure 63. DC-Coupled, G = +2, Bipolar Supply Specification and Test Circuit

#### SINGLE-SUPPLY ADC INTERFACE

The ADC interface in Figure 64 shows a DC-coupled, single-supply ADC driver circuit. Many systems are now requiring +3.3V supply capability of both the ADC and its driver. The OPA2832 provides excellent performance in this demanding application. Its large input and output voltage ranges and low distortion support converters such as the ADS5203. The input level-shifting circuitry was designed so that  $V_{\rm IN}$  can be between 0V and 0.5V, while delivering an output voltage of 1V to 2V for the ADS5203.



Figure 64. DC-Coupled, +3V ADC Driver

#### SINGLE-SUPPLY ACTIVE FILTER

The OPA2832, while operating on a single +3.3V or +5V supply, lends itself well to high-frequency active filter designs. Again, the key additional requirement is to establish the DC operating point of the signal near the supply midpoint for highest dynamic range. Figure 66 shows an example design of a 1MHz low-pass Butterworth filter using the Sallen-Key topology.

Both the input signal and the gain setting resistor are AC-coupled using 0.1µF blocking capacitors (actually giving bandpass response with the low-frequency pole set to 3.2kHz for the component values shown). As discussed for Figure 61, this allows the midpoint bias formed by one  $2k\Omega$  and one  $3k\Omega$  resistor to appear at both the input and output pins. The midband signal gain is set to +2 (6dB) in this case. The capacitor to ground on the noninverting input is intentionally set larger to dominate input parasitic terms. At a gain of +2, the OPA2832 on a single supply will show 75MHz small- and large-signal bandwidth. The resistor values have been slightly adjusted to account for this limited bandwidth in the amplifier stage. Tests of this circuit, shown in Figure 65, illustrate a precise 1MHz, -3dB point with a maximally-flat passband (above the 3.2kHz AC-coupling corner), and a maximum stop band attenuation of 36dB.



Figure 65. 1MHz, 2nd-Order, Butterworth Low-Pass Filter





Figure 66. Single-Supply, High-Frequency Active Filter

#### **DIFFERENTIAL LOW-PASS FILTERS**

The dual OPA2832 offers an easy means to implement low-power differential active filters. On a single supply, one way to implement a 2nd-order, low-pass filter is shown in Figure 67. This circuit provides a net differential gain of 1 with a precise 5MHz Butterworth response. The signal AC-coupled (giving a high-pass pole at low frequencies) with the DC operating point for the circuit set by the unity-gain buffer—the BUF602. This buffer gives a very low output impedance to high frequencies to maintain accurate filter characteristics. If the source is a DC-coupled signal already biased into the operating range of the OPA2832 input CMR, these capacitors and the midpoint bias may be removed. To get the desired 5MHz cutoff, the input resistors to the filter is actually  $119\Omega$ . This is implemented in Figure 67 as the parallel combination of the two  $238\tilde{\Omega}$  resistors on each half of the differential input as part of the DC biasing network. If the BUF602 is removed, these resistors should be collapsed back to a single  $119\Omega$  input resistor.



Figure 67. Single-Supply, 5MHz, 2nd-Order, Low-Pass Sallen-Key Filter



Implementing the DC bias in this way also attenuates the differential signal by half. This is recovered by setting the amplifier gain at 2V/V to get a net unity-gain filter characteristic from input to output. The filter design shown here has also adjusted the resistor values slightly from an ideal analysis to account for the 100MHz bandwidth in the amplifier stages. The filter capacitors at the noninverting inputs are shown as two separate capacitors to ground. While it is certainly correct to collapse these two capacitors into a single capacitor across the two inputs (which would be 50pF for this circuit) to get the same differential filtering characteristic, tests have shown two separate capacitors to a low impedance point act to attenuate the common-mode feedback present in this circuit giving more stable operation in actual implementation. Figure 68 shows the frequency response for the filter of Figure 67.



Figure 68. 5MHz, 2nd-Order, Butterworth Low-Pass Filter

#### **HIGH-PASS FILTERS**

Another approach to mid-supply biasing is shown in Figure 69. This method uses a bypassed divider network in place of the buffer used in Figure 67. The impedance is set by the parallel combination of the resistors forming the divider network, but as frequency increases it looks more and more like a short due to the capacitor. Generally, the capacitor value needs to be two to three orders of magnitude greater than the filter capacitors shown for the circuit to work properly.



Figure 69. 138kHz, 2nd-Order, High-Pass Filter

Results showing the frequency response for the circuit of Figure 69 is shown in Figure 70.



Figure 70. Frequency Response for the Filter of Figure 69



#### **DESIGN-IN TOOLS**

#### **DEMONSTRATION FIXTURES**

Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the OPA2832 in its two package options. Both of these are offered free of charge as unpopulated PCBs, delivered with a user's guide. The summary information for these fixtures is shown in Table 1.

**Table 1. Demonstration Fixtures by Package** 

| PRODUCT     | PACKAGE | ORDERING<br>NUMBER | LITERATURE<br>NUMBER |
|-------------|---------|--------------------|----------------------|
| OPA2832ID   | SO-8    | DEM-OPA-SO-2A      | SBOU003              |
| OPA2832IDGK | MSOP-8  | DEM-OPA-MSOP-2A    | SBOU004              |

The demonstration fixtures can be requested at the Texas Instruments web site (www.ti.com) through the OPA2832 product folder.

# MACROMODEL AND APPLICATIONS SUPPORT

Computer simulation of circuit performance using SPICE is often a quick way to analyze the performance of the OPA2832 and its circuit designs. This is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can play a major role on circuit performance. A SPICE model for the OPA2832 is available through the TI web page (www.ti.com). The applications department is also available for design assistance. These models predict typical small signal AC, transient steps, DC performance, and noise under a wide variety of operating conditions. The models include the noise terms found in the electrical specifications of the data sheet. These models do not attempt to distinguish between the package types in their small-signal AC performance.

#### **OPERATING SUGGESTIONS**

#### **OUTPUT CURRENT AND VOLTAGES**

The OPA2832 provides outstanding output voltage capability. For the +5V supply, under no-load conditions at +25°C, the output voltage typically swings closer than 90mV to either supply rail.

The minimum specified output voltage and current specifications over temperature are set by worst-case simulations at the cold temperature extreme. Only at cold startup will the output current and voltage decrease to the numbers shown in the ensured tables. As the output transistors deliver power, their junction temperatures will increase, decreasing their  $V_{\text{BE}}$ s (increasing the available output voltage swing) and increasing their current gains (increasing the available output current). In steady-state operation,

the available output voltage and current will always be greater than that shown in the over-temperature specifications, since the output stage junction temperatures will be higher than the minimum specified operating ambient.

To maintain maximum output stage linearity, no output short-circuit protection is provided. This will not normally be a problem, since most applications include a series matching resistor at the output that will limit the internal power dissipation if the output side of this resistor is shorted to ground. However, shorting the output pin directly to the adjacent positive power-supply pin (8-pin packages) will, in most cases, destroy the amplifier. If additional short-circuit protection is required, consider a small series resistor in the power-supply leads. This will reduce the available output voltage swing under heavy output loads.

#### **DRIVING CAPACITIVE LOADS**

One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an ADC—including additional external capacitance which may be recommended to improve ADC linearity. A high-speed, high open-loop gain amplifier like the OPA2832 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load.

The Typical Characteristic curves show the recommended  $R_{\rm S}$  versus capacitive load and the resulting frequency response at the load. Parasitic capacitive loads greater than 2pF can begin to degrade the performance of the OPA2832. Long PC board traces, unmatched cables, and connections to multiple devices can easily exceed this value. Always consider this effect carefully, and add the recommended series resistor as close as possible to the output pin (see the *Board Layout Guidelines* section).

The criterion for setting this  $R_S$  resistor is a maximum bandwidth, flat frequency response at the load. For a gain of +2, the frequency response at the output pin is already slightly peaked without the capacitive load, requiring relatively high values of  $R_S$  to flatten the response at the load. Increasing the noise gain will also reduce the peaking (see Figure 24).



#### **DISTORTION PERFORMANCE**

The OPA2832 provides good distortion performance into a 150 $\Omega$  load. Relative to alternative solutions, it provides exceptional performance into lighter loads and/or operating on a single +3.3V supply. Generally, until the fundamental signal reaches very high frequency or power levels, the 2nd-harmonic will dominate the distortion with a negligible 3rd-harmonic component. Focusing then on the 2nd-harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network; in the noninverting configuration (see Figure 62) this is sum of  $R_F + R_G$ , while in the inverting configuration, only R<sub>F</sub> needs to be included in parallel with the actual load. Running differential suppresses the 2nd-harmonic, as shown in the differential typical characteristic curves.

#### **NOISE PERFORMANCE**

High slew rate, unity-gain stable, voltage-feedback op amps usually achieve their slew rate at the expense of a higher input noise voltage. The  $9.2\text{nV}/\sqrt{\text{Hz}}$  input voltage noise for the OPA2832, however, is much lower than comparable amplifiers. The input-referred voltage noise and the two input-referred current noise terms  $(2.8\text{pA}/\sqrt{\text{Hz}})$  combine to give low output noise under a wide variety of operating conditions. Figure 71 shows the op amp noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either  $\text{nV}/\sqrt{\text{Hz}}$  or  $\text{pA}/\sqrt{\text{Hz}}$ .



Figure 71. Noise Analysis Model

The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 1 shows the general form for the output noise voltage using the terms shown in Figure 71:

$$E_{O} = \sqrt{\left(E_{NI}^{2} + \left(I_{BN}R_{S}^{2}\right)^{2} + 4kTR_{S}\right)NG^{2} + \left(I_{BI}R_{F}^{2}\right)^{2} + 4kTR_{F}NG}}$$
(1)

Dividing this expression by the noise gain (NG =  $(1 + R_F/R_G)$ ) will give the equivalent input-referred spot noise voltage at the noninverting input, as shown in Figure 71:

$$E_{N} = \sqrt{E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S} + \left(\frac{I_{BI}R_{F}}{NG}\right)^{2} + \frac{4kTR_{F}}{NG}}$$
(2)

Evaluating these two equations for the circuit and component values shown in Figure 61 will give a total output spot noise voltage of  $19.3\text{nV}/\sqrt{\text{Hz}}$  and a total equivalent input spot noise voltage of  $9.65\text{nV}/\sqrt{\text{Hz}}$ . This is including the noise added by the resistors. This total input-referred spot noise voltage is not much higher than the  $9.2\text{nV}/\sqrt{\text{Hz}}$  specification for the op amp voltage noise alone.

#### DC ACCURACY AND OFFSET CONTROL

The balanced input stage of a wideband voltage-feedback op amp allows good output DC accuracy in a wide variety of applications. The power-supply current trim for the OPA2832 gives even tighter control than comparable products. Although the high-speed input stage does require relatively high input bias current (typically 5µA out of each input terminal), the close matching between them may be used to reduce the output DC error caused by this current. This is done by matching the DC source resistances appearing at the two inputs. Evaluating the configuration of Figure 63 (which has matched DC input resistances), using worst-case +25°C input offset voltage and current specifications, gives a worst-case output offset voltage equal to:

- (NG = noninverting signal gain at DC)
- $\pm (NG \times V_{OS(MAX)}) + R_F \times I_{OS(MAX)})$
- =  $\pm (2 \times 7.5 \text{mV}) + (400 \Omega \times 1.5 \mu \text{A})$
- = -14.4mV to +15.6mV



A fine-scale output offset null, or DC operating point adjustment, is often required. Numerous techniques are available for introducing DC offset control into an op amp circuit. Most of these techniques are based on adding a DC current through the feedback resistor. In selecting an offset trim method, one key consideration is the impact on the desired signal path frequency response. If the signal path is intended to be noninverting, the offset control is best applied as an inverting summing signal to avoid interaction with the signal source. If the signal path is intended to be applying the offset control to the inverting, noninverting input may be considered. Bring the DC offsetting current into the inverting input node through resistor values that are much larger than the signal path resistors. This will insure that the adjustment circuit has minimal effect on the loop gain and hence the frequency response.

#### THERMAL ANALYSIS

Maximum desired junction temperature will set the maximum allowed internal power dissipation, as described below. In no case should the maximum junction temperature be allowed to exceed +150°C.

Operating junction temperature  $(T_J)$  is given by  $T_A + P_D \times \theta_{JA}$ . The total internal power dissipation  $(P_D)$  is the sum of quiescent power  $(P_{DQ})$  and additional power dissipated in the output stage  $(P_{DL})$  to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part.  $P_{DL}$  will depend on the required output signal and load; though, for resistive loads connected to mid-supply  $(V_S/2)$ ,  $P_{DL}$  is at a maximum when the output is fixed at a voltage equal to  $V_S/4$  or  $3V_S/4$ . Under this condition,  $P_{DL} = V_S^2/(16 \times R_L)$ , where  $R_L$  includes feedback network loading.

Note that it is the power in the output stage, and not into the load, that determines internal power dissipation.

As a worst-case example, compute the maximum  $T_J$  using an OPA2832 (MSOP-8 package) in the circuit of Figure 63 operating at the maximum specified ambient temperature of +85°C and driving both channels at a 150 $\Omega$  load at mid-supply.

$$P_D = 10V \times 11.9 mA + \frac{2 \times 5^2}{\left(16 \times \left(150\Omega \parallel 800\Omega\right)\right)} = 144 mV$$

Maximum 
$$T_J = +85^{\circ}C + (0.144W \times 150^{\circ}C/W) = 107^{\circ}C$$

Although this is still well below the specified maximum junction temperature, system reliability considerations may require lower ensured junction temperatures. The highest possible internal

dissipation will occur if the load requires current to be forced into the output at high output voltages or sourced from the output at low output voltages. This puts a high current through a large internal voltage drop in the output transistors.

#### **BOARD LAYOUT GUIDELINES**

Achieving optimum performance with a high-frequency amplifier like the OPA2832 requires careful attention to board layout parasitics and external component types. Recommendations that will optimize performance include:

- a) Minimize parasitic capacitance to any AC ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability: on the noninverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.
- b) Minimize the distance (< 0.25") from the power-supply pins to high-frequency 0.1µF decoupling capacitors. At the device pins, the ground and power-plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. Each should power-supply connection always decoupled with one of these capacitors. An optional supply decoupling capacitor (0.1µF) across the two power supplies (for bipolar operation) will improve 2nd-harmonic distortion performance. Larger (2.2μF to 6.8µF) decoupling capacitors, effective at lower frequency, should also be used on the main supply pins. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PC board.
- c) Careful selection and placement of external components will preserve the high-frequency performance. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film or carbon composition axially-leaded resistors can also provide good high-frequency performance. Again, keep their leads and PCB traces as short as possible. Never use wire-wound type resistors in a high-frequency application. Since the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package.

www.ti.com

d) Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50mils to 100mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set R<sub>S</sub> from the typical characteristic curve Recommended R<sub>S</sub> vs Capacitive Load. Low parasitic capacitive loads (< 5pF) may not need an R<sub>S</sub> since the OPA2832 is nominally compensated to operate with a 2pF parasitic load. Higher parasitic capacitive loads without an R<sub>S</sub> are allowed as the signal gain increases (increasing the unloaded phase margin). If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A  $50\Omega$ environment is normally not necessary onboard, and in fact, a higher impedance environment will improve distortion as shown in the distortion versus load plots. With a characteristic board trace impedance defined (based on board material and trace dimensions), a matching series resistor into the trace from the output of the OPA2832 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance will be the parallel combination of the shunt resistor and the input impedance of the destination device; this total effective impedance should be set to match the trace impedance. If the 6dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as shown in the typical characteristic curve Recommended R<sub>S</sub> vs Capacitive Load. This will not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there will be some signal attenuation due to the voltage divider formed by the series output into the terminating impedance.

e) Socketing a high-speed part is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA2832 onto the board.

#### INPUT AND ESD PROTECTION

The OPA2832 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table. All device pins are protected with internal ESD protection diodes to the power supplies, as shown in Figure 72.



Figure 72. Internal ESD Protection

These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30mA continuous current. Where higher currents are possible (that is, in systems with ±15V supply parts driving into the OPA2832), current-limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible, since high values degrade both noise performance and frequency response.



# **Revision History**

| hanges from Revision B (May 2006) to Revision C                                                                                                                                                                                                                                                                                                                                                                             |      |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|--|--|
| <ul> <li>Changes from Revision B (May 2006) to Revision C</li> <li>Changed rating for storage voltage range in Absolute Maximum Ratings table from -40°C to +125°C to +125°C</li> <li>Changes from Revision A (April 2005) to Revision B</li> <li>Changed Demonstration Boards title to Demonstration Fixtures.</li> <li>Changed OPA830 changed to OPA2832 of first paragraph of Demonstration Fixtures section.</li> </ul> |      |  |  |  |  |  |
| Changes from Revision A (April 2005) to Revision B                                                                                                                                                                                                                                                                                                                                                                          | Page |  |  |  |  |  |
| Changed Demonstration Boards title to Demonstration Fixtures.                                                                                                                                                                                                                                                                                                                                                               | 24   |  |  |  |  |  |
| Changed OPA830 changed to OPA2832 of first paragraph of Demonstration Fixtures section.                                                                                                                                                                                                                                                                                                                                     | 24   |  |  |  |  |  |
| Changed Table 1 title and columns 3 and 4                                                                                                                                                                                                                                                                                                                                                                                   | 24   |  |  |  |  |  |



#### PACKAGE OPTION ADDENDUM

24-Aug-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing |   | Package<br>Qty | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|---|----------------|----------------------------|----------------------------|---------------------|--------------|----------------------|---------|
| OPA2832ID        | ACTIVE | SOIC         | D                  | 8 | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>2832          | Samples |
| OPA2832IDGKT     | ACTIVE | VSSOP        | DGK                | 8 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85    | A61                  | Samples |
| OPA2832IDR       | ACTIVE | SOIC         | D                  | 8 | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>2832          | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

24-Aug-2018

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 17-Aug-2012

### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| 7 il difformatione die fiornina |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|---------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| OPA2832IDGKT                    | VSSOP           | DGK                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2832IDR                      | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 17-Aug-2012



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| OPA2832IDGKT | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |  |
| OPA2832IDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |  |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated