

SBOS433A - AUGUST 2008 - REVISED APRIL 2011

# SINGLE-SUPPLY RAIL-TO-RAIL OPERATIONAL AMPLIFIERS

Check for Samples: OPA340-EP

### FEATURES

- Rail-to-Rail Input
- Rail-to-Rail Output (Within 1 mV)
- Wide Bandwidth: 5.5 MHz
- High Slew Rate: 6 V/µs
- Low THD+Noise: 0.0007% (f = 1 kHz)
- Low Quiescent Current: 750 µA/channel
- Single, Dual, and Quad Versions

### **APPLICATIONS**

- Driving Analog-to-Digital (A/D) Converters
- PCMCIA Cards
- Data Acquisition
- Process Control
- Audio Processing
- Communications
- Active Filters
- Test Equipment

### SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Available in Military (-55°C/125°C) Temperature Range<sup>(1)</sup>
- Extended Product Life Cycle
- Extended Product-Change Notification
  - Product Traceability



NC - No internal connection

### DESCRIPTION

The OPA340 rail-to-rail CMOS operational amplifier is optimized for low-voltage, single-supply operation. Rail-to-rail input/output and high-speed operation make it ideal for driving sampling analog-to-digital (A/D) converters. The OPA340 is also well-suited for general purpose and audio applications as well as providing current/voltage conversion at the output of digital-to-analog (D/A) converters.

The OPA340 operates on a single supply as low as 2.7 V with an input common-mode voltage range that extends 500 mV below ground and 500 mV above the positive supply. Output voltage swing is to within 1 mV of the supply rails with a 100-k $\Omega$  load. It offers excellent dynamic response (BW = 5.5 MHz, SR = 6 V/µs), yet quiescent current is only 750 µA.

The surface mount package options are SOIC-8 or SOT23-5. Both are specified from –55°C to 125°C. A SPICE macromodel is available for design analysis.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

<sup>(1)</sup> Additional temperature ranges are available - contact factory

## OPA340-EP



#### SBOS433A - AUGUST 2008 - REVISED APRIL 2011

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> |              | ORDERABLE PART NUMBER      | TOP-SIDE MARKING |
|----------------|------------------------|--------------|----------------------------|------------------|
| –55°C to 125°C | SOIC – D (8 pin)       | Reel of 2500 | OPA340MDREP <sup>(3)</sup> | PREVIEW          |
|                | SOT23-5 – DBV          | Reel of 250  | OPA340MDBVTEP              | CVS              |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

(3) Product preview. Contact your TI sales representative for availability.

### **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

| Vs               | Supply voltage                         | 5.5 V                        |
|------------------|----------------------------------------|------------------------------|
| VI               | Signal input voltage <sup>(2)</sup>    | (V–) – 0.5 V to (V+) + 0.5 V |
| Vo               | Signal input current <sup>(2)</sup>    | 10 mA                        |
|                  | Output short-circuit <sup>(3)</sup>    | Continuous                   |
| T <sub>A</sub>   | Operating free-air temperature range   | –55°C to 125°C               |
| T <sub>stg</sub> | Storage temperature range              | –55°C to 125°C               |
| TJ               | Operating virtual-junction temperature | 150°C                        |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails should be current limited to 10 mA or less.

(3) Short-circuit to ground, one amplifier per package.



SBOS433A - AUGUST 2008 - REVISED APRIL 2011

www.ti.com

# ELECTRICAL CHARACTERISTICS: $V_s = 2.7 V$ to 5 V

Over specified temperature range ( $T_A = -55^{\circ}C$  to  $125^{\circ}C$ ),  $V_S = 5$  V,  $R_L = 10$  k $\Omega$  connected to  $V_S/2$ ,  $V_{OUT} = V_S/2$  (unless otherwise noted)

| PARAMETER                                  |                      | CONDITION                                                             | IS                          | MIN  | TYP                   | MAX        | UNIT   |
|--------------------------------------------|----------------------|-----------------------------------------------------------------------|-----------------------------|------|-----------------------|------------|--------|
| OFFSET VOLTAGE                             |                      |                                                                       |                             |      |                       |            |        |
| Input offset voltage                       | V <sub>OS</sub>      | $V_{S} = 5 V$                                                         | $T_A = 25^{\circ}C$         |      | ±150                  | ±500       | μV     |
|                                            |                      |                                                                       | T <sub>A</sub> = Full range |      |                       | ±1600      | μV     |
| vs temperature                             | dV <sub>OS</sub> /dT |                                                                       |                             |      | ±2.5                  |            | µV/°C  |
| vs power supply                            | PSRR                 | $\rm V_S$ = 2.7 V to 5.5 V, $\rm V_{CM}$ = 0 V                        |                             |      | 30                    | 150        | μV/V   |
| Channel separation, dc                     |                      |                                                                       |                             |      | 0.2                   |            | μV/V   |
| INPUT BIAS CURRENT                         |                      |                                                                       |                             |      |                       |            |        |
| Input bias current                         | I <sub>B</sub>       |                                                                       |                             |      | ±0.2                  | ±500       | pА     |
| Input offset current                       | I <sub>OS</sub>      |                                                                       |                             |      | ±0.2                  | ±600       | pА     |
| NOISE                                      |                      |                                                                       |                             |      |                       |            |        |
| Input voltage noise, f = 0.1 kHz to 50 kHz |                      |                                                                       |                             |      | 8                     |            | µVrms  |
| Input voltage noise density, f = 1 kHz     | en                   |                                                                       |                             |      | 25                    |            | nV/√Hz |
| Current noise density, f = 1 kHz           | i <sub>n</sub>       |                                                                       |                             |      | 3                     |            | fA/√Hz |
| INPUT VOLTAGE RANGE                        |                      |                                                                       |                             |      |                       |            |        |
| Common-mode voltage range                  | $V_{CM}$             |                                                                       |                             | -0.3 |                       | (V+) + 0.3 | V      |
| Common-mode rejection ratio                | CMRR                 | $-0.3 \text{ V} < \text{V}_{\text{CM}} < (\text{V+}) - 1.8 \text{ V}$ | $T_A = 25^{\circ}C$         | 78   | 92                    |            | dB     |
|                                            |                      |                                                                       | $T_A = Full range$          | 75   |                       |            | dB     |
|                                            |                      | $\rm V_S$ = 5 V, –0.3 V < $\rm V_{CM}$ < 5.3 V                        | $T_A = 25^{\circ}C$         | 70   | 84                    |            | dB     |
|                                            |                      |                                                                       | $T_A = Full range$          | 64   |                       |            | dB     |
|                                            |                      | $\rm V_S$ = 2.7 V, –0.3 V < $\rm V_{CM}$ < 3 V                        | $T_A = 25^{\circ}C$         | 66   | 80                    |            | dB     |
| INPUT IMPEDANCE                            |                      |                                                                       |                             |      |                       |            |        |
| Differential                               |                      |                                                                       |                             |      | 10 <sup>13</sup>    3 |            | Ω∥pF   |
| Common-mode                                |                      |                                                                       |                             |      | 10 <sup>13</sup> ∥6   |            | Ω∥pF   |
| OPEN-LOOP GAIN                             |                      |                                                                       |                             |      |                       |            |        |
| Open-loop voltage gain                     | A <sub>OL</sub>      | $\rm R_L$ = 100 kΩ, 10 mV < $\rm V_O$ < (V+) –                        | - 10 mV                     | 103  | 124                   |            | dB     |
|                                            |                      | $R_L$ = 10 kΩ, 70 mV < $V_O$ < (V+) – $7$                             | 70 mV                       | 98   | 120                   |            | dB     |
|                                            |                      | $R_L = 2 \ k\Omega,  250 \ mV < V_O < (V+) - 2$                       | 250 mV                      | 92   | 114                   |            | dB     |
| FREQUENCY RESPONSE                         |                      |                                                                       |                             |      |                       |            |        |
| Gain-bandwidth product                     | GBW                  | G = 1                                                                 |                             |      | 5.5                   |            | MHz    |
| Slew rate                                  | SR                   | $V_{S} = 5 V, G = 1, C_{L} = 100 pF$                                  |                             |      | 6                     |            | V/µs   |
| Settling time, 0.1%                        |                      | $V_S = 5 V$ , 2-V Step, $C_L = 100 pF$                                |                             |      | 1                     |            | μs     |
| Settling time, 0.01%                       |                      | $V_S = 5 V$ , 2-V Step, $C_L = 100 pF$                                |                             |      | 1.6                   |            | μs     |
| Overload recovery time                     |                      | $V_{IN} \bullet G = V_S$                                              |                             |      | 0.2                   |            | μs     |
| Total harmonic distortion + noise          | THD+N                | $V_{S} = 5 V, V_{O} = 3 V_{PP}$ <sup>(1)</sup> , G = 1, f =           | 1 kHz                       |      | 0.0007                |            | %      |

(1)  $V_{OUT} = 0.25 \text{ V}$  to 3.25 V



## ELECTRICAL CHARACTERISTICS: $V_s = 2.7 V$ to 5 V (continued)

Over specified temperature range ( $T_A = -55^{\circ}C$  to 125°C),  $V_S = 5$  V,  $R_L = 10$  k $\Omega$  connected to  $V_S/2$ ,  $V_{OUT} = V_S/2$  (unless otherwise noted)

| PARAMETER                                     |                 | CONDITIO                                             | ONS                         | MIN       | TYP           | MAX   | UNIT |
|-----------------------------------------------|-----------------|------------------------------------------------------|-----------------------------|-----------|---------------|-------|------|
| OUTPUT                                        |                 |                                                      |                             |           |               |       |      |
| Voltage output swing from rail <sup>(2)</sup> |                 | R <sub>L</sub> = 100 kΩ, A <sub>OL</sub> ≥ 104 dB    |                             |           | 1             | 10    | mV   |
|                                               |                 | $R_L = 10 \text{ k}\Omega, A_{OL} \ge 98 \text{ dB}$ |                             |           | 10            | 70    | mV   |
|                                               |                 | $R_L = 2 k\Omega, A_{OL} \ge 92 dB$                  |                             |           | 40            | 250   | mV   |
| Short-circuit current                         | I <sub>SC</sub> |                                                      |                             |           | ±50           |       | mA   |
| Capacitive load drive                         | $C_{LOAD}$      |                                                      |                             | See Typic | al Characteri | stics |      |
| POWER SUPPLY                                  |                 |                                                      |                             |           |               |       |      |
| Specified voltage range                       | Vs              |                                                      |                             | 2.7       |               | 5     | V    |
| Operating voltage range                       |                 |                                                      |                             | 2         | 2.5 to 5.5    |       | V    |
| Quiescent current (per amplifier)             | Ι <sub>Q</sub>  | $I_0 = 0, V_S = 5 V$                                 | $T_A = 25^{\circ}C$         |           | 750           | 950   | μA   |
|                                               |                 |                                                      | T <sub>A</sub> = Full range |           |               | 1300  | μΑ   |
| TEMPERATURE RANGE                             |                 |                                                      |                             |           |               |       |      |
| Specified range                               |                 |                                                      |                             | -55       |               | 125   | °C   |
| Storage range                                 |                 |                                                      |                             | -55       |               | 125   | °C   |
| Thermal resistance                            | $\theta_{JA}$   |                                                      |                             |           |               |       |      |
| DBV (5 pin) package                           |                 |                                                      |                             |           | 200           |       | °C/W |
| D (8 pin) package                             |                 |                                                      |                             |           | 150           |       | °C/W |

(2) Output voltage swings are measured between the output and power supply rails.



SBOS433A - AUGUST 2008 - REVISED APRIL 2011

#### **TYPICAL CHARACTERISTICS**

At  $T_A = 25^{\circ}$ C,  $V_S = 5$  V, and  $R_L = 10 \text{ k}\Omega$  connected to  $V_S/2$  (unless otherwise noted)







POWER-SUPPLY AND COMMON-MODE REJECTION

vs FREQUENCY

INPUT VOLTAGE AND CURRENT NOISE SPECTRAL DENSITY vs FREQUENCY









**CHANNEL SEPARATION vs FREQUENCY** 







Figure 6.



## OPA340-EP



#### SBOS433A - AUGUST 2008 - REVISED APRIL 2011

#### www.ti.com

### **TYPICAL CHARACTERISTICS (continued)**

Input Bias Current (pA)

-0.6 -0.8 -1.0

-1

0

1

At  $T_A = 25^{\circ}$ C,  $V_S = 5$  V, and  $R_L = 10 \text{ k}\Omega$  connected to  $V_S/2$  (unless otherwise noted)



#### Figure 13.





Figure 15.







2

З

4

5

6

MAXIMUM OUTPUT VOLTAGE vs FREQUENCY



#### OFFSET VOLTAGE DRIFT MAGNITUDE PRODUCTION DISTRIBUTION



Figure 18.

**EXAS** NSTRUMENTS

www.ti.com

SBOS433A-AUGUST 2008-REVISED APRIL 2011



Figure 22.



#### SBOS433A - AUGUST 2008 - REVISED APRIL 2011

### **APPLICATION INFORMATION**

The OPA340 is fabricated on a state-of-the-art 0.6-micron CMOS process. It is unity-gain stable and suitable for a wide range of general-purpose applications. Rail-to-rail input/output makes it ideal for driving sampling A/D converters. In addition, excellent ac performance makes it well-suited for audio applications. The class AB output stage is capable of driving  $600-\Omega$  loads connected to any point between V+ and ground.

Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications. Figure 23 shows the input and output waveforms for the OPA340 in unity-gain configuration. Operation is from a single 5-V supply with a 10-k $\Omega$  load connected to V<sub>S</sub>/2. The input is a 5-V<sub>PP</sub> sinusoid. Output voltage is approximately 4.98 V<sub>PP</sub>.

Power-supply pins should be bypassed with  $0.01-\mu F$  ceramic capacitors.



Figure 23. Rail-to-Rail Input and Output

#### **Operating Voltage**

The OPA340 is fully specified from 2.7 V to 5 V. Parameters are ensured over the specified supply range—a unique feature of the OPA340 series. In addition, many specifications apply from  $-55^{\circ}$ C to

125°C. Most behavior remains nearly unchanged throughout the full operating voltage range. Parameters that vary significantly with operating voltages or temperature are shown in Typical Characteristics.

#### **Rail-to-Rail Input**

The input common-mode voltage range of the OPA340 extends 500 mV beyond the supply rails. This is achieved with a complementary input stage-an N-channel input differential pair in parallel with a P-channel differential pair (as shown in Figure 24). The N-channel pair is active for input voltages close to the positive rail, typically (V+) - 1.3 V to 500 mV above the positive supply, while the P-channel pair is on for inputs from 500 mV below the negative supply to approximately (V+) - 1.3 V. There is a small transition region, typically (V+) - 1.5 V to (V+) - 1.1 V, in which both pairs are on. This 400-mV transition region can vary ±300 mV with process variation. Thus, the transition region (both stages on) can range from (V+) - 1.8 V to (V+) - 1.4 V on the low end, up to (V+) - 1.2 V to (V+) - 0.8 V on the high end.

The OPA340 is laser-trimmed to reduce the offset voltage difference between the N-channel and P-channel input stages, resulting in improved common-mode rejection and a smooth transition between the N-channel pair and the P-channel pair. However, within the 400-mV transition region PSRR, CMRR, offset voltage, offset drift, and THD may be degraded compared to operation outside this region.

A double-folded cascode adds the signal from the two input pairs and presents a differential signal to the class AB output stage. Normally, input bias current is approximately 200 fA; however, input voltages exceeding the power supplies by more than 500 mV can cause excessive current to flow in or out of the input pins. Momentary voltages greater than 500 mV beyond the power supply can be tolerated if the current on the input pins is limited to 10 mA. This is easily accomplished with an input resistor, as shown in Figure 25. Many input signals are inherently current-limited to less than 10 mA; therefore, a limiting resistor is not required.



SBOS433A-AUGUST 2008-REVISED APRIL 2011



Figure 24. Simplified Schematic



Figure 25. Input Current Protection for Voltages Exceeding the Supply Voltage

#### **RAIL-TO-RAIL OUTPUT**

A class AB output stage with common-source transistors is used to achieve rail-to-rail output. For light resistive loads (> 50 k $\Omega$ ), the output voltage is typically a few millivolts from the supply rails. With

moderate resistive loads (2 k $\Omega$  to 50 k $\Omega$ ), the output can swing to within a few tens of millivolts from the supply rails and maintain high open-loop gain. See the typical characteristic curve Output Voltage Swing vs Output Current.



#### CAPACITIVE LOAD AND STABILITY

The OPA340 can drive a wide range of capacitive loads. However, all operational amplifiers under certain conditions may become unstable. Op amp configuration, gain, and load value are just a few of the factors to consider when determining stability. An operational amplifier in unity gain configuration is most susceptible to the effects of capacitive load. The capacitive load reacts with the operational amplifier's output resistance, along with any additional load resistance, to create a pole in the small-signal response which degrades the phase margin. In unity gain, OPA340 series operational amplifiers perform well, with a pure capacitive load up to approximately 1000 pF. Increasing gain enhances the amplifier's ability to drive more capacitance. See the typical performance curve Small-Signal Overshoot VS Capacitive Load.

One method of improving capacitive load drive in the unity gain configuration is to insert a  $10 \cdot \Omega$  to  $20 \cdot \Omega$  resistor in series with the output, as shown in Figure 26. This significantly reduces ringing with large capacitive loads. However, if there is a resistive load in parallel with the capacitive load, it creates a voltage divider introducing a dc error at the output and slightly reduces output swing. This error may be insignificant. For example, with R<sub>L</sub> = 10 k $\Omega$  and R<sub>S</sub> = 20  $\Omega$ , there is only approximately 0.2% error at the output.



Figure 26. Series Resistor in Unity-Gain Configuration Improves Capacitive Load Drive



#### SBOS433A - AUGUST 2008 - REVISED APRIL 2011

#### DRIVING A/D CONVERTERS

The OPA340 is optimized for driving medium speed (up to 100 kHz) sampling A/D converters. However, it also offers excellent performance for higher speed converters. The OPA340 provides an effective means of buffering the A/D converter's input capacitance and resulting charge injection while providing signal gain. Figure 27 and Figure 28 show the OPA340 driving an ADS7816. The ADS7816 is a 12-bit, micro-power sampling converter in the tiny MSOP-8 package. When used with the miniature package options of the OPA340 series, the combination is ideal for space-limited and low-power applications. For further information consult the ADS7816 data sheet. With the OPA340 in a noninverting configuration, an RC network at the amplifier's output can be used to filter high-frequency noise in the signal (see Figure 27). In inverting configuration, filtering may the be accomplished with a capacitor across the feedback resistor (see Figure 28).

SBOS433A-AUGUST 2008-REVISED APRIL 2011



Figure 27. OPA340 in Noninverting Configuration Driving ADS7816

Figure 28. OPA340 in Inverting Configuration Driving ADS7816



Figure 29. Speech Bandpass Filter



6-Feb-2020

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| OPA340MDBVTEP    | ACTIVE | SOT-23       | DBV     | 5    | 250     | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -55 to 125   | CVS            | Samples |
| V62/08618-01XE   | ACTIVE | SOT-23       | DBV     | 5    | 250     | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -55 to 125   | CVS            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

6-Feb-2020

#### OTHER QUALIFIED VERSIONS OF OPA340-EP :

Catalog: OPA340

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| 1 | *All dimensions are nominal |        |                    |   |     |                          |                          |            |            |            |            |           |                  |
|---|-----------------------------|--------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                      | -      | Package<br>Drawing |   | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|   | OPA340MDBVTEP               | SOT-23 | DBV                | 5 | 250 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Aug-2017



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| OPA340MDBVTEP | SOT-23       | DBV             | 5    | 250 | 195.0       | 200.0      | 45.0        |

# **DBV0005A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Refernce JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.



# DBV0005A

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBV0005A

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated